blob: 42942038d0fd4daa4a3a7a4be7fcabe43d014fa0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
Maciej W. Rozycki619b6e12007-10-23 12:43:25 +01009 * Copyright (C) 2005, 2007 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
11 *
12 * ... and the days got worse and worse and now you see
13 * I've gone completly out of my mind.
14 *
15 * They're coming to take me a away haha
16 * they're coming to take me a away hoho hihi haha
17 * to the funny farm where code is beautiful all the time ...
18 *
19 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 */
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/string.h>
25#include <linux/init.h>
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/war.h>
29
Thiemo Seufere30ec452008-01-28 20:05:38 +000030#include "uasm.h"
31
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010032static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070033{
34 /* XXX: We should probe for the presence of this bug, but we don't. */
35 return 0;
36}
37
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010038static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039{
40 /* XXX: We should probe for the presence of this bug, but we don't. */
41 return 0;
42}
43
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010044static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045{
46 return BCM1250_M3_WAR;
47}
48
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010049static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070050{
51 return R10000_LLSC_WAR;
52}
53
54/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010055 * Found by experiment: At least some revisions of the 4kc throw under
56 * some circumstances a machine check exception, triggered by invalid
57 * values in the index register. Delaying the tlbp instruction until
58 * after the next branch, plus adding an additional nop in front of
59 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
60 * why; it's not an issue caused by the core RTL.
61 *
62 */
Ralf Baechle234fcd12008-03-08 09:56:28 +000063static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010064{
65 return (current_cpu_data.processor_id & 0xffff00) ==
66 (PRID_COMP_MIPS | PRID_IMP_4KC);
67}
68
Thiemo Seufere30ec452008-01-28 20:05:38 +000069/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +000071 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 label_leave,
Atsushi Nemoto656be922006-10-26 00:08:31 +090073#ifdef MODULE_START
74 label_module_alloc,
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 label_vmalloc,
77 label_vmalloc_done,
78 label_tlbw_hazard,
79 label_split,
80 label_nopage_tlbl,
81 label_nopage_tlbs,
82 label_nopage_tlbm,
83 label_smp_pgtable_change,
84 label_r3000_write_probe_fail,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
Thiemo Seufere30ec452008-01-28 20:05:38 +000087UASM_L_LA(_second_part)
88UASM_L_LA(_leave)
Atsushi Nemoto656be922006-10-26 00:08:31 +090089#ifdef MODULE_START
Thiemo Seufere30ec452008-01-28 20:05:38 +000090UASM_L_LA(_module_alloc)
Atsushi Nemoto656be922006-10-26 00:08:31 +090091#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +000092UASM_L_LA(_vmalloc)
93UASM_L_LA(_vmalloc_done)
94UASM_L_LA(_tlbw_hazard)
95UASM_L_LA(_split)
96UASM_L_LA(_nopage_tlbl)
97UASM_L_LA(_nopage_tlbs)
98UASM_L_LA(_nopage_tlbm)
99UASM_L_LA(_smp_pgtable_change)
100UASM_L_LA(_r3000_write_probe_fail)
Atsushi Nemoto656be922006-10-26 00:08:31 +0900101
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200102/*
103 * For debug purposes.
104 */
105static inline void dump_handler(const u32 *handler, int count)
106{
107 int i;
108
109 pr_debug("\t.set push\n");
110 pr_debug("\t.set noreorder\n");
111
112 for (i = 0; i < count; i++)
113 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
114
115 pr_debug("\t.set pop\n");
116}
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118/* The only general purpose registers allowed in TLB handlers. */
119#define K0 26
120#define K1 27
121
122/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100123#define C0_INDEX 0, 0
124#define C0_ENTRYLO0 2, 0
125#define C0_TCBIND 2, 2
126#define C0_ENTRYLO1 3, 0
127#define C0_CONTEXT 4, 0
128#define C0_BADVADDR 8, 0
129#define C0_ENTRYHI 10, 0
130#define C0_EPC 14, 0
131#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Ralf Baechle875d43e2005-09-03 15:56:16 -0700133#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000134# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000136# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137#endif
138
139/* The worst case length of the handler is around 18 instructions for
140 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
141 * Maximum space available is 32 instructions for R3000 and 64
142 * instructions for R4000.
143 *
144 * We deliberately chose a buffer size of 128, so we won't scribble
145 * over anything important on overflow before we panic.
146 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000147static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000150static struct uasm_label labels[128] __cpuinitdata;
151static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153/*
154 * The R3000 TLB handler is simple.
155 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000156static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
158 long pgdc = (long)pgd_current;
159 u32 *p;
160
161 memset(tlb_handler, 0, sizeof(tlb_handler));
162 p = tlb_handler;
163
Thiemo Seufere30ec452008-01-28 20:05:38 +0000164 uasm_i_mfc0(&p, K0, C0_BADVADDR);
165 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
166 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
167 uasm_i_srl(&p, K0, K0, 22); /* load delay */
168 uasm_i_sll(&p, K0, K0, 2);
169 uasm_i_addu(&p, K1, K1, K0);
170 uasm_i_mfc0(&p, K0, C0_CONTEXT);
171 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
172 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
173 uasm_i_addu(&p, K1, K1, K0);
174 uasm_i_lw(&p, K0, 0, K1);
175 uasm_i_nop(&p); /* load delay */
176 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
177 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
178 uasm_i_tlbwr(&p); /* cp0 delay */
179 uasm_i_jr(&p, K1);
180 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 if (p > tlb_handler + 32)
183 panic("TLB refill handler space exceeded");
184
Thiemo Seufere30ec452008-01-28 20:05:38 +0000185 pr_debug("Wrote TLB refill handler (%u instructions).\n",
186 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Ralf Baechle91b05e62006-03-29 18:53:00 +0100188 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200189
190 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191}
192
193/*
194 * The R4000 TLB handler is much more complicated. We have two
195 * consecutive handler areas with 32 instructions space each.
196 * Since they aren't used at the same time, we can overflow in the
197 * other one.To keep things simple, we first assume linear space,
198 * then we relocate it to the final handler layout as needed.
199 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000200static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202/*
203 * Hazards
204 *
205 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
206 * 2. A timing hazard exists for the TLBP instruction.
207 *
208 * stalling_instruction
209 * TLBP
210 *
211 * The JTLB is being read for the TLBP throughout the stall generated by the
212 * previous instruction. This is not really correct as the stalling instruction
213 * can modify the address used to access the JTLB. The failure symptom is that
214 * the TLBP instruction will use an address created for the stalling instruction
215 * and not the address held in C0_ENHI and thus report the wrong results.
216 *
217 * The software work-around is to not allow the instruction preceding the TLBP
218 * to stall - make it an NOP or some other instruction guaranteed not to stall.
219 *
220 * Errata 2 will not be fixed. This errata is also on the R5000.
221 *
222 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
223 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000224static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100226 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200227 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000228 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200229 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 case CPU_R5000:
231 case CPU_R5000A:
232 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000233 uasm_i_nop(p);
234 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 break;
236
237 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000238 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 break;
240 }
241}
242
243/*
244 * Write random or indexed TLB entry, and care about the hazards from
245 * the preceeding mtc0 and for the following eret.
246 */
247enum tlb_write_entry { tlb_random, tlb_indexed };
248
Ralf Baechle234fcd12008-03-08 09:56:28 +0000249static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000250 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 enum tlb_write_entry wmode)
252{
253 void(*tlbw)(u32 **) = NULL;
254
255 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000256 case tlb_random: tlbw = uasm_i_tlbwr; break;
257 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 }
259
Ralf Baechle161548b2008-01-29 10:14:54 +0000260 if (cpu_has_mips_r2) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000261 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000262 tlbw(p);
263 return;
264 }
265
Ralf Baechle10cc3522007-10-11 23:46:15 +0100266 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 case CPU_R4000PC:
268 case CPU_R4000SC:
269 case CPU_R4000MC:
270 case CPU_R4400PC:
271 case CPU_R4400SC:
272 case CPU_R4400MC:
273 /*
274 * This branch uses up a mtc0 hazard nop slot and saves
275 * two nops after the tlbw instruction.
276 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000277 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000279 uasm_l_tlbw_hazard(l, *p);
280 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 break;
282
283 case CPU_R4600:
284 case CPU_R4700:
285 case CPU_R5000:
286 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000287 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000288 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000289 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000290 break;
291
292 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 case CPU_5KC:
294 case CPU_TX49XX:
295 case CPU_AU1000:
296 case CPU_AU1100:
297 case CPU_AU1500:
298 case CPU_AU1550:
Pete Popove3ad1c22005-03-01 06:33:16 +0000299 case CPU_AU1200:
Manuel Lauss237cfee2007-12-06 09:07:55 +0100300 case CPU_AU1210:
301 case CPU_AU1250:
Pete Popovbdf21b12005-07-14 17:47:57 +0000302 case CPU_PR4450:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000303 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 tlbw(p);
305 break;
306
307 case CPU_R10000:
308 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400309 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100311 case CPU_4KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700313 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 case CPU_4KSC:
315 case CPU_20KC:
316 case CPU_25KF:
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200317 case CPU_BCM3302:
318 case CPU_BCM4710:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800319 case CPU_LOONGSON2:
David Daneyec454d82008-12-11 15:33:35 -0800320 case CPU_CAVIUM_OCTEON:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100321 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000322 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 tlbw(p);
324 break;
325
326 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000327 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 /*
329 * This branch uses up a mtc0 hazard nop slot and saves
330 * a nop after the tlbw instruction.
331 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000332 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000334 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 break;
336
337 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000338 uasm_i_nop(p);
339 uasm_i_nop(p);
340 uasm_i_nop(p);
341 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 tlbw(p);
343 break;
344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 case CPU_RM9000:
346 /*
347 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
348 * use of the JTLB for instructions should not occur for 4
349 * cpu cycles and use for data translations should not occur
350 * for 3 cpu cycles.
351 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000352 uasm_i_ssnop(p);
353 uasm_i_ssnop(p);
354 uasm_i_ssnop(p);
355 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000357 uasm_i_ssnop(p);
358 uasm_i_ssnop(p);
359 uasm_i_ssnop(p);
360 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 break;
362
363 case CPU_VR4111:
364 case CPU_VR4121:
365 case CPU_VR4122:
366 case CPU_VR4181:
367 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000368 uasm_i_nop(p);
369 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000371 uasm_i_nop(p);
372 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 break;
374
375 case CPU_VR4131:
376 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000377 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000378 uasm_i_nop(p);
379 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 tlbw(p);
381 break;
382
383 default:
384 panic("No TLB refill handler yet (CPU type: %d)",
385 current_cpu_data.cputype);
386 break;
387 }
388}
389
Ralf Baechle875d43e2005-09-03 15:56:16 -0700390#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391/*
392 * TMP and PTR are scratch.
393 * TMP will be clobbered, PTR will hold the pmd entry.
394 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000395static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000396build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 unsigned int tmp, unsigned int ptr)
398{
399 long pgdc = (long)pgd_current;
400
401 /*
402 * The vmalloc handling is not in the hotpath.
403 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000404 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900405#ifdef MODULE_START
Thiemo Seufere30ec452008-01-28 20:05:38 +0000406 uasm_il_bltz(p, r, tmp, label_module_alloc);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900407#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000408 uasm_il_bltz(p, r, tmp, label_vmalloc);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900409#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000410 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100413# ifdef CONFIG_MIPS_MT_SMTC
414 /*
415 * SMTC uses TCBind value as "CPU" index
416 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000417 uasm_i_mfc0(p, ptr, C0_TCBIND);
418 uasm_i_dsrl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100419# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000421 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 * stored in CONTEXT.
423 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000424 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
425 uasm_i_dsrl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100426#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000427 UASM_i_LA_mostly(p, tmp, pgdc);
428 uasm_i_daddu(p, ptr, ptr, tmp);
429 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
430 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000432 UASM_i_LA_mostly(p, ptr, pgdc);
433 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#endif
435
Thiemo Seufere30ec452008-01-28 20:05:38 +0000436 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100437
438 if (PGDIR_SHIFT - 3 < 32) /* get pgd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000439 uasm_i_dsrl(p, tmp, tmp, PGDIR_SHIFT-3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100440 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000441 uasm_i_dsrl32(p, tmp, tmp, PGDIR_SHIFT - 3 - 32);
Ralf Baechle242954b2006-10-24 02:29:01 +0100442
Thiemo Seufere30ec452008-01-28 20:05:38 +0000443 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
444 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
445 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
446 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
447 uasm_i_dsrl(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
448 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
449 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
452/*
453 * BVADDR is the faulting address, PTR is scratch.
454 * PTR will hold the pgd for vmalloc.
455 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000456static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000457build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 unsigned int bvaddr, unsigned int ptr)
459{
460 long swpd = (long)swapper_pg_dir;
461
Atsushi Nemoto656be922006-10-26 00:08:31 +0900462#ifdef MODULE_START
463 long modd = (long)module_pg_dir;
464
Thiemo Seufere30ec452008-01-28 20:05:38 +0000465 uasm_l_module_alloc(l, *p);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900466 /*
467 * Assumption:
468 * VMALLOC_START >= 0xc000000000000000UL
469 * MODULE_START >= 0xe000000000000000UL
470 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000471 UASM_i_SLL(p, ptr, bvaddr, 2);
472 uasm_il_bgez(p, r, ptr, label_vmalloc);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900473
Thiemo Seufere30ec452008-01-28 20:05:38 +0000474 if (uasm_in_compat_space_p(MODULE_START) &&
475 !uasm_rel_lo(MODULE_START)) {
476 uasm_i_lui(p, ptr, uasm_rel_hi(MODULE_START)); /* delay slot */
Atsushi Nemoto656be922006-10-26 00:08:31 +0900477 } else {
478 /* unlikely configuration */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000479 uasm_i_nop(p); /* delay slot */
480 UASM_i_LA(p, ptr, MODULE_START);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900481 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000482 uasm_i_dsubu(p, bvaddr, bvaddr, ptr);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900483
Thiemo Seufere30ec452008-01-28 20:05:38 +0000484 if (uasm_in_compat_space_p(modd) && !uasm_rel_lo(modd)) {
485 uasm_il_b(p, r, label_vmalloc_done);
486 uasm_i_lui(p, ptr, uasm_rel_hi(modd));
Atsushi Nemoto656be922006-10-26 00:08:31 +0900487 } else {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000488 UASM_i_LA_mostly(p, ptr, modd);
489 uasm_il_b(p, r, label_vmalloc_done);
490 if (uasm_in_compat_space_p(modd))
491 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(modd));
Maciej W. Rozycki619b6e12007-10-23 12:43:25 +0100492 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000493 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(modd));
Atsushi Nemoto656be922006-10-26 00:08:31 +0900494 }
495
Thiemo Seufere30ec452008-01-28 20:05:38 +0000496 uasm_l_vmalloc(l, *p);
497 if (uasm_in_compat_space_p(MODULE_START) &&
498 !uasm_rel_lo(MODULE_START) &&
Atsushi Nemoto656be922006-10-26 00:08:31 +0900499 MODULE_START << 32 == VMALLOC_START)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000500 uasm_i_dsll32(p, ptr, ptr, 0); /* typical case */
Atsushi Nemoto656be922006-10-26 00:08:31 +0900501 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000502 UASM_i_LA(p, ptr, VMALLOC_START);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900503#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000504 uasm_l_vmalloc(l, *p);
505 UASM_i_LA(p, ptr, VMALLOC_START);
Atsushi Nemoto656be922006-10-26 00:08:31 +0900506#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000507 uasm_i_dsubu(p, bvaddr, bvaddr, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Thiemo Seufere30ec452008-01-28 20:05:38 +0000509 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
510 uasm_il_b(p, r, label_vmalloc_done);
511 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 } else {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000513 UASM_i_LA_mostly(p, ptr, swpd);
514 uasm_il_b(p, r, label_vmalloc_done);
515 if (uasm_in_compat_space_p(swpd))
516 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
Maciej W. Rozycki619b6e12007-10-23 12:43:25 +0100517 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000518 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 }
520}
521
Ralf Baechle875d43e2005-09-03 15:56:16 -0700522#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
524/*
525 * TMP and PTR are scratch.
526 * TMP will be clobbered, PTR will hold the pgd entry.
527 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000528static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
530{
531 long pgdc = (long)pgd_current;
532
533 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
534#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100535#ifdef CONFIG_MIPS_MT_SMTC
536 /*
537 * SMTC uses TCBind value as "CPU" index
538 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000539 uasm_i_mfc0(p, ptr, C0_TCBIND);
540 UASM_i_LA_mostly(p, tmp, pgdc);
541 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100542#else
543 /*
544 * smp_processor_id() << 3 is stored in CONTEXT.
545 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000546 uasm_i_mfc0(p, ptr, C0_CONTEXT);
547 UASM_i_LA_mostly(p, tmp, pgdc);
548 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100549#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000550 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000552 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000554 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
555 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
556 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
557 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
558 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559}
560
Ralf Baechle875d43e2005-09-03 15:56:16 -0700561#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
Ralf Baechle234fcd12008-03-08 09:56:28 +0000563static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564{
Ralf Baechle242954b2006-10-24 02:29:01 +0100565 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
567
Ralf Baechle10cc3522007-10-11 23:46:15 +0100568 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 case CPU_VR41XX:
570 case CPU_VR4111:
571 case CPU_VR4121:
572 case CPU_VR4122:
573 case CPU_VR4131:
574 case CPU_VR4181:
575 case CPU_VR4181A:
576 case CPU_VR4133:
577 shift += 2;
578 break;
579
580 default:
581 break;
582 }
583
584 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000585 UASM_i_SRL(p, ctx, ctx, shift);
586 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587}
588
Ralf Baechle234fcd12008-03-08 09:56:28 +0000589static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590{
591 /*
592 * Bug workaround for the Nevada. It seems as if under certain
593 * circumstances the move from cp0_context might produce a
594 * bogus result when the mfc0 instruction and its consumer are
595 * in a different cacheline or a load instruction, probably any
596 * memory reference, is between them.
597 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100598 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000600 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 GET_CONTEXT(p, tmp); /* get context reg */
602 break;
603
604 default:
605 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000606 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 break;
608 }
609
610 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000611 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612}
613
Ralf Baechle234fcd12008-03-08 09:56:28 +0000614static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 unsigned int ptep)
616{
617 /*
618 * 64bit address support (36bit on a 32bit CPU) in a 32bit
619 * Kernel is a special case. Only a few CPUs use it.
620 */
621#ifdef CONFIG_64BIT_PHYS_ADDR
622 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000623 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
624 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
625 uasm_i_dsrl(p, tmp, tmp, 6); /* convert to entrylo0 */
626 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
627 uasm_i_dsrl(p, ptep, ptep, 6); /* convert to entrylo1 */
628 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 } else {
630 int pte_off_even = sizeof(pte_t) / 2;
631 int pte_off_odd = pte_off_even + sizeof(pte_t);
632
633 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000634 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
635 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
636 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
637 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 }
639#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000640 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
641 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 if (r45k_bvahwbug())
643 build_tlb_probe_entry(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000644 UASM_i_SRL(p, tmp, tmp, 6); /* convert to entrylo0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 if (r4k_250MHZhwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000646 uasm_i_mtc0(p, 0, C0_ENTRYLO0);
647 uasm_i_mtc0(p, tmp, C0_ENTRYLO0); /* load it */
648 UASM_i_SRL(p, ptep, ptep, 6); /* convert to entrylo1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 if (r45k_bvahwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000650 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 if (r4k_250MHZhwbug())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000652 uasm_i_mtc0(p, 0, C0_ENTRYLO1);
653 uasm_i_mtc0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654#endif
655}
656
Ralf Baechle234fcd12008-03-08 09:56:28 +0000657static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
659 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000660 struct uasm_label *l = labels;
661 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 u32 *f;
663 unsigned int final_len;
664
665 memset(tlb_handler, 0, sizeof(tlb_handler));
666 memset(labels, 0, sizeof(labels));
667 memset(relocs, 0, sizeof(relocs));
668 memset(final_handler, 0, sizeof(final_handler));
669
670 /*
671 * create the plain linear handler
672 */
673 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000674 UASM_i_MFC0(&p, K0, C0_BADVADDR);
675 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
676 uasm_i_xor(&p, K0, K0, K1);
677 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
678 uasm_il_bnez(&p, &r, K0, label_leave);
679 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 }
681
Ralf Baechle875d43e2005-09-03 15:56:16 -0700682#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
684#else
685 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
686#endif
687
688 build_get_ptep(&p, K0, K1);
689 build_update_entries(&p, K0, K1);
690 build_tlb_write_entry(&p, &l, &r, tlb_random);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000691 uasm_l_leave(&l, p);
692 uasm_i_eret(&p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
Ralf Baechle875d43e2005-09-03 15:56:16 -0700694#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1);
696#endif
697
698 /*
699 * Overflow check: For the 64bit handler, we need at least one
700 * free instruction slot for the wrap-around branch. In worst
701 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +0200702 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 * unused.
704 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800705 /* Loongson2 ebase is different than r4k, we have more space */
706#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 if ((p - tlb_handler) > 64)
708 panic("TLB refill handler space exceeded");
709#else
710 if (((p - tlb_handler) > 63)
711 || (((p - tlb_handler) > 61)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000712 && uasm_insn_has_bdelay(relocs, tlb_handler + 29)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 panic("TLB refill handler space exceeded");
714#endif
715
716 /*
717 * Now fold the handler in the TLB refill handler space.
718 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800719#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 f = final_handler;
721 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000722 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -0700724#else /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 f = final_handler + 32;
726 if ((p - tlb_handler) <= 32) {
727 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000728 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 final_len = p - tlb_handler;
730 } else {
731 u32 *split = tlb_handler + 30;
732
733 /*
734 * Find the split point.
735 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000736 if (uasm_insn_has_bdelay(relocs, split - 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 split--;
738
739 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000740 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 f += split - tlb_handler;
742
743 /* Insert branch. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000744 uasm_l_split(&l, final_handler);
745 uasm_il_b(&f, &r, label_split);
746 if (uasm_insn_has_bdelay(relocs, split))
747 uasm_i_nop(&f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 else {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000749 uasm_copy_handler(relocs, labels, split, split + 1, f);
750 uasm_move_labels(labels, f, f + 1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 f++;
752 split++;
753 }
754
755 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000756 uasm_copy_handler(relocs, labels, split, p, final_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 final_len = (f - (final_handler + 32)) + (p - split);
758 }
Ralf Baechle875d43e2005-09-03 15:56:16 -0700759#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Thiemo Seufere30ec452008-01-28 20:05:38 +0000761 uasm_resolve_relocs(relocs, labels);
762 pr_debug("Wrote TLB refill handler (%u instructions).\n",
763 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
Ralf Baechle91b05e62006-03-29 18:53:00 +0100765 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200766
767 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768}
769
770/*
771 * TLB load/store/modify handlers.
772 *
773 * Only the fastpath gets synthesized at runtime, the slowpath for
774 * do_page_fault remains normal asm.
775 */
776extern void tlb_do_page_fault_0(void);
777extern void tlb_do_page_fault_1(void);
778
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779/*
780 * 128 instructions for the fastpath handler is generous and should
781 * never be exceeded.
782 */
783#define FASTPATH_SIZE 128
784
Franck Bui-Huucbdbe072007-10-18 09:11:16 +0200785u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
786u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
787u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Ralf Baechle234fcd12008-03-08 09:56:28 +0000789static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000790iPTE_LW(u32 **p, struct uasm_label **l, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
792#ifdef CONFIG_SMP
793# ifdef CONFIG_64BIT_PHYS_ADDR
794 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000795 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 else
797# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000798 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799#else
800# ifdef CONFIG_64BIT_PHYS_ADDR
801 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000802 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 else
804# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000805 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806#endif
807}
808
Ralf Baechle234fcd12008-03-08 09:56:28 +0000809static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000810iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000811 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000813#ifdef CONFIG_64BIT_PHYS_ADDR
814 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
815#endif
816
Thiemo Seufere30ec452008-01-28 20:05:38 +0000817 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818#ifdef CONFIG_SMP
819# ifdef CONFIG_64BIT_PHYS_ADDR
820 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000821 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 else
823# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000824 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000827 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000829 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831# ifdef CONFIG_64BIT_PHYS_ADDR
832 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000833 /* no uasm_i_nop needed */
834 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
835 uasm_i_ori(p, pte, pte, hwmode);
836 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
837 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
838 /* no uasm_i_nop needed */
839 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000841 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842# else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000843 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844# endif
845#else
846# ifdef CONFIG_64BIT_PHYS_ADDR
847 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000848 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 else
850# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000851 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853# ifdef CONFIG_64BIT_PHYS_ADDR
854 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000855 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
856 uasm_i_ori(p, pte, pte, hwmode);
857 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
858 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 }
860# endif
861#endif
862}
863
864/*
865 * Check if PTE is present, if not then jump to LABEL. PTR points to
866 * the page table where this PTE is located, PTE will be re-loaded
867 * with it's original value.
868 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000869static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000870build_pte_present(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 unsigned int pte, unsigned int ptr, enum label_id lid)
872{
Thiemo Seufere30ec452008-01-28 20:05:38 +0000873 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
874 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
875 uasm_il_bnez(p, r, pte, lid);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000876 iPTE_LW(p, l, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877}
878
879/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000880static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000881build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 unsigned int ptr)
883{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000884 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
885
886 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887}
888
889/*
890 * Check if PTE can be written to, if not branch to LABEL. Regardless
891 * restore PTE with value from PTR when done.
892 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000893static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000894build_pte_writable(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 unsigned int pte, unsigned int ptr, enum label_id lid)
896{
Thiemo Seufere30ec452008-01-28 20:05:38 +0000897 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
898 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
899 uasm_il_bnez(p, r, pte, lid);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000900 iPTE_LW(p, l, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901}
902
903/* Make PTE writable, update software status bits as well, then store
904 * at PTR.
905 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000906static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000907build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 unsigned int ptr)
909{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000910 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
911 | _PAGE_DIRTY);
912
913 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914}
915
916/*
917 * Check if PTE can be modified, if not branch to LABEL. Regardless
918 * restore PTE with value from PTR when done.
919 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000920static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000921build_pte_modifiable(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 unsigned int pte, unsigned int ptr, enum label_id lid)
923{
Thiemo Seufere30ec452008-01-28 20:05:38 +0000924 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
925 uasm_il_beqz(p, r, pte, lid);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +0000926 iPTE_LW(p, l, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927}
928
929/*
930 * R3000 style TLB load/store/modify handlers.
931 */
932
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +0000933/*
934 * This places the pte into ENTRYLO0 and writes it with tlbwi.
935 * Then it returns.
936 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000937static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +0000938build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939{
Thiemo Seufere30ec452008-01-28 20:05:38 +0000940 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
941 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
942 uasm_i_tlbwi(p);
943 uasm_i_jr(p, tmp);
944 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945}
946
947/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +0000948 * This places the pte into ENTRYLO0 and writes it with tlbwi
949 * or tlbwr as appropriate. This is because the index register
950 * may have the probe fail bit set as a result of a trap on a
951 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000953static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000954build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
955 struct uasm_reloc **r, unsigned int pte,
956 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957{
Thiemo Seufere30ec452008-01-28 20:05:38 +0000958 uasm_i_mfc0(p, tmp, C0_INDEX);
959 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
960 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
961 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
962 uasm_i_tlbwi(p); /* cp0 delay */
963 uasm_i_jr(p, tmp);
964 uasm_i_rfe(p); /* branch delay */
965 uasm_l_r3000_write_probe_fail(l, *p);
966 uasm_i_tlbwr(p); /* cp0 delay */
967 uasm_i_jr(p, tmp);
968 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969}
970
Ralf Baechle234fcd12008-03-08 09:56:28 +0000971static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
973 unsigned int ptr)
974{
975 long pgdc = (long)pgd_current;
976
Thiemo Seufere30ec452008-01-28 20:05:38 +0000977 uasm_i_mfc0(p, pte, C0_BADVADDR);
978 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
979 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
980 uasm_i_srl(p, pte, pte, 22); /* load delay */
981 uasm_i_sll(p, pte, pte, 2);
982 uasm_i_addu(p, ptr, ptr, pte);
983 uasm_i_mfc0(p, pte, C0_CONTEXT);
984 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
985 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
986 uasm_i_addu(p, ptr, ptr, pte);
987 uasm_i_lw(p, pte, 0, ptr);
988 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989}
990
Ralf Baechle234fcd12008-03-08 09:56:28 +0000991static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
993 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000994 struct uasm_label *l = labels;
995 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
997 memset(handle_tlbl, 0, sizeof(handle_tlbl));
998 memset(labels, 0, sizeof(labels));
999 memset(relocs, 0, sizeof(relocs));
1000
1001 build_r3000_tlbchange_handler_head(&p, K0, K1);
1002 build_pte_present(&p, &l, &r, K0, K1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001003 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001005 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
Thiemo Seufere30ec452008-01-28 20:05:38 +00001007 uasm_l_nopage_tlbl(&l, p);
1008 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1009 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010
1011 if ((p - handle_tlbl) > FASTPATH_SIZE)
1012 panic("TLB load handler fastpath space exceeded");
1013
Thiemo Seufere30ec452008-01-28 20:05:38 +00001014 uasm_resolve_relocs(relocs, labels);
1015 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1016 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001018 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019}
1020
Ralf Baechle234fcd12008-03-08 09:56:28 +00001021static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
1023 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001024 struct uasm_label *l = labels;
1025 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1028 memset(labels, 0, sizeof(labels));
1029 memset(relocs, 0, sizeof(relocs));
1030
1031 build_r3000_tlbchange_handler_head(&p, K0, K1);
1032 build_pte_writable(&p, &l, &r, K0, K1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001033 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001035 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Thiemo Seufere30ec452008-01-28 20:05:38 +00001037 uasm_l_nopage_tlbs(&l, p);
1038 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1039 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
1041 if ((p - handle_tlbs) > FASTPATH_SIZE)
1042 panic("TLB store handler fastpath space exceeded");
1043
Thiemo Seufere30ec452008-01-28 20:05:38 +00001044 uasm_resolve_relocs(relocs, labels);
1045 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1046 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001048 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049}
1050
Ralf Baechle234fcd12008-03-08 09:56:28 +00001051static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052{
1053 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001054 struct uasm_label *l = labels;
1055 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
1057 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1058 memset(labels, 0, sizeof(labels));
1059 memset(relocs, 0, sizeof(relocs));
1060
1061 build_r3000_tlbchange_handler_head(&p, K0, K1);
1062 build_pte_modifiable(&p, &l, &r, K0, K1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001063 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001065 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Thiemo Seufere30ec452008-01-28 20:05:38 +00001067 uasm_l_nopage_tlbm(&l, p);
1068 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1069 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
1071 if ((p - handle_tlbm) > FASTPATH_SIZE)
1072 panic("TLB modify handler fastpath space exceeded");
1073
Thiemo Seufere30ec452008-01-28 20:05:38 +00001074 uasm_resolve_relocs(relocs, labels);
1075 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1076 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001078 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079}
1080
1081/*
1082 * R4000 style TLB load/store/modify handlers.
1083 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001084static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001085build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1086 struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 unsigned int ptr)
1088{
Ralf Baechle875d43e2005-09-03 15:56:16 -07001089#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1091#else
1092 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1093#endif
1094
Thiemo Seufere30ec452008-01-28 20:05:38 +00001095 UASM_i_MFC0(p, pte, C0_BADVADDR);
1096 UASM_i_LW(p, ptr, 0, ptr);
1097 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1098 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1099 UASM_i_ADDU(p, ptr, ptr, pte);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
1101#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001102 uasm_l_smp_pgtable_change(l, *p);
1103#endif
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001104 iPTE_LW(p, l, pte, ptr); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001105 if (!m4kc_tlbp_war())
1106 build_tlb_probe_entry(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107}
1108
Ralf Baechle234fcd12008-03-08 09:56:28 +00001109static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001110build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1111 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 unsigned int ptr)
1113{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001114 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1115 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 build_update_entries(p, tmp, ptr);
1117 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001118 uasm_l_leave(l, *p);
1119 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
Ralf Baechle875d43e2005-09-03 15:56:16 -07001121#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 build_get_pgd_vmalloc64(p, l, r, tmp, ptr);
1123#endif
1124}
1125
Ralf Baechle234fcd12008-03-08 09:56:28 +00001126static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
1128 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001129 struct uasm_label *l = labels;
1130 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1133 memset(labels, 0, sizeof(labels));
1134 memset(relocs, 0, sizeof(relocs));
1135
1136 if (bcm1250_m3_war()) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001137 UASM_i_MFC0(&p, K0, C0_BADVADDR);
1138 UASM_i_MFC0(&p, K1, C0_ENTRYHI);
1139 uasm_i_xor(&p, K0, K0, K1);
1140 UASM_i_SRL(&p, K0, K0, PAGE_SHIFT + 1);
1141 uasm_il_bnez(&p, &r, K0, label_leave);
1142 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 }
1144
1145 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1146 build_pte_present(&p, &l, &r, K0, K1, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001147 if (m4kc_tlbp_war())
1148 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 build_make_valid(&p, &r, K0, K1);
1150 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1151
Thiemo Seufere30ec452008-01-28 20:05:38 +00001152 uasm_l_nopage_tlbl(&l, p);
1153 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1154 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
1156 if ((p - handle_tlbl) > FASTPATH_SIZE)
1157 panic("TLB load handler fastpath space exceeded");
1158
Thiemo Seufere30ec452008-01-28 20:05:38 +00001159 uasm_resolve_relocs(relocs, labels);
1160 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1161 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001163 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164}
1165
Ralf Baechle234fcd12008-03-08 09:56:28 +00001166static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167{
1168 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001169 struct uasm_label *l = labels;
1170 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
1172 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1173 memset(labels, 0, sizeof(labels));
1174 memset(relocs, 0, sizeof(relocs));
1175
1176 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1177 build_pte_writable(&p, &l, &r, K0, K1, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001178 if (m4kc_tlbp_war())
1179 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 build_make_write(&p, &r, K0, K1);
1181 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1182
Thiemo Seufere30ec452008-01-28 20:05:38 +00001183 uasm_l_nopage_tlbs(&l, p);
1184 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1185 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
1187 if ((p - handle_tlbs) > FASTPATH_SIZE)
1188 panic("TLB store handler fastpath space exceeded");
1189
Thiemo Seufere30ec452008-01-28 20:05:38 +00001190 uasm_resolve_relocs(relocs, labels);
1191 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1192 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001194 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195}
1196
Ralf Baechle234fcd12008-03-08 09:56:28 +00001197static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198{
1199 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001200 struct uasm_label *l = labels;
1201 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1204 memset(labels, 0, sizeof(labels));
1205 memset(relocs, 0, sizeof(relocs));
1206
1207 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
1208 build_pte_modifiable(&p, &l, &r, K0, K1, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001209 if (m4kc_tlbp_war())
1210 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 /* Present and writable bits set, set accessed and dirty bits. */
1212 build_make_write(&p, &r, K0, K1);
1213 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1214
Thiemo Seufere30ec452008-01-28 20:05:38 +00001215 uasm_l_nopage_tlbm(&l, p);
1216 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1217 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219 if ((p - handle_tlbm) > FASTPATH_SIZE)
1220 panic("TLB modify handler fastpath space exceeded");
1221
Thiemo Seufere30ec452008-01-28 20:05:38 +00001222 uasm_resolve_relocs(relocs, labels);
1223 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1224 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001226 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227}
1228
Ralf Baechle234fcd12008-03-08 09:56:28 +00001229void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230{
1231 /*
1232 * The refill handler is generated per-CPU, multi-node systems
1233 * may have local storage for it. The other handlers are only
1234 * needed once.
1235 */
1236 static int run_once = 0;
1237
Ralf Baechle10cc3522007-10-11 23:46:15 +01001238 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 case CPU_R2000:
1240 case CPU_R3000:
1241 case CPU_R3000A:
1242 case CPU_R3081E:
1243 case CPU_TX3912:
1244 case CPU_TX3922:
1245 case CPU_TX3927:
1246 build_r3000_tlb_refill_handler();
1247 if (!run_once) {
1248 build_r3000_tlb_load_handler();
1249 build_r3000_tlb_store_handler();
1250 build_r3000_tlb_modify_handler();
1251 run_once++;
1252 }
1253 break;
1254
1255 case CPU_R6000:
1256 case CPU_R6000A:
1257 panic("No R6000 TLB refill handler yet");
1258 break;
1259
1260 case CPU_R8000:
1261 panic("No R8000 TLB refill handler yet");
1262 break;
1263
1264 default:
1265 build_r4000_tlb_refill_handler();
1266 if (!run_once) {
1267 build_r4000_tlb_load_handler();
1268 build_r4000_tlb_store_handler();
1269 build_r4000_tlb_modify_handler();
1270 run_once++;
1271 }
1272 }
1273}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001274
Ralf Baechle234fcd12008-03-08 09:56:28 +00001275void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001276{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001277 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001278 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001279 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001280 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001281 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001282 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
1283}