blob: abfbd4ac3e228b8617dcacc81dc087e2b62a577d [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030039#include <plat/cpu.h>
40
41#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030042#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030043
Tomi Valkeinenb2886272009-08-05 16:18:06 +030044/* Venc registers */
45#define VENC_REV_ID 0x00
46#define VENC_STATUS 0x04
47#define VENC_F_CONTROL 0x08
48#define VENC_VIDOUT_CTRL 0x10
49#define VENC_SYNC_CTRL 0x14
50#define VENC_LLEN 0x1C
51#define VENC_FLENS 0x20
52#define VENC_HFLTR_CTRL 0x24
53#define VENC_CC_CARR_WSS_CARR 0x28
54#define VENC_C_PHASE 0x2C
55#define VENC_GAIN_U 0x30
56#define VENC_GAIN_V 0x34
57#define VENC_GAIN_Y 0x38
58#define VENC_BLACK_LEVEL 0x3C
59#define VENC_BLANK_LEVEL 0x40
60#define VENC_X_COLOR 0x44
61#define VENC_M_CONTROL 0x48
62#define VENC_BSTAMP_WSS_DATA 0x4C
63#define VENC_S_CARR 0x50
64#define VENC_LINE21 0x54
65#define VENC_LN_SEL 0x58
66#define VENC_L21__WC_CTL 0x5C
67#define VENC_HTRIGGER_VTRIGGER 0x60
68#define VENC_SAVID__EAVID 0x64
69#define VENC_FLEN__FAL 0x68
70#define VENC_LAL__PHASE_RESET 0x6C
71#define VENC_HS_INT_START_STOP_X 0x70
72#define VENC_HS_EXT_START_STOP_X 0x74
73#define VENC_VS_INT_START_X 0x78
74#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
75#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
76#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
77#define VENC_VS_EXT_STOP_Y 0x88
78#define VENC_AVID_START_STOP_X 0x90
79#define VENC_AVID_START_STOP_Y 0x94
80#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
81#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
82#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
83#define VENC_TVDETGP_INT_START_STOP_X 0xB0
84#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
85#define VENC_GEN_CTRL 0xB8
86#define VENC_OUTPUT_CONTROL 0xC4
87#define VENC_OUTPUT_TEST 0xC8
88#define VENC_DAC_B__DAC_C 0xC8
89
90struct venc_config {
91 u32 f_control;
92 u32 vidout_ctrl;
93 u32 sync_ctrl;
94 u32 llen;
95 u32 flens;
96 u32 hfltr_ctrl;
97 u32 cc_carr_wss_carr;
98 u32 c_phase;
99 u32 gain_u;
100 u32 gain_v;
101 u32 gain_y;
102 u32 black_level;
103 u32 blank_level;
104 u32 x_color;
105 u32 m_control;
106 u32 bstamp_wss_data;
107 u32 s_carr;
108 u32 line21;
109 u32 ln_sel;
110 u32 l21__wc_ctl;
111 u32 htrigger_vtrigger;
112 u32 savid__eavid;
113 u32 flen__fal;
114 u32 lal__phase_reset;
115 u32 hs_int_start_stop_x;
116 u32 hs_ext_start_stop_x;
117 u32 vs_int_start_x;
118 u32 vs_int_stop_x__vs_int_start_y;
119 u32 vs_int_stop_y__vs_ext_start_x;
120 u32 vs_ext_stop_x__vs_ext_start_y;
121 u32 vs_ext_stop_y;
122 u32 avid_start_stop_x;
123 u32 avid_start_stop_y;
124 u32 fid_int_start_x__fid_int_start_y;
125 u32 fid_int_offset_y__fid_ext_start_x;
126 u32 fid_ext_start_y__fid_ext_offset_y;
127 u32 tvdetgp_int_start_stop_x;
128 u32 tvdetgp_int_start_stop_y;
129 u32 gen_ctrl;
130};
131
132/* from TRM */
133static const struct venc_config venc_config_pal_trm = {
134 .f_control = 0,
135 .vidout_ctrl = 1,
136 .sync_ctrl = 0x40,
137 .llen = 0x35F, /* 863 */
138 .flens = 0x270, /* 624 */
139 .hfltr_ctrl = 0,
140 .cc_carr_wss_carr = 0x2F7225ED,
141 .c_phase = 0,
142 .gain_u = 0x111,
143 .gain_v = 0x181,
144 .gain_y = 0x140,
145 .black_level = 0x3B,
146 .blank_level = 0x3B,
147 .x_color = 0x7,
148 .m_control = 0x2,
149 .bstamp_wss_data = 0x3F,
150 .s_carr = 0x2A098ACB,
151 .line21 = 0,
152 .ln_sel = 0x01290015,
153 .l21__wc_ctl = 0x0000F603,
154 .htrigger_vtrigger = 0,
155
156 .savid__eavid = 0x06A70108,
157 .flen__fal = 0x00180270,
158 .lal__phase_reset = 0x00040135,
159 .hs_int_start_stop_x = 0x00880358,
160 .hs_ext_start_stop_x = 0x000F035F,
161 .vs_int_start_x = 0x01A70000,
162 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
163 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
164 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
165 .vs_ext_stop_y = 0x00000025,
166 .avid_start_stop_x = 0x03530083,
167 .avid_start_stop_y = 0x026C002E,
168 .fid_int_start_x__fid_int_start_y = 0x0001008A,
169 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
170 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
171
172 .tvdetgp_int_start_stop_x = 0x00140001,
173 .tvdetgp_int_start_stop_y = 0x00010001,
174 .gen_ctrl = 0x00FF0000,
175};
176
177/* from TRM */
178static const struct venc_config venc_config_ntsc_trm = {
179 .f_control = 0,
180 .vidout_ctrl = 1,
181 .sync_ctrl = 0x8040,
182 .llen = 0x359,
183 .flens = 0x20C,
184 .hfltr_ctrl = 0,
185 .cc_carr_wss_carr = 0x043F2631,
186 .c_phase = 0,
187 .gain_u = 0x102,
188 .gain_v = 0x16C,
189 .gain_y = 0x12F,
190 .black_level = 0x43,
191 .blank_level = 0x38,
192 .x_color = 0x7,
193 .m_control = 0x1,
194 .bstamp_wss_data = 0x38,
195 .s_carr = 0x21F07C1F,
196 .line21 = 0,
197 .ln_sel = 0x01310011,
198 .l21__wc_ctl = 0x0000F003,
199 .htrigger_vtrigger = 0,
200
201 .savid__eavid = 0x069300F4,
202 .flen__fal = 0x0016020C,
203 .lal__phase_reset = 0x00060107,
204 .hs_int_start_stop_x = 0x008E0350,
205 .hs_ext_start_stop_x = 0x000F0359,
206 .vs_int_start_x = 0x01A00000,
207 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
208 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
209 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
210 .vs_ext_stop_y = 0x00000006,
211 .avid_start_stop_x = 0x03480078,
212 .avid_start_stop_y = 0x02060024,
213 .fid_int_start_x__fid_int_start_y = 0x0001008A,
214 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
215 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
216
217 .tvdetgp_int_start_stop_x = 0x00140001,
218 .tvdetgp_int_start_stop_y = 0x00010001,
219 .gen_ctrl = 0x00F90000,
220};
221
222static const struct venc_config venc_config_pal_bdghi = {
223 .f_control = 0,
224 .vidout_ctrl = 0,
225 .sync_ctrl = 0,
226 .hfltr_ctrl = 0,
227 .x_color = 0,
228 .line21 = 0,
229 .ln_sel = 21,
230 .htrigger_vtrigger = 0,
231 .tvdetgp_int_start_stop_x = 0x00140001,
232 .tvdetgp_int_start_stop_y = 0x00010001,
233 .gen_ctrl = 0x00FB0000,
234
235 .llen = 864-1,
236 .flens = 625-1,
237 .cc_carr_wss_carr = 0x2F7625ED,
238 .c_phase = 0xDF,
239 .gain_u = 0x111,
240 .gain_v = 0x181,
241 .gain_y = 0x140,
242 .black_level = 0x3e,
243 .blank_level = 0x3e,
244 .m_control = 0<<2 | 1<<1,
245 .bstamp_wss_data = 0x42,
246 .s_carr = 0x2a098acb,
247 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
248 .savid__eavid = 0x06A70108,
249 .flen__fal = 23<<16 | 624<<0,
250 .lal__phase_reset = 2<<17 | 310<<0,
251 .hs_int_start_stop_x = 0x00920358,
252 .hs_ext_start_stop_x = 0x000F035F,
253 .vs_int_start_x = 0x1a7<<16,
254 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
255 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
256 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
257 .vs_ext_stop_y = 0x05,
258 .avid_start_stop_x = 0x03530082,
259 .avid_start_stop_y = 0x0270002E,
260 .fid_int_start_x__fid_int_start_y = 0x0005008A,
261 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
262 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
263};
264
265const struct omap_video_timings omap_dss_pal_timings = {
266 .x_res = 720,
267 .y_res = 574,
268 .pixel_clock = 13500,
269 .hsw = 64,
270 .hfp = 12,
271 .hbp = 68,
272 .vsw = 5,
273 .vfp = 5,
274 .vbp = 41,
275};
276EXPORT_SYMBOL(omap_dss_pal_timings);
277
278const struct omap_video_timings omap_dss_ntsc_timings = {
279 .x_res = 720,
280 .y_res = 482,
281 .pixel_clock = 13500,
282 .hsw = 64,
283 .hfp = 16,
284 .hbp = 58,
285 .vsw = 6,
286 .vfp = 6,
287 .vbp = 31,
288};
289EXPORT_SYMBOL(omap_dss_ntsc_timings);
290
291static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000292 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300293 void __iomem *base;
294 struct mutex venc_lock;
295 u32 wss_data;
296 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300298 struct clk *tv_dac_clk;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300299} venc;
300
301static inline void venc_write_reg(int idx, u32 val)
302{
303 __raw_writel(val, venc.base + idx);
304}
305
306static inline u32 venc_read_reg(int idx)
307{
308 u32 l = __raw_readl(venc.base + idx);
309 return l;
310}
311
312static void venc_write_config(const struct venc_config *config)
313{
314 DSSDBG("write venc conf\n");
315
316 venc_write_reg(VENC_LLEN, config->llen);
317 venc_write_reg(VENC_FLENS, config->flens);
318 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
319 venc_write_reg(VENC_C_PHASE, config->c_phase);
320 venc_write_reg(VENC_GAIN_U, config->gain_u);
321 venc_write_reg(VENC_GAIN_V, config->gain_v);
322 venc_write_reg(VENC_GAIN_Y, config->gain_y);
323 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
324 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
325 venc_write_reg(VENC_M_CONTROL, config->m_control);
326 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
327 venc.wss_data);
328 venc_write_reg(VENC_S_CARR, config->s_carr);
329 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
330 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
331 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
332 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
333 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
334 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
335 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
336 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
337 config->vs_int_stop_x__vs_int_start_y);
338 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
339 config->vs_int_stop_y__vs_ext_start_x);
340 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
341 config->vs_ext_stop_x__vs_ext_start_y);
342 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
343 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
344 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
345 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
346 config->fid_int_start_x__fid_int_start_y);
347 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
348 config->fid_int_offset_y__fid_ext_start_x);
349 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
350 config->fid_ext_start_y__fid_ext_offset_y);
351
352 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
353 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
354 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
355 venc_write_reg(VENC_X_COLOR, config->x_color);
356 venc_write_reg(VENC_LINE21, config->line21);
357 venc_write_reg(VENC_LN_SEL, config->ln_sel);
358 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
359 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
360 config->tvdetgp_int_start_stop_x);
361 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
362 config->tvdetgp_int_start_stop_y);
363 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
364 venc_write_reg(VENC_F_CONTROL, config->f_control);
365 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
366}
367
368static void venc_reset(void)
369{
370 int t = 1000;
371
372 venc_write_reg(VENC_F_CONTROL, 1<<8);
373 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
374 if (--t == 0) {
375 DSSERR("Failed to reset venc\n");
376 return;
377 }
378 }
379
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300380#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300381 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300382 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300383 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300384#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300385}
386
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300388{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300389 int r;
390
391 DSSDBG("venc_runtime_get\n");
392
393 r = pm_runtime_get_sync(&venc.pdev->dev);
394 WARN_ON(r < 0);
395 return r < 0 ? r : 0;
396}
397
398static void venc_runtime_put(void)
399{
400 int r;
401
402 DSSDBG("venc_runtime_put\n");
403
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200404 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300405 WARN_ON(r < 0);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300406}
407
408static const struct venc_config *venc_timings_to_config(
409 struct omap_video_timings *timings)
410{
411 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
412 return &venc_config_pal_trm;
413
414 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
415 return &venc_config_ntsc_trm;
416
417 BUG();
418}
419
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200420static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200421{
422 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200423 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200424
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200425 venc_reset();
426 venc_write_config(venc_timings_to_config(&dssdev->panel.timings));
427
428 dss_set_venc_output(dssdev->phy.venc.type);
429 dss_set_dac_pwrdn_bgz(1);
430
431 l = 0;
432
433 if (dssdev->phy.venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
434 l |= 1 << 1;
435 else /* S-Video */
436 l |= (1 << 0) | (1 << 2);
437
438 if (dssdev->phy.venc.invert_polarity == false)
439 l |= 1 << 3;
440
441 venc_write_reg(VENC_OUTPUT_CONTROL, l);
442
443 dispc_set_digit_size(dssdev->panel.timings.x_res,
444 dssdev->panel.timings.y_res/2);
445
Mark Brownec874102012-03-19 14:56:39 +0000446 r = regulator_enable(venc.vdda_dac_reg);
447 if (r)
448 goto err;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200449
450 if (dssdev->platform_enable)
451 dssdev->platform_enable(dssdev);
452
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200453 r = dss_mgr_enable(dssdev->manager);
454 if (r)
455 goto err;
456
457 return 0;
458
459err:
460 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
461 dss_set_dac_pwrdn_bgz(0);
462
463 if (dssdev->platform_disable)
464 dssdev->platform_disable(dssdev);
465
466 regulator_disable(venc.vdda_dac_reg);
467
468 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200469}
470
471static void venc_power_off(struct omap_dss_device *dssdev)
472{
473 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
474 dss_set_dac_pwrdn_bgz(0);
475
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200476 dss_mgr_disable(dssdev->manager);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200477
478 if (dssdev->platform_disable)
479 dssdev->platform_disable(dssdev);
480
481 regulator_disable(venc.vdda_dac_reg);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200482}
483
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530484unsigned long venc_get_pixel_clock(void)
485{
486 /* VENC Pixel Clock in Mhz */
487 return 13500000;
488}
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300489
490/* driver */
491static int venc_panel_probe(struct omap_dss_device *dssdev)
492{
493 dssdev->panel.timings = omap_dss_pal_timings;
494
495 return 0;
496}
497
498static void venc_panel_remove(struct omap_dss_device *dssdev)
499{
500}
501
502static int venc_panel_enable(struct omap_dss_device *dssdev)
503{
504 int r = 0;
505
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200506 DSSDBG("venc_enable_display\n");
507
508 mutex_lock(&venc.venc_lock);
509
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300510 r = omap_dss_start_device(dssdev);
511 if (r) {
512 DSSERR("failed to start device\n");
513 goto err0;
514 }
515
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200516 if (dssdev->state != OMAP_DSS_DISPLAY_DISABLED) {
517 r = -EINVAL;
518 goto err1;
519 }
520
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300521 r = venc_runtime_get();
522 if (r)
523 goto err1;
524
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200525 r = venc_power_on(dssdev);
526 if (r)
527 goto err2;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200528
529 venc.wss_data = 0;
530
531 dssdev->state = OMAP_DSS_DISPLAY_ACTIVE;
532
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300533 mutex_unlock(&venc.venc_lock);
534 return 0;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200535err2:
536 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200537err1:
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300538 omap_dss_stop_device(dssdev);
539err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200540 mutex_unlock(&venc.venc_lock);
Jani Nikula35bc42c2010-03-24 11:59:37 +0100541
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200542 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300543}
544
545static void venc_panel_disable(struct omap_dss_device *dssdev)
546{
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200547 DSSDBG("venc_disable_display\n");
548
549 mutex_lock(&venc.venc_lock);
550
551 if (dssdev->state == OMAP_DSS_DISPLAY_DISABLED)
552 goto end;
553
554 if (dssdev->state == OMAP_DSS_DISPLAY_SUSPENDED) {
555 /* suspended is the same as disabled with venc */
556 dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
557 goto end;
558 }
559
560 venc_power_off(dssdev);
561
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300562 venc_runtime_put();
563
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200564 dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300565
566 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200567end:
568 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300569}
570
571static int venc_panel_suspend(struct omap_dss_device *dssdev)
572{
573 venc_panel_disable(dssdev);
574 return 0;
575}
576
577static int venc_panel_resume(struct omap_dss_device *dssdev)
578{
579 return venc_panel_enable(dssdev);
580}
581
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200582static void venc_get_timings(struct omap_dss_device *dssdev,
583 struct omap_video_timings *timings)
584{
585 *timings = dssdev->panel.timings;
586}
587
588static void venc_set_timings(struct omap_dss_device *dssdev,
589 struct omap_video_timings *timings)
590{
591 DSSDBG("venc_set_timings\n");
592
593 /* Reset WSS data when the TV standard changes. */
594 if (memcmp(&dssdev->panel.timings, timings, sizeof(*timings)))
595 venc.wss_data = 0;
596
597 dssdev->panel.timings = *timings;
598 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
599 /* turn the venc off and on to get new timings to use */
600 venc_panel_disable(dssdev);
601 venc_panel_enable(dssdev);
602 }
603}
604
605static int venc_check_timings(struct omap_dss_device *dssdev,
606 struct omap_video_timings *timings)
607{
608 DSSDBG("venc_check_timings\n");
609
610 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
611 return 0;
612
613 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
614 return 0;
615
616 return -EINVAL;
617}
618
Tomi Valkeinen36511312010-01-19 15:53:16 +0200619static u32 venc_get_wss(struct omap_dss_device *dssdev)
620{
621 /* Invert due to VENC_L21_WC_CTL:INV=1 */
622 return (venc.wss_data >> 8) ^ 0xfffff;
623}
624
625static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
626{
627 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300628 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200629
630 DSSDBG("venc_set_wss\n");
631
632 mutex_lock(&venc.venc_lock);
633
634 config = venc_timings_to_config(&dssdev->panel.timings);
635
636 /* Invert due to VENC_L21_WC_CTL:INV=1 */
637 venc.wss_data = (wss ^ 0xfffff) << 8;
638
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300639 r = venc_runtime_get();
640 if (r)
641 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200642
643 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
644 venc.wss_data);
645
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300646 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200647
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300648err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200649 mutex_unlock(&venc.venc_lock);
650
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300651 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200652}
653
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300654static struct omap_dss_driver venc_driver = {
655 .probe = venc_panel_probe,
656 .remove = venc_panel_remove,
657
658 .enable = venc_panel_enable,
659 .disable = venc_panel_disable,
660 .suspend = venc_panel_suspend,
661 .resume = venc_panel_resume,
662
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200663 .get_resolution = omapdss_default_get_resolution,
Tomi Valkeinena2699502010-01-11 14:33:40 +0200664 .get_recommended_bpp = omapdss_default_get_recommended_bpp,
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200665
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200666 .get_timings = venc_get_timings,
667 .set_timings = venc_set_timings,
668 .check_timings = venc_check_timings,
669
Tomi Valkeinen36511312010-01-19 15:53:16 +0200670 .get_wss = venc_get_wss,
671 .set_wss = venc_set_wss,
672
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300673 .driver = {
674 .name = "venc",
675 .owner = THIS_MODULE,
676 },
677};
678/* driver end */
679
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300680int venc_init_display(struct omap_dss_device *dssdev)
681{
682 DSSDBG("init_display\n");
683
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200684 if (venc.vdda_dac_reg == NULL) {
685 struct regulator *vdda_dac;
686
687 vdda_dac = regulator_get(&venc.pdev->dev, "vdda_dac");
688
689 if (IS_ERR(vdda_dac)) {
690 DSSERR("can't get VDDA_DAC regulator\n");
691 return PTR_ERR(vdda_dac);
692 }
693
694 venc.vdda_dac_reg = vdda_dac;
695 }
696
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300697 return 0;
698}
699
700void venc_dump_regs(struct seq_file *s)
701{
702#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
703
Danny Kukawkacc1d3e02012-01-24 16:44:42 +0100704 if (cpu_is_omap44xx()) {
705 seq_printf(s, "VENC currently disabled on OMAP44xx\n");
706 return;
707 }
708
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300709 if (venc_runtime_get())
710 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300711
712 DUMPREG(VENC_F_CONTROL);
713 DUMPREG(VENC_VIDOUT_CTRL);
714 DUMPREG(VENC_SYNC_CTRL);
715 DUMPREG(VENC_LLEN);
716 DUMPREG(VENC_FLENS);
717 DUMPREG(VENC_HFLTR_CTRL);
718 DUMPREG(VENC_CC_CARR_WSS_CARR);
719 DUMPREG(VENC_C_PHASE);
720 DUMPREG(VENC_GAIN_U);
721 DUMPREG(VENC_GAIN_V);
722 DUMPREG(VENC_GAIN_Y);
723 DUMPREG(VENC_BLACK_LEVEL);
724 DUMPREG(VENC_BLANK_LEVEL);
725 DUMPREG(VENC_X_COLOR);
726 DUMPREG(VENC_M_CONTROL);
727 DUMPREG(VENC_BSTAMP_WSS_DATA);
728 DUMPREG(VENC_S_CARR);
729 DUMPREG(VENC_LINE21);
730 DUMPREG(VENC_LN_SEL);
731 DUMPREG(VENC_L21__WC_CTL);
732 DUMPREG(VENC_HTRIGGER_VTRIGGER);
733 DUMPREG(VENC_SAVID__EAVID);
734 DUMPREG(VENC_FLEN__FAL);
735 DUMPREG(VENC_LAL__PHASE_RESET);
736 DUMPREG(VENC_HS_INT_START_STOP_X);
737 DUMPREG(VENC_HS_EXT_START_STOP_X);
738 DUMPREG(VENC_VS_INT_START_X);
739 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
740 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
741 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
742 DUMPREG(VENC_VS_EXT_STOP_Y);
743 DUMPREG(VENC_AVID_START_STOP_X);
744 DUMPREG(VENC_AVID_START_STOP_Y);
745 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
746 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
747 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
748 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
749 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
750 DUMPREG(VENC_GEN_CTRL);
751 DUMPREG(VENC_OUTPUT_CONTROL);
752 DUMPREG(VENC_OUTPUT_TEST);
753
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300754 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300755
756#undef DUMPREG
757}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000758
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300759static int venc_get_clocks(struct platform_device *pdev)
760{
761 struct clk *clk;
762
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300763 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +0300764 clk = clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300765 if (IS_ERR(clk)) {
766 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300767 return PTR_ERR(clk);
768 }
769 } else {
770 clk = NULL;
771 }
772
773 venc.tv_dac_clk = clk;
774
775 return 0;
776}
777
778static void venc_put_clocks(void)
779{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300780 if (venc.tv_dac_clk)
781 clk_put(venc.tv_dac_clk);
782}
783
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000784/* VENC HW IP initialisation */
785static int omap_venchw_probe(struct platform_device *pdev)
786{
787 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000788 struct resource *venc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300789 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000790
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000791 venc.pdev = pdev;
792
793 mutex_init(&venc.venc_lock);
794
795 venc.wss_data = 0;
796
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000797 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
798 if (!venc_mem) {
799 DSSERR("can't get IORESOURCE_MEM VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200800 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000801 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200802
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100803 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
804 resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000805 if (!venc.base) {
806 DSSERR("can't ioremap VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200807 return -ENOMEM;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000808 }
809
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300810 r = venc_get_clocks(pdev);
811 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200812 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300813
814 pm_runtime_enable(&pdev->dev);
815
816 r = venc_runtime_get();
817 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200818 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000819
820 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000821 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000822
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300823 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000824
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200825 r = omap_dss_register_driver(&venc_driver);
826 if (r)
827 goto err_reg_panel_driver;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300828
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200829 return 0;
830
831err_reg_panel_driver:
832err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300833 pm_runtime_disable(&pdev->dev);
834 venc_put_clocks();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300835 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000836}
837
838static int omap_venchw_remove(struct platform_device *pdev)
839{
840 if (venc.vdda_dac_reg != NULL) {
841 regulator_put(venc.vdda_dac_reg);
842 venc.vdda_dac_reg = NULL;
843 }
844 omap_dss_unregister_driver(&venc_driver);
845
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300846 pm_runtime_disable(&pdev->dev);
847 venc_put_clocks();
848
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000849 return 0;
850}
851
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300852static int venc_runtime_suspend(struct device *dev)
853{
854 if (venc.tv_dac_clk)
855 clk_disable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300856
857 dispc_runtime_put();
858 dss_runtime_put();
859
860 return 0;
861}
862
863static int venc_runtime_resume(struct device *dev)
864{
865 int r;
866
867 r = dss_runtime_get();
868 if (r < 0)
869 goto err_get_dss;
870
871 r = dispc_runtime_get();
872 if (r < 0)
873 goto err_get_dispc;
874
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300875 if (venc.tv_dac_clk)
876 clk_enable(venc.tv_dac_clk);
877
878 return 0;
879
880err_get_dispc:
881 dss_runtime_put();
882err_get_dss:
883 return r;
884}
885
886static const struct dev_pm_ops venc_pm_ops = {
887 .runtime_suspend = venc_runtime_suspend,
888 .runtime_resume = venc_runtime_resume,
889};
890
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000891static struct platform_driver omap_venchw_driver = {
892 .probe = omap_venchw_probe,
893 .remove = omap_venchw_remove,
894 .driver = {
895 .name = "omapdss_venc",
896 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300897 .pm = &venc_pm_ops,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000898 },
899};
900
901int venc_init_platform_driver(void)
902{
Tomi Valkeinenba02fa32011-03-11 09:28:06 +0200903 if (cpu_is_omap44xx())
904 return 0;
905
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000906 return platform_driver_register(&omap_venchw_driver);
907}
908
909void venc_uninit_platform_driver(void)
910{
Tomi Valkeinenba02fa32011-03-11 09:28:06 +0200911 if (cpu_is_omap44xx())
912 return;
913
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000914 return platform_driver_unregister(&omap_venchw_driver);
915}