blob: 55410cc45ad734b898d588bd6e2fb35a233dfa4e [file] [log] [blame]
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright IBM Corp. 2007
16 *
17 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
18 */
19
20#include <asm/ppc_asm.h>
21#include <asm/kvm_asm.h>
22#include <asm/reg.h>
23#include <asm/mmu-44x.h>
24#include <asm/page.h>
25#include <asm/asm-offsets.h>
26
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050027#define VCPU_GPR(n) (VCPU_GPRS + (n * 4))
28
29/* The host stack layout: */
30#define HOST_R1 0 /* Implied by stwu. */
31#define HOST_CALLEE_LR 4
32#define HOST_RUN 8
33/* r2 is special: it holds 'current', and it made nonvolatile in the
34 * kernel with the -ffixed-r2 gcc option. */
35#define HOST_R2 12
36#define HOST_NV_GPRS 16
37#define HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * 4))
38#define HOST_MIN_STACK_SIZE (HOST_NV_GPR(31) + 4)
39#define HOST_STACK_SIZE (((HOST_MIN_STACK_SIZE + 15) / 16) * 16) /* Align. */
40#define HOST_STACK_LR (HOST_STACK_SIZE + 4) /* In caller stack frame. */
41
42#define NEED_INST_MASK ((1<<BOOKE_INTERRUPT_PROGRAM) | \
Hollis Blanchard6a0ab732008-07-25 13:54:49 -050043 (1<<BOOKE_INTERRUPT_DTLB_MISS) | \
44 (1<<BOOKE_INTERRUPT_DEBUG))
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050045
46#define NEED_DEAR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
47 (1<<BOOKE_INTERRUPT_DTLB_MISS))
48
49#define NEED_ESR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
50 (1<<BOOKE_INTERRUPT_INST_STORAGE) | \
51 (1<<BOOKE_INTERRUPT_PROGRAM) | \
52 (1<<BOOKE_INTERRUPT_DTLB_MISS))
53
54.macro KVM_HANDLER ivor_nr
55_GLOBAL(kvmppc_handler_\ivor_nr)
56 /* Get pointer to vcpu and record exit number. */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +000057 mtspr SPRN_SPRG_WSCRATCH0, r4
58 mfspr r4, SPRN_SPRG_RVCPU
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050059 stw r5, VCPU_GPR(r5)(r4)
60 stw r6, VCPU_GPR(r6)(r4)
61 mfctr r5
62 lis r6, kvmppc_resume_host@h
63 stw r5, VCPU_CTR(r4)
64 li r5, \ivor_nr
65 ori r6, r6, kvmppc_resume_host@l
66 mtctr r6
67 bctr
68.endm
69
70_GLOBAL(kvmppc_handlers_start)
71KVM_HANDLER BOOKE_INTERRUPT_CRITICAL
72KVM_HANDLER BOOKE_INTERRUPT_MACHINE_CHECK
73KVM_HANDLER BOOKE_INTERRUPT_DATA_STORAGE
74KVM_HANDLER BOOKE_INTERRUPT_INST_STORAGE
75KVM_HANDLER BOOKE_INTERRUPT_EXTERNAL
76KVM_HANDLER BOOKE_INTERRUPT_ALIGNMENT
77KVM_HANDLER BOOKE_INTERRUPT_PROGRAM
78KVM_HANDLER BOOKE_INTERRUPT_FP_UNAVAIL
79KVM_HANDLER BOOKE_INTERRUPT_SYSCALL
80KVM_HANDLER BOOKE_INTERRUPT_AP_UNAVAIL
81KVM_HANDLER BOOKE_INTERRUPT_DECREMENTER
82KVM_HANDLER BOOKE_INTERRUPT_FIT
83KVM_HANDLER BOOKE_INTERRUPT_WATCHDOG
84KVM_HANDLER BOOKE_INTERRUPT_DTLB_MISS
85KVM_HANDLER BOOKE_INTERRUPT_ITLB_MISS
86KVM_HANDLER BOOKE_INTERRUPT_DEBUG
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -060087KVM_HANDLER BOOKE_INTERRUPT_SPE_UNAVAIL
88KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_DATA
89KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_ROUND
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050090
91_GLOBAL(kvmppc_handler_len)
92 .long kvmppc_handler_1 - kvmppc_handler_0
93
94
95/* Registers:
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +000096 * SPRG_SCRATCH0: guest r4
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050097 * r4: vcpu pointer
98 * r5: KVM exit number
99 */
100_GLOBAL(kvmppc_resume_host)
101 stw r3, VCPU_GPR(r3)(r4)
102 mfcr r3
103 stw r3, VCPU_CR(r4)
104 stw r7, VCPU_GPR(r7)(r4)
105 stw r8, VCPU_GPR(r8)(r4)
106 stw r9, VCPU_GPR(r9)(r4)
107
108 li r6, 1
109 slw r6, r6, r5
110
Hollis Blanchard73e75b42008-12-02 15:51:57 -0600111#ifdef CONFIG_KVM_EXIT_TIMING
112 /* save exit time */
1131:
114 mfspr r7, SPRN_TBRU
115 mfspr r8, SPRN_TBRL
116 mfspr r9, SPRN_TBRU
117 cmpw r9, r7
118 bne 1b
119 stw r8, VCPU_TIMING_EXIT_TBL(r4)
120 stw r9, VCPU_TIMING_EXIT_TBU(r4)
121#endif
122
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500123 /* Save the faulting instruction and all GPRs for emulation. */
124 andi. r7, r6, NEED_INST_MASK
125 beq ..skip_inst_copy
126 mfspr r9, SPRN_SRR0
127 mfmsr r8
128 ori r7, r8, MSR_DS
129 mtmsr r7
130 isync
131 lwz r9, 0(r9)
132 mtmsr r8
133 isync
134 stw r9, VCPU_LAST_INST(r4)
135
136 stw r15, VCPU_GPR(r15)(r4)
137 stw r16, VCPU_GPR(r16)(r4)
138 stw r17, VCPU_GPR(r17)(r4)
139 stw r18, VCPU_GPR(r18)(r4)
140 stw r19, VCPU_GPR(r19)(r4)
141 stw r20, VCPU_GPR(r20)(r4)
142 stw r21, VCPU_GPR(r21)(r4)
143 stw r22, VCPU_GPR(r22)(r4)
144 stw r23, VCPU_GPR(r23)(r4)
145 stw r24, VCPU_GPR(r24)(r4)
146 stw r25, VCPU_GPR(r25)(r4)
147 stw r26, VCPU_GPR(r26)(r4)
148 stw r27, VCPU_GPR(r27)(r4)
149 stw r28, VCPU_GPR(r28)(r4)
150 stw r29, VCPU_GPR(r29)(r4)
151 stw r30, VCPU_GPR(r30)(r4)
152 stw r31, VCPU_GPR(r31)(r4)
153..skip_inst_copy:
154
155 /* Also grab DEAR and ESR before the host can clobber them. */
156
157 andi. r7, r6, NEED_DEAR_MASK
158 beq ..skip_dear
159 mfspr r9, SPRN_DEAR
160 stw r9, VCPU_FAULT_DEAR(r4)
161..skip_dear:
162
163 andi. r7, r6, NEED_ESR_MASK
164 beq ..skip_esr
165 mfspr r9, SPRN_ESR
166 stw r9, VCPU_FAULT_ESR(r4)
167..skip_esr:
168
169 /* Save remaining volatile guest register state to vcpu. */
170 stw r0, VCPU_GPR(r0)(r4)
171 stw r1, VCPU_GPR(r1)(r4)
172 stw r2, VCPU_GPR(r2)(r4)
173 stw r10, VCPU_GPR(r10)(r4)
174 stw r11, VCPU_GPR(r11)(r4)
175 stw r12, VCPU_GPR(r12)(r4)
176 stw r13, VCPU_GPR(r13)(r4)
177 stw r14, VCPU_GPR(r14)(r4) /* We need a NV GPR below. */
178 mflr r3
179 stw r3, VCPU_LR(r4)
180 mfxer r3
181 stw r3, VCPU_XER(r4)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000182 mfspr r3, SPRN_SPRG_RSCRATCH0
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500183 stw r3, VCPU_GPR(r4)(r4)
184 mfspr r3, SPRN_SRR0
185 stw r3, VCPU_PC(r4)
186
187 /* Restore host stack pointer and PID before IVPR, since the host
188 * exception handlers use them. */
189 lwz r1, VCPU_HOST_STACK(r4)
190 lwz r3, VCPU_HOST_PID(r4)
191 mtspr SPRN_PID, r3
192
193 /* Restore host IVPR before re-enabling interrupts. We cheat and know
194 * that Linux IVPR is always 0xc0000000. */
195 lis r3, 0xc000
196 mtspr SPRN_IVPR, r3
197
198 /* Switch to kernel stack and jump to handler. */
199 LOAD_REG_ADDR(r3, kvmppc_handle_exit)
200 mtctr r3
201 lwz r3, HOST_RUN(r1)
202 lwz r2, HOST_R2(r1)
203 mr r14, r4 /* Save vcpu pointer. */
204
205 bctrl /* kvmppc_handle_exit() */
206
207 /* Restore vcpu pointer and the nonvolatiles we used. */
208 mr r4, r14
209 lwz r14, VCPU_GPR(r14)(r4)
210
211 /* Sometimes instruction emulation must restore complete GPR state. */
212 andi. r5, r3, RESUME_FLAG_NV
213 beq ..skip_nv_load
214 lwz r15, VCPU_GPR(r15)(r4)
215 lwz r16, VCPU_GPR(r16)(r4)
216 lwz r17, VCPU_GPR(r17)(r4)
217 lwz r18, VCPU_GPR(r18)(r4)
218 lwz r19, VCPU_GPR(r19)(r4)
219 lwz r20, VCPU_GPR(r20)(r4)
220 lwz r21, VCPU_GPR(r21)(r4)
221 lwz r22, VCPU_GPR(r22)(r4)
222 lwz r23, VCPU_GPR(r23)(r4)
223 lwz r24, VCPU_GPR(r24)(r4)
224 lwz r25, VCPU_GPR(r25)(r4)
225 lwz r26, VCPU_GPR(r26)(r4)
226 lwz r27, VCPU_GPR(r27)(r4)
227 lwz r28, VCPU_GPR(r28)(r4)
228 lwz r29, VCPU_GPR(r29)(r4)
229 lwz r30, VCPU_GPR(r30)(r4)
230 lwz r31, VCPU_GPR(r31)(r4)
231..skip_nv_load:
232
233 /* Should we return to the guest? */
234 andi. r5, r3, RESUME_FLAG_HOST
235 beq lightweight_exit
236
237 srawi r3, r3, 2 /* Shift -ERR back down. */
238
239heavyweight_exit:
240 /* Not returning to guest. */
241
242 /* We already saved guest volatile register state; now save the
243 * non-volatiles. */
244 stw r15, VCPU_GPR(r15)(r4)
245 stw r16, VCPU_GPR(r16)(r4)
246 stw r17, VCPU_GPR(r17)(r4)
247 stw r18, VCPU_GPR(r18)(r4)
248 stw r19, VCPU_GPR(r19)(r4)
249 stw r20, VCPU_GPR(r20)(r4)
250 stw r21, VCPU_GPR(r21)(r4)
251 stw r22, VCPU_GPR(r22)(r4)
252 stw r23, VCPU_GPR(r23)(r4)
253 stw r24, VCPU_GPR(r24)(r4)
254 stw r25, VCPU_GPR(r25)(r4)
255 stw r26, VCPU_GPR(r26)(r4)
256 stw r27, VCPU_GPR(r27)(r4)
257 stw r28, VCPU_GPR(r28)(r4)
258 stw r29, VCPU_GPR(r29)(r4)
259 stw r30, VCPU_GPR(r30)(r4)
260 stw r31, VCPU_GPR(r31)(r4)
261
262 /* Load host non-volatile register state from host stack. */
263 lwz r14, HOST_NV_GPR(r14)(r1)
264 lwz r15, HOST_NV_GPR(r15)(r1)
265 lwz r16, HOST_NV_GPR(r16)(r1)
266 lwz r17, HOST_NV_GPR(r17)(r1)
267 lwz r18, HOST_NV_GPR(r18)(r1)
268 lwz r19, HOST_NV_GPR(r19)(r1)
269 lwz r20, HOST_NV_GPR(r20)(r1)
270 lwz r21, HOST_NV_GPR(r21)(r1)
271 lwz r22, HOST_NV_GPR(r22)(r1)
272 lwz r23, HOST_NV_GPR(r23)(r1)
273 lwz r24, HOST_NV_GPR(r24)(r1)
274 lwz r25, HOST_NV_GPR(r25)(r1)
275 lwz r26, HOST_NV_GPR(r26)(r1)
276 lwz r27, HOST_NV_GPR(r27)(r1)
277 lwz r28, HOST_NV_GPR(r28)(r1)
278 lwz r29, HOST_NV_GPR(r29)(r1)
279 lwz r30, HOST_NV_GPR(r30)(r1)
280 lwz r31, HOST_NV_GPR(r31)(r1)
281
282 /* Return to kvm_vcpu_run(). */
283 lwz r4, HOST_STACK_LR(r1)
284 addi r1, r1, HOST_STACK_SIZE
285 mtlr r4
286 /* r3 still contains the return code from kvmppc_handle_exit(). */
287 blr
288
289
290/* Registers:
291 * r3: kvm_run pointer
292 * r4: vcpu pointer
293 */
294_GLOBAL(__kvmppc_vcpu_run)
295 stwu r1, -HOST_STACK_SIZE(r1)
296 stw r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
297
298 /* Save host state to stack. */
299 stw r3, HOST_RUN(r1)
300 mflr r3
301 stw r3, HOST_STACK_LR(r1)
302
303 /* Save host non-volatile register state to stack. */
304 stw r14, HOST_NV_GPR(r14)(r1)
305 stw r15, HOST_NV_GPR(r15)(r1)
306 stw r16, HOST_NV_GPR(r16)(r1)
307 stw r17, HOST_NV_GPR(r17)(r1)
308 stw r18, HOST_NV_GPR(r18)(r1)
309 stw r19, HOST_NV_GPR(r19)(r1)
310 stw r20, HOST_NV_GPR(r20)(r1)
311 stw r21, HOST_NV_GPR(r21)(r1)
312 stw r22, HOST_NV_GPR(r22)(r1)
313 stw r23, HOST_NV_GPR(r23)(r1)
314 stw r24, HOST_NV_GPR(r24)(r1)
315 stw r25, HOST_NV_GPR(r25)(r1)
316 stw r26, HOST_NV_GPR(r26)(r1)
317 stw r27, HOST_NV_GPR(r27)(r1)
318 stw r28, HOST_NV_GPR(r28)(r1)
319 stw r29, HOST_NV_GPR(r29)(r1)
320 stw r30, HOST_NV_GPR(r30)(r1)
321 stw r31, HOST_NV_GPR(r31)(r1)
322
323 /* Load guest non-volatiles. */
324 lwz r14, VCPU_GPR(r14)(r4)
325 lwz r15, VCPU_GPR(r15)(r4)
326 lwz r16, VCPU_GPR(r16)(r4)
327 lwz r17, VCPU_GPR(r17)(r4)
328 lwz r18, VCPU_GPR(r18)(r4)
329 lwz r19, VCPU_GPR(r19)(r4)
330 lwz r20, VCPU_GPR(r20)(r4)
331 lwz r21, VCPU_GPR(r21)(r4)
332 lwz r22, VCPU_GPR(r22)(r4)
333 lwz r23, VCPU_GPR(r23)(r4)
334 lwz r24, VCPU_GPR(r24)(r4)
335 lwz r25, VCPU_GPR(r25)(r4)
336 lwz r26, VCPU_GPR(r26)(r4)
337 lwz r27, VCPU_GPR(r27)(r4)
338 lwz r28, VCPU_GPR(r28)(r4)
339 lwz r29, VCPU_GPR(r29)(r4)
340 lwz r30, VCPU_GPR(r30)(r4)
341 lwz r31, VCPU_GPR(r31)(r4)
342
343lightweight_exit:
344 stw r2, HOST_R2(r1)
345
346 mfspr r3, SPRN_PID
347 stw r3, VCPU_HOST_PID(r4)
Hollis Blanchard49dd2c42008-07-25 13:54:53 -0500348 lwz r3, VCPU_SHADOW_PID(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500349 mtspr SPRN_PID, r3
350
Hollis Blanchard17c885e2009-01-03 16:23:09 -0600351#ifdef CONFIG_44x
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500352 iccci 0, 0 /* XXX hack */
Hollis Blanchard17c885e2009-01-03 16:23:09 -0600353#endif
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500354
355 /* Load some guest volatiles. */
356 lwz r0, VCPU_GPR(r0)(r4)
357 lwz r2, VCPU_GPR(r2)(r4)
358 lwz r9, VCPU_GPR(r9)(r4)
359 lwz r10, VCPU_GPR(r10)(r4)
360 lwz r11, VCPU_GPR(r11)(r4)
361 lwz r12, VCPU_GPR(r12)(r4)
362 lwz r13, VCPU_GPR(r13)(r4)
363 lwz r3, VCPU_LR(r4)
364 mtlr r3
365 lwz r3, VCPU_XER(r4)
366 mtxer r3
367
368 /* Switch the IVPR. XXX If we take a TLB miss after this we're screwed,
369 * so how do we make sure vcpu won't fault? */
370 lis r8, kvmppc_booke_handlers@ha
371 lwz r8, kvmppc_booke_handlers@l(r8)
372 mtspr SPRN_IVPR, r8
373
374 /* Save vcpu pointer for the exception handlers. */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000375 mtspr SPRN_SPRG_WVCPU, r4
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500376
377 /* Can't switch the stack pointer until after IVPR is switched,
378 * because host interrupt handlers would get confused. */
379 lwz r1, VCPU_GPR(r1)(r4)
380
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500381 /* Host interrupt handlers may have clobbered these guest-readable
382 * SPRGs, so we need to reload them here with the guest's values. */
383 lwz r3, VCPU_SPRG4(r4)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000384 mtspr SPRN_SPRG4W, r3
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500385 lwz r3, VCPU_SPRG5(r4)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000386 mtspr SPRN_SPRG5W, r3
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500387 lwz r3, VCPU_SPRG6(r4)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000388 mtspr SPRN_SPRG6W, r3
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500389 lwz r3, VCPU_SPRG7(r4)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000390 mtspr SPRN_SPRG7W, r3
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500391
Hollis Blanchard73e75b42008-12-02 15:51:57 -0600392#ifdef CONFIG_KVM_EXIT_TIMING
393 /* save enter time */
3941:
395 mfspr r6, SPRN_TBRU
396 mfspr r7, SPRN_TBRL
397 mfspr r8, SPRN_TBRU
398 cmpw r8, r6
399 bne 1b
400 stw r7, VCPU_TIMING_LAST_ENTER_TBL(r4)
401 stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
402#endif
403
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500404 /* Finish loading guest volatiles and jump to guest. */
405 lwz r3, VCPU_CTR(r4)
Scott Woodecee2732011-06-14 18:34:29 -0500406 lwz r5, VCPU_CR(r4)
407 lwz r6, VCPU_PC(r4)
408 lwz r7, VCPU_SHADOW_MSR(r4)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500409 mtctr r3
Scott Woodecee2732011-06-14 18:34:29 -0500410 mtcr r5
411 mtsrr0 r6
412 mtsrr1 r7
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500413 lwz r5, VCPU_GPR(r5)(r4)
414 lwz r6, VCPU_GPR(r6)(r4)
415 lwz r7, VCPU_GPR(r7)(r4)
416 lwz r8, VCPU_GPR(r8)(r4)
Hollis Blanchard6a0ab732008-07-25 13:54:49 -0500417
418 /* Clear any debug events which occurred since we disabled MSR[DE].
419 * XXX This gives us a 3-instruction window in which a breakpoint
420 * intended for guest context could fire in the host instead. */
421 lis r3, 0xffff
422 ori r3, r3, 0xffff
423 mtspr SPRN_DBSR, r3
424
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500425 lwz r3, VCPU_GPR(r3)(r4)
426 lwz r4, VCPU_GPR(r4)(r4)
427 rfi