blob: d0ab980f77ead8e0cb34ab2f04ba76648db4c00b [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
Ajit Khaparded9d604f2013-09-27 15:17:58 -050063#define MCC_ADDL_STS_INSUFFICIENT_RESOURCES 0x16
64
Sathya Perla6b7c5b92009-03-11 23:32:03 -070065#define CQE_STATUS_COMPL_MASK 0xFFFF
66#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
67#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080068#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069
Sathya Perlaefd2e402009-07-27 22:53:10 +000070struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070071 u32 status; /* dword 0 */
72 u32 tag0; /* dword 1 */
73 u32 tag1; /* dword 2 */
74 u32 flags; /* dword 3 */
75};
76
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000077/* When the async bit of mcc_compl is set, the last 4 bytes of
78 * mcc_compl is interpreted as follows:
79 */
80#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
81#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070082#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
83#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000084#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070085#define ASYNC_EVENT_CODE_GRP_5 0x5
86#define ASYNC_EVENT_QOS_SPEED 0x1
87#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000088#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +000089#define ASYNC_EVENT_CODE_QNQ 0x6
90#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
91
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000092struct be_async_event_trailer {
93 u32 code;
94};
95
96enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000097 LINK_DOWN = 0x0,
98 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000099};
Sathya Perlaea172a02011-08-02 19:57:42 +0000100#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000101#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000102
103/* When the event code of an async trailer is link-state, the mcc_compl
104 * must be interpreted as follows
105 */
106struct be_async_event_link_state {
107 u8 physical_port;
108 u8 port_link_status;
109 u8 port_duplex;
110 u8 port_speed;
111 u8 port_fault;
112 u8 rsvd0[7];
113 struct be_async_event_trailer trailer;
114} __packed;
115
Somnath Koturcc4ce022010-10-21 07:11:14 -0700116/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
117 * the mcc_compl must be interpreted as follows
118 */
119struct be_async_event_grp5_qos_link_speed {
120 u8 physical_port;
121 u8 rsvd[5];
122 u16 qos_link_speed;
123 u32 event_tag;
124 struct be_async_event_trailer trailer;
125} __packed;
126
127/* When the event code of an async trailer is GRP5 and event type is
128 * CoS-Priority, the mcc_compl must be interpreted as follows
129 */
130struct be_async_event_grp5_cos_priority {
131 u8 physical_port;
132 u8 available_priority_bmap;
133 u8 reco_default_priority;
134 u8 valid;
135 u8 rsvd0;
136 u8 event_tag;
137 struct be_async_event_trailer trailer;
138} __packed;
139
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000140/* When the event code of an async trailer is GRP5 and event type is
141 * PVID state, the mcc_compl must be interpreted as follows
142 */
143struct be_async_event_grp5_pvid_state {
144 u8 enabled;
145 u8 rsvd0;
146 u16 tag;
147 u32 event_tag;
148 u32 rsvd1;
149 struct be_async_event_trailer trailer;
150} __packed;
151
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000152/* async event indicating outer VLAN tag in QnQ */
153struct be_async_event_qnq {
154 u8 valid; /* Indicates if outer VLAN is valid */
155 u8 rsvd0;
156 u16 vlan_tag;
157 u32 event_tag;
158 u8 rsvd1[4];
159 struct be_async_event_trailer trailer;
160} __packed;
161
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700162struct be_mcc_mailbox {
163 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000164 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700165};
166
167#define CMD_SUBSYSTEM_COMMON 0x1
168#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800169#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700170
171#define OPCODE_COMMON_NTWK_MAC_QUERY 1
172#define OPCODE_COMMON_NTWK_MAC_SET 2
173#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
174#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
175#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800176#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000177#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700178#define OPCODE_COMMON_CQ_CREATE 12
179#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700180#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000181#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700182#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800183#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000184#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700185#define OPCODE_COMMON_NTWK_RX_FILTER 34
186#define OPCODE_COMMON_GET_FW_VERSION 35
187#define OPCODE_COMMON_SET_FLOW_CONTROL 36
188#define OPCODE_COMMON_GET_FLOW_CONTROL 37
189#define OPCODE_COMMON_SET_FRAME_SIZE 39
190#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
191#define OPCODE_COMMON_FIRMWARE_CONFIG 42
192#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
193#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000194#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700195#define OPCODE_COMMON_CQ_DESTROY 54
196#define OPCODE_COMMON_EQ_DESTROY 55
197#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
198#define OPCODE_COMMON_NTWK_PMAC_ADD 59
199#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700200#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000201#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700202#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
203#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700204#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000205#define OPCODE_COMMON_GET_PORT_NAME 77
Somnath Kotur68c45a22013-03-14 02:42:07 +0000206#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Sathya Perla04a06022013-07-23 15:25:00 +0530207#define OPCODE_COMMON_SET_FN_PRIVILEGES 100
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000208#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000209#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000210#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000211#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
212#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000213#define OPCODE_COMMON_GET_MAC_LIST 147
214#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000215#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000216#define OPCODE_COMMON_GET_FUNC_CONFIG 160
217#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000218#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Vasundhara Volam542963b2014-01-15 13:23:33 +0530219#define OPCODE_COMMON_GET_ACTIVE_PROFILE 167
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000220#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000221#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000222#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000223#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla4c876612013-02-03 20:30:11 +0000224#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000225#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700226
Sathya Perla3abcded2010-10-03 22:12:27 -0700227#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700228#define OPCODE_ETH_ACPI_CONFIG 2
229#define OPCODE_ETH_PROMISCUOUS 3
230#define OPCODE_ETH_GET_STATISTICS 4
231#define OPCODE_ETH_TX_CREATE 7
232#define OPCODE_ETH_RX_CREATE 8
233#define OPCODE_ETH_TX_DESTROY 9
234#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000235#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000236#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700237
Suresh Rff33a6e2009-12-03 16:15:52 -0800238#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
239#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000240#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800241
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700242struct be_cmd_req_hdr {
243 u8 opcode; /* dword 0 */
244 u8 subsystem; /* dword 0 */
245 u8 port_number; /* dword 0 */
246 u8 domain; /* dword 0 */
247 u32 timeout; /* dword 1 */
248 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000249 u8 version; /* dword 3 */
250 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700251};
252
253#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
254#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
255struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000256 u8 opcode; /* dword 0 */
257 u8 subsystem; /* dword 0 */
258 u8 rsvd[2]; /* dword 0 */
259 u8 status; /* dword 1 */
260 u8 add_status; /* dword 1 */
261 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700262 u32 response_length; /* dword 2 */
263 u32 actual_resp_len; /* dword 3 */
264};
265
266struct phys_addr {
267 u32 lo;
268 u32 hi;
269};
270
271/**************************
272 * BE Command definitions *
273 **************************/
274
275/* Pseudo amap definition in which each bit of the actual structure is defined
276 * as a byte: used to calculate offset/shift/mask of each field */
277struct amap_eq_context {
278 u8 cidx[13]; /* dword 0*/
279 u8 rsvd0[3]; /* dword 0*/
280 u8 epidx[13]; /* dword 0*/
281 u8 valid; /* dword 0*/
282 u8 rsvd1; /* dword 0*/
283 u8 size; /* dword 0*/
284 u8 pidx[13]; /* dword 1*/
285 u8 rsvd2[3]; /* dword 1*/
286 u8 pd[10]; /* dword 1*/
287 u8 count[3]; /* dword 1*/
288 u8 solevent; /* dword 1*/
289 u8 stalled; /* dword 1*/
290 u8 armed; /* dword 1*/
291 u8 rsvd3[4]; /* dword 2*/
292 u8 func[8]; /* dword 2*/
293 u8 rsvd4; /* dword 2*/
294 u8 delaymult[10]; /* dword 2*/
295 u8 rsvd5[2]; /* dword 2*/
296 u8 phase[2]; /* dword 2*/
297 u8 nodelay; /* dword 2*/
298 u8 rsvd6[4]; /* dword 2*/
299 u8 rsvd7[32]; /* dword 3*/
300} __packed;
301
302struct be_cmd_req_eq_create {
303 struct be_cmd_req_hdr hdr;
304 u16 num_pages; /* sword */
305 u16 rsvd0; /* sword */
306 u8 context[sizeof(struct amap_eq_context) / 8];
307 struct phys_addr pages[8];
308} __packed;
309
310struct be_cmd_resp_eq_create {
311 struct be_cmd_resp_hdr resp_hdr;
312 u16 eq_id; /* sword */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530313 u16 msix_idx; /* available only in v2 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700314} __packed;
315
316/******************** Mac query ***************************/
317enum {
318 MAC_ADDRESS_TYPE_STORAGE = 0x0,
319 MAC_ADDRESS_TYPE_NETWORK = 0x1,
320 MAC_ADDRESS_TYPE_PD = 0x2,
321 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
322};
323
324struct mac_addr {
325 u16 size_of_struct;
326 u8 addr[ETH_ALEN];
327} __packed;
328
329struct be_cmd_req_mac_query {
330 struct be_cmd_req_hdr hdr;
331 u8 type;
332 u8 permanent;
333 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000334 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700335} __packed;
336
337struct be_cmd_resp_mac_query {
338 struct be_cmd_resp_hdr hdr;
339 struct mac_addr mac;
340};
341
342/******************** PMac Add ***************************/
343struct be_cmd_req_pmac_add {
344 struct be_cmd_req_hdr hdr;
345 u32 if_id;
346 u8 mac_address[ETH_ALEN];
347 u8 rsvd0[2];
348} __packed;
349
350struct be_cmd_resp_pmac_add {
351 struct be_cmd_resp_hdr hdr;
352 u32 pmac_id;
353};
354
355/******************** PMac Del ***************************/
356struct be_cmd_req_pmac_del {
357 struct be_cmd_req_hdr hdr;
358 u32 if_id;
359 u32 pmac_id;
360};
361
362/******************** Create CQ ***************************/
363/* Pseudo amap definition in which each bit of the actual structure is defined
364 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000365struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700366 u8 cidx[11]; /* dword 0*/
367 u8 rsvd0; /* dword 0*/
368 u8 coalescwm[2]; /* dword 0*/
369 u8 nodelay; /* dword 0*/
370 u8 epidx[11]; /* dword 0*/
371 u8 rsvd1; /* dword 0*/
372 u8 count[2]; /* dword 0*/
373 u8 valid; /* dword 0*/
374 u8 solevent; /* dword 0*/
375 u8 eventable; /* dword 0*/
376 u8 pidx[11]; /* dword 1*/
377 u8 rsvd2; /* dword 1*/
378 u8 pd[10]; /* dword 1*/
379 u8 eqid[8]; /* dword 1*/
380 u8 stalled; /* dword 1*/
381 u8 armed; /* dword 1*/
382 u8 rsvd3[4]; /* dword 2*/
383 u8 func[8]; /* dword 2*/
384 u8 rsvd4[20]; /* dword 2*/
385 u8 rsvd5[32]; /* dword 3*/
386} __packed;
387
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000388struct amap_cq_context_v2 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000389 u8 rsvd0[12]; /* dword 0*/
390 u8 coalescwm[2]; /* dword 0*/
391 u8 nodelay; /* dword 0*/
392 u8 rsvd1[12]; /* dword 0*/
393 u8 count[2]; /* dword 0*/
394 u8 valid; /* dword 0*/
395 u8 rsvd2; /* dword 0*/
396 u8 eventable; /* dword 0*/
397 u8 eqid[16]; /* dword 1*/
398 u8 rsvd3[15]; /* dword 1*/
399 u8 armed; /* dword 1*/
400 u8 rsvd4[32]; /* dword 2*/
401 u8 rsvd5[32]; /* dword 3*/
402} __packed;
403
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700404struct be_cmd_req_cq_create {
405 struct be_cmd_req_hdr hdr;
406 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000407 u8 page_size;
408 u8 rsvd0;
409 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700410 struct phys_addr pages[8];
411} __packed;
412
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000413
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700414struct be_cmd_resp_cq_create {
415 struct be_cmd_resp_hdr hdr;
416 u16 cq_id;
417 u16 rsvd0;
418} __packed;
419
Somnath Kotur311fddc2011-03-16 21:22:43 +0000420struct be_cmd_req_get_fat {
421 struct be_cmd_req_hdr hdr;
422 u32 fat_operation;
423 u32 read_log_offset;
424 u32 read_log_length;
425 u32 data_buffer_size;
426 u32 data_buffer[1];
427} __packed;
428
429struct be_cmd_resp_get_fat {
430 struct be_cmd_resp_hdr hdr;
431 u32 log_size;
432 u32 read_log_length;
433 u32 rsvd[2];
434 u32 data_buffer[1];
435} __packed;
436
437
Sathya Perla5fb379e2009-06-18 00:02:59 +0000438/******************** Create MCCQ ***************************/
439/* Pseudo amap definition in which each bit of the actual structure is defined
440 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000441struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000442 u8 con_index[14];
443 u8 rsvd0[2];
444 u8 ring_size[4];
445 u8 fetch_wrb;
446 u8 fetch_r2t;
447 u8 cq_id[10];
448 u8 prod_index[14];
449 u8 fid[8];
450 u8 pdid[9];
451 u8 valid;
452 u8 rsvd1[32];
453 u8 rsvd2[32];
454} __packed;
455
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530456struct amap_mcc_context_v1 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000457 u8 async_cq_id[16];
458 u8 ring_size[4];
459 u8 rsvd0[12];
460 u8 rsvd1[31];
461 u8 valid;
462 u8 async_cq_valid[1];
463 u8 rsvd2[31];
464 u8 rsvd3[32];
465} __packed;
466
Sathya Perla5fb379e2009-06-18 00:02:59 +0000467struct be_cmd_req_mcc_create {
468 struct be_cmd_req_hdr hdr;
469 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000470 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000471 u8 context[sizeof(struct amap_mcc_context_be) / 8];
472 struct phys_addr pages[8];
473} __packed;
474
475struct be_cmd_req_mcc_ext_create {
476 struct be_cmd_req_hdr hdr;
477 u16 num_pages;
478 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700479 u32 async_event_bitmap[1];
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530480 u8 context[sizeof(struct amap_mcc_context_v1) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000481 struct phys_addr pages[8];
482} __packed;
483
484struct be_cmd_resp_mcc_create {
485 struct be_cmd_resp_hdr hdr;
486 u16 id;
487 u16 rsvd0;
488} __packed;
489
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700490/******************** Create TxQ ***************************/
491#define BE_ETH_TX_RING_TYPE_STANDARD 2
492#define BE_ULP1_NUM 1
493
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700494struct be_cmd_req_eth_tx_create {
495 struct be_cmd_req_hdr hdr;
496 u8 num_pages;
497 u8 ulp_num;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000498 u16 type;
499 u16 if_id;
500 u8 queue_size;
501 u8 rsvd0;
502 u32 rsvd1;
503 u16 cq_id;
504 u16 rsvd2;
505 u32 rsvd3[13];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700506 struct phys_addr pages[8];
507} __packed;
508
509struct be_cmd_resp_eth_tx_create {
510 struct be_cmd_resp_hdr hdr;
511 u16 cid;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000512 u16 rid;
513 u32 db_offset;
514 u32 rsvd0[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700515} __packed;
516
517/******************** Create RxQ ***************************/
518struct be_cmd_req_eth_rx_create {
519 struct be_cmd_req_hdr hdr;
520 u16 cq_id;
521 u8 frag_size;
522 u8 num_pages;
523 struct phys_addr pages[2];
524 u32 interface_id;
525 u16 max_frame_size;
526 u16 rsvd0;
527 u32 rss_queue;
528} __packed;
529
530struct be_cmd_resp_eth_rx_create {
531 struct be_cmd_resp_hdr hdr;
532 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700533 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700534 u8 rsvd0;
535} __packed;
536
537/******************** Q Destroy ***************************/
538/* Type of Queue to be destroyed */
539enum {
540 QTYPE_EQ = 1,
541 QTYPE_CQ,
542 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000543 QTYPE_RXQ,
544 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700545};
546
547struct be_cmd_req_q_destroy {
548 struct be_cmd_req_hdr hdr;
549 u16 id;
550 u16 bypass_flush; /* valid only for rx q destroy */
551} __packed;
552
553/************ I/f Create (it's actually I/f Config Create)**********/
554
555/* Capability flags for the i/f */
556enum be_if_flags {
557 BE_IF_FLAGS_RSS = 0x4,
558 BE_IF_FLAGS_PROMISCUOUS = 0x8,
559 BE_IF_FLAGS_BROADCAST = 0x10,
560 BE_IF_FLAGS_UNTAGGED = 0x20,
561 BE_IF_FLAGS_ULP = 0x40,
562 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
563 BE_IF_FLAGS_VLAN = 0x100,
564 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
565 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000566 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
567 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700568};
569
Sarveshwar Bandi3da988c2013-08-14 13:21:47 +0530570#define BE_IF_CAP_FLAGS_WANT (BE_IF_FLAGS_RSS | BE_IF_FLAGS_PROMISCUOUS |\
571 BE_IF_FLAGS_BROADCAST | BE_IF_FLAGS_VLAN_PROMISCUOUS |\
572 BE_IF_FLAGS_VLAN | BE_IF_FLAGS_MCAST_PROMISCUOUS |\
573 BE_IF_FLAGS_PASS_L3L4_ERRORS | BE_IF_FLAGS_MULTICAST |\
574 BE_IF_FLAGS_UNTAGGED)
575
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700576/* An RX interface is an object with one or more MAC addresses and
577 * filtering capabilities. */
578struct be_cmd_req_if_create {
579 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200580 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700581 u32 capability_flags;
582 u32 enable_flags;
583 u8 mac_addr[ETH_ALEN];
584 u8 rsvd0;
585 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
586 u32 vlan_tag; /* not used currently */
587} __packed;
588
589struct be_cmd_resp_if_create {
590 struct be_cmd_resp_hdr hdr;
591 u32 interface_id;
592 u32 pmac_id;
593};
594
595/****** I/f Destroy(it's actually I/f Config Destroy )**********/
596struct be_cmd_req_if_destroy {
597 struct be_cmd_req_hdr hdr;
598 u32 interface_id;
599};
600
601/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000602struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700603 u32 rx_bytes_lsd; /* dword 0*/
604 u32 rx_bytes_msd; /* dword 1*/
605 u32 rx_total_frames; /* dword 2*/
606 u32 rx_unicast_frames; /* dword 3*/
607 u32 rx_multicast_frames; /* dword 4*/
608 u32 rx_broadcast_frames; /* dword 5*/
609 u32 rx_crc_errors; /* dword 6*/
610 u32 rx_alignment_symbol_errors; /* dword 7*/
611 u32 rx_pause_frames; /* dword 8*/
612 u32 rx_control_frames; /* dword 9*/
613 u32 rx_in_range_errors; /* dword 10*/
614 u32 rx_out_range_errors; /* dword 11*/
615 u32 rx_frame_too_long; /* dword 12*/
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000616 u32 rx_address_filtered; /* dword 13*/
617 u32 rx_vlan_filtered; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700618 u32 rx_dropped_too_small; /* dword 15*/
619 u32 rx_dropped_too_short; /* dword 16*/
620 u32 rx_dropped_header_too_small; /* dword 17*/
621 u32 rx_dropped_tcp_length; /* dword 18*/
622 u32 rx_dropped_runt; /* dword 19*/
623 u32 rx_64_byte_packets; /* dword 20*/
624 u32 rx_65_127_byte_packets; /* dword 21*/
625 u32 rx_128_256_byte_packets; /* dword 22*/
626 u32 rx_256_511_byte_packets; /* dword 23*/
627 u32 rx_512_1023_byte_packets; /* dword 24*/
628 u32 rx_1024_1518_byte_packets; /* dword 25*/
629 u32 rx_1519_2047_byte_packets; /* dword 26*/
630 u32 rx_2048_4095_byte_packets; /* dword 27*/
631 u32 rx_4096_8191_byte_packets; /* dword 28*/
632 u32 rx_8192_9216_byte_packets; /* dword 29*/
633 u32 rx_ip_checksum_errs; /* dword 30*/
634 u32 rx_tcp_checksum_errs; /* dword 31*/
635 u32 rx_udp_checksum_errs; /* dword 32*/
636 u32 rx_non_rss_packets; /* dword 33*/
637 u32 rx_ipv4_packets; /* dword 34*/
638 u32 rx_ipv6_packets; /* dword 35*/
639 u32 rx_ipv4_bytes_lsd; /* dword 36*/
640 u32 rx_ipv4_bytes_msd; /* dword 37*/
641 u32 rx_ipv6_bytes_lsd; /* dword 38*/
642 u32 rx_ipv6_bytes_msd; /* dword 39*/
643 u32 rx_chute1_packets; /* dword 40*/
644 u32 rx_chute2_packets; /* dword 41*/
645 u32 rx_chute3_packets; /* dword 42*/
646 u32 rx_management_packets; /* dword 43*/
647 u32 rx_switched_unicast_packets; /* dword 44*/
648 u32 rx_switched_multicast_packets; /* dword 45*/
649 u32 rx_switched_broadcast_packets; /* dword 46*/
650 u32 tx_bytes_lsd; /* dword 47*/
651 u32 tx_bytes_msd; /* dword 48*/
652 u32 tx_unicastframes; /* dword 49*/
653 u32 tx_multicastframes; /* dword 50*/
654 u32 tx_broadcastframes; /* dword 51*/
655 u32 tx_pauseframes; /* dword 52*/
656 u32 tx_controlframes; /* dword 53*/
657 u32 tx_64_byte_packets; /* dword 54*/
658 u32 tx_65_127_byte_packets; /* dword 55*/
659 u32 tx_128_256_byte_packets; /* dword 56*/
660 u32 tx_256_511_byte_packets; /* dword 57*/
661 u32 tx_512_1023_byte_packets; /* dword 58*/
662 u32 tx_1024_1518_byte_packets; /* dword 59*/
663 u32 tx_1519_2047_byte_packets; /* dword 60*/
664 u32 tx_2048_4095_byte_packets; /* dword 61*/
665 u32 tx_4096_8191_byte_packets; /* dword 62*/
666 u32 tx_8192_9216_byte_packets; /* dword 63*/
667 u32 rx_fifo_overflow; /* dword 64*/
668 u32 rx_input_fifo_overflow; /* dword 65*/
669};
670
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000671struct be_rxf_stats_v0 {
672 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673 u32 rx_drops_no_pbuf; /* dword 132*/
674 u32 rx_drops_no_txpb; /* dword 133*/
675 u32 rx_drops_no_erx_descr; /* dword 134*/
676 u32 rx_drops_no_tpre_descr; /* dword 135*/
677 u32 management_rx_port_packets; /* dword 136*/
678 u32 management_rx_port_bytes; /* dword 137*/
679 u32 management_rx_port_pause_frames; /* dword 138*/
680 u32 management_rx_port_errors; /* dword 139*/
681 u32 management_tx_port_packets; /* dword 140*/
682 u32 management_tx_port_bytes; /* dword 141*/
683 u32 management_tx_port_pause; /* dword 142*/
684 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
685 u32 rx_drops_too_many_frags; /* dword 144*/
686 u32 rx_drops_invalid_ring; /* dword 145*/
687 u32 forwarded_packets; /* dword 146*/
688 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000689 u32 rsvd0[7];
690 u32 port0_jabber_events;
691 u32 port1_jabber_events;
692 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700693};
694
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000695struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700696 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000697 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700698};
699
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000700struct be_pmem_stats {
701 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000702 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000703};
704
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000705struct be_hw_stats_v0 {
706 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000708 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000709 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710};
711
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000712struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000714 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700715};
716
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000717struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000719 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700720};
721
Sathya Perlaac124ff2011-07-25 19:10:14 +0000722struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000723 u32 tx_packets_lo;
724 u32 tx_packets_hi;
725 u32 tx_unicast_packets_lo;
726 u32 tx_unicast_packets_hi;
727 u32 tx_multicast_packets_lo;
728 u32 tx_multicast_packets_hi;
729 u32 tx_broadcast_packets_lo;
730 u32 tx_broadcast_packets_hi;
731 u32 tx_bytes_lo;
732 u32 tx_bytes_hi;
733 u32 tx_unicast_bytes_lo;
734 u32 tx_unicast_bytes_hi;
735 u32 tx_multicast_bytes_lo;
736 u32 tx_multicast_bytes_hi;
737 u32 tx_broadcast_bytes_lo;
738 u32 tx_broadcast_bytes_hi;
739 u32 tx_discards_lo;
740 u32 tx_discards_hi;
741 u32 tx_errors_lo;
742 u32 tx_errors_hi;
743 u32 tx_pause_frames_lo;
744 u32 tx_pause_frames_hi;
745 u32 tx_pause_on_frames_lo;
746 u32 tx_pause_on_frames_hi;
747 u32 tx_pause_off_frames_lo;
748 u32 tx_pause_off_frames_hi;
749 u32 tx_internal_mac_errors_lo;
750 u32 tx_internal_mac_errors_hi;
751 u32 tx_control_frames_lo;
752 u32 tx_control_frames_hi;
753 u32 tx_packets_64_bytes_lo;
754 u32 tx_packets_64_bytes_hi;
755 u32 tx_packets_65_to_127_bytes_lo;
756 u32 tx_packets_65_to_127_bytes_hi;
757 u32 tx_packets_128_to_255_bytes_lo;
758 u32 tx_packets_128_to_255_bytes_hi;
759 u32 tx_packets_256_to_511_bytes_lo;
760 u32 tx_packets_256_to_511_bytes_hi;
761 u32 tx_packets_512_to_1023_bytes_lo;
762 u32 tx_packets_512_to_1023_bytes_hi;
763 u32 tx_packets_1024_to_1518_bytes_lo;
764 u32 tx_packets_1024_to_1518_bytes_hi;
765 u32 tx_packets_1519_to_2047_bytes_lo;
766 u32 tx_packets_1519_to_2047_bytes_hi;
767 u32 tx_packets_2048_to_4095_bytes_lo;
768 u32 tx_packets_2048_to_4095_bytes_hi;
769 u32 tx_packets_4096_to_8191_bytes_lo;
770 u32 tx_packets_4096_to_8191_bytes_hi;
771 u32 tx_packets_8192_to_9216_bytes_lo;
772 u32 tx_packets_8192_to_9216_bytes_hi;
773 u32 tx_lso_packets_lo;
774 u32 tx_lso_packets_hi;
775 u32 rx_packets_lo;
776 u32 rx_packets_hi;
777 u32 rx_unicast_packets_lo;
778 u32 rx_unicast_packets_hi;
779 u32 rx_multicast_packets_lo;
780 u32 rx_multicast_packets_hi;
781 u32 rx_broadcast_packets_lo;
782 u32 rx_broadcast_packets_hi;
783 u32 rx_bytes_lo;
784 u32 rx_bytes_hi;
785 u32 rx_unicast_bytes_lo;
786 u32 rx_unicast_bytes_hi;
787 u32 rx_multicast_bytes_lo;
788 u32 rx_multicast_bytes_hi;
789 u32 rx_broadcast_bytes_lo;
790 u32 rx_broadcast_bytes_hi;
791 u32 rx_unknown_protos;
792 u32 rsvd_69; /* Word 69 is reserved */
793 u32 rx_discards_lo;
794 u32 rx_discards_hi;
795 u32 rx_errors_lo;
796 u32 rx_errors_hi;
797 u32 rx_crc_errors_lo;
798 u32 rx_crc_errors_hi;
799 u32 rx_alignment_errors_lo;
800 u32 rx_alignment_errors_hi;
801 u32 rx_symbol_errors_lo;
802 u32 rx_symbol_errors_hi;
803 u32 rx_pause_frames_lo;
804 u32 rx_pause_frames_hi;
805 u32 rx_pause_on_frames_lo;
806 u32 rx_pause_on_frames_hi;
807 u32 rx_pause_off_frames_lo;
808 u32 rx_pause_off_frames_hi;
809 u32 rx_frames_too_long_lo;
810 u32 rx_frames_too_long_hi;
811 u32 rx_internal_mac_errors_lo;
812 u32 rx_internal_mac_errors_hi;
813 u32 rx_undersize_packets;
814 u32 rx_oversize_packets;
815 u32 rx_fragment_packets;
816 u32 rx_jabbers;
817 u32 rx_control_frames_lo;
818 u32 rx_control_frames_hi;
819 u32 rx_control_frames_unknown_opcode_lo;
820 u32 rx_control_frames_unknown_opcode_hi;
821 u32 rx_in_range_errors;
822 u32 rx_out_of_range_errors;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000823 u32 rx_address_filtered;
824 u32 rx_vlan_filtered;
Selvin Xavier005d5692011-05-16 07:36:35 +0000825 u32 rx_dropped_too_small;
826 u32 rx_dropped_too_short;
827 u32 rx_dropped_header_too_small;
828 u32 rx_dropped_invalid_tcp_length;
829 u32 rx_dropped_runt;
830 u32 rx_ip_checksum_errors;
831 u32 rx_tcp_checksum_errors;
832 u32 rx_udp_checksum_errors;
833 u32 rx_non_rss_packets;
834 u32 rsvd_111;
835 u32 rx_ipv4_packets_lo;
836 u32 rx_ipv4_packets_hi;
837 u32 rx_ipv6_packets_lo;
838 u32 rx_ipv6_packets_hi;
839 u32 rx_ipv4_bytes_lo;
840 u32 rx_ipv4_bytes_hi;
841 u32 rx_ipv6_bytes_lo;
842 u32 rx_ipv6_bytes_hi;
843 u32 rx_nic_packets_lo;
844 u32 rx_nic_packets_hi;
845 u32 rx_tcp_packets_lo;
846 u32 rx_tcp_packets_hi;
847 u32 rx_iscsi_packets_lo;
848 u32 rx_iscsi_packets_hi;
849 u32 rx_management_packets_lo;
850 u32 rx_management_packets_hi;
851 u32 rx_switched_unicast_packets_lo;
852 u32 rx_switched_unicast_packets_hi;
853 u32 rx_switched_multicast_packets_lo;
854 u32 rx_switched_multicast_packets_hi;
855 u32 rx_switched_broadcast_packets_lo;
856 u32 rx_switched_broadcast_packets_hi;
857 u32 num_forwards_lo;
858 u32 num_forwards_hi;
859 u32 rx_fifo_overflow;
860 u32 rx_input_fifo_overflow;
861 u32 rx_drops_too_many_frags_lo;
862 u32 rx_drops_too_many_frags_hi;
863 u32 rx_drops_invalid_queue;
864 u32 rsvd_141;
865 u32 rx_drops_mtu_lo;
866 u32 rx_drops_mtu_hi;
867 u32 rx_packets_64_bytes_lo;
868 u32 rx_packets_64_bytes_hi;
869 u32 rx_packets_65_to_127_bytes_lo;
870 u32 rx_packets_65_to_127_bytes_hi;
871 u32 rx_packets_128_to_255_bytes_lo;
872 u32 rx_packets_128_to_255_bytes_hi;
873 u32 rx_packets_256_to_511_bytes_lo;
874 u32 rx_packets_256_to_511_bytes_hi;
875 u32 rx_packets_512_to_1023_bytes_lo;
876 u32 rx_packets_512_to_1023_bytes_hi;
877 u32 rx_packets_1024_to_1518_bytes_lo;
878 u32 rx_packets_1024_to_1518_bytes_hi;
879 u32 rx_packets_1519_to_2047_bytes_lo;
880 u32 rx_packets_1519_to_2047_bytes_hi;
881 u32 rx_packets_2048_to_4095_bytes_lo;
882 u32 rx_packets_2048_to_4095_bytes_hi;
883 u32 rx_packets_4096_to_8191_bytes_lo;
884 u32 rx_packets_4096_to_8191_bytes_hi;
885 u32 rx_packets_8192_to_9216_bytes_lo;
886 u32 rx_packets_8192_to_9216_bytes_hi;
887};
888
889struct pport_stats_params {
890 u16 pport_num;
891 u8 rsvd;
892 u8 reset_stats;
893};
894
895struct lancer_cmd_req_pport_stats {
896 struct be_cmd_req_hdr hdr;
897 union {
898 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000899 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000900 } cmd_params;
901};
902
903struct lancer_cmd_resp_pport_stats {
904 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000905 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000906};
907
Sathya Perlaac124ff2011-07-25 19:10:14 +0000908static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000909 pport_stats_from_cmd(struct be_adapter *adapter)
910{
911 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
912 return &cmd->pport_stats;
913}
914
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000915struct be_cmd_req_get_cntl_addnl_attribs {
916 struct be_cmd_req_hdr hdr;
917 u8 rsvd[8];
918};
919
920struct be_cmd_resp_get_cntl_addnl_attribs {
921 struct be_cmd_resp_hdr hdr;
922 u16 ipl_file_number;
923 u8 ipl_file_version;
924 u8 rsvd0;
925 u8 on_die_temperature; /* in degrees centigrade*/
926 u8 rsvd1[3];
927};
928
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929struct be_cmd_req_vlan_config {
930 struct be_cmd_req_hdr hdr;
931 u8 interface_id;
932 u8 promiscuous;
933 u8 untagged;
934 u8 num_vlan;
935 u16 normal_vlan[64];
936} __packed;
937
Sathya Perla5b8821b2011-08-02 19:57:44 +0000938/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000939#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700940struct macaddr {
941 u8 byte[ETH_ALEN];
942};
943
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000944struct be_cmd_req_rx_filter {
945 struct be_cmd_req_hdr hdr;
946 u32 global_flags_mask;
947 u32 global_flags;
948 u32 if_flags_mask;
949 u32 if_flags;
950 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000951 u32 mcast_num;
952 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000953};
954
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955/******************** Link Status Query *******************/
956struct be_cmd_req_link_status {
957 struct be_cmd_req_hdr hdr;
958 u32 rsvd;
959};
960
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961enum {
962 PHY_LINK_DUPLEX_NONE = 0x0,
963 PHY_LINK_DUPLEX_HALF = 0x1,
964 PHY_LINK_DUPLEX_FULL = 0x2
965};
966
967enum {
968 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
969 PHY_LINK_SPEED_10MBPS = 0x1,
970 PHY_LINK_SPEED_100MBPS = 0x2,
971 PHY_LINK_SPEED_1GBPS = 0x3,
Vasundhara Volamb971f842013-08-06 09:27:15 +0530972 PHY_LINK_SPEED_10GBPS = 0x4,
973 PHY_LINK_SPEED_20GBPS = 0x5,
974 PHY_LINK_SPEED_25GBPS = 0x6,
975 PHY_LINK_SPEED_40GBPS = 0x7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976};
977
978struct be_cmd_resp_link_status {
979 struct be_cmd_resp_hdr hdr;
980 u8 physical_port;
981 u8 mac_duplex;
982 u8 mac_speed;
983 u8 mac_fault;
984 u8 mgmt_mac_duplex;
985 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700986 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000987 u8 logical_link_status;
988 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700989} __packed;
990
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700991/******************** Port Identification ***************************/
992/* Identifies the type of port attached to NIC */
993struct be_cmd_req_port_type {
994 struct be_cmd_req_hdr hdr;
995 u32 page_num;
996 u32 port;
997};
998
999enum {
1000 TR_PAGE_A0 = 0xa0,
1001 TR_PAGE_A2 = 0xa2
1002};
1003
1004struct be_cmd_resp_port_type {
1005 struct be_cmd_resp_hdr hdr;
1006 u32 page_num;
1007 u32 port;
1008 struct data {
1009 u8 identifier;
1010 u8 identifier_ext;
1011 u8 connector;
1012 u8 transceiver[8];
1013 u8 rsvd0[3];
1014 u8 length_km;
1015 u8 length_hm;
1016 u8 length_om1;
1017 u8 length_om2;
1018 u8 length_cu;
1019 u8 length_cu_m;
1020 u8 vendor_name[16];
1021 u8 rsvd;
1022 u8 vendor_oui[3];
1023 u8 vendor_pn[16];
1024 u8 vendor_rev[4];
1025 } data;
1026};
1027
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001028/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001029struct be_cmd_req_get_fw_version {
1030 struct be_cmd_req_hdr hdr;
1031 u8 rsvd0[FW_VER_LEN];
1032 u8 rsvd1[FW_VER_LEN];
1033} __packed;
1034
1035struct be_cmd_resp_get_fw_version {
1036 struct be_cmd_resp_hdr hdr;
1037 u8 firmware_version_string[FW_VER_LEN];
1038 u8 fw_on_flash_version_string[FW_VER_LEN];
1039} __packed;
1040
1041/******************** Set Flow Contrl *******************/
1042struct be_cmd_req_set_flow_control {
1043 struct be_cmd_req_hdr hdr;
1044 u16 tx_flow_control;
1045 u16 rx_flow_control;
1046} __packed;
1047
1048/******************** Get Flow Contrl *******************/
1049struct be_cmd_req_get_flow_control {
1050 struct be_cmd_req_hdr hdr;
1051 u32 rsvd;
1052};
1053
1054struct be_cmd_resp_get_flow_control {
1055 struct be_cmd_resp_hdr hdr;
1056 u16 tx_flow_control;
1057 u16 rx_flow_control;
1058} __packed;
1059
1060/******************** Modify EQ Delay *******************/
Sathya Perla2632baf2013-10-01 16:00:00 +05301061struct be_set_eqd {
1062 u32 eq_id;
1063 u32 phase;
1064 u32 delay_multiplier;
1065};
1066
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001067struct be_cmd_req_modify_eq_delay {
1068 struct be_cmd_req_hdr hdr;
1069 u32 num_eq;
Sathya Perla2632baf2013-10-01 16:00:00 +05301070 struct be_set_eqd set_eqd[MAX_EVT_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001071} __packed;
1072
1073struct be_cmd_resp_modify_eq_delay {
1074 struct be_cmd_resp_hdr hdr;
1075 u32 rsvd0;
1076} __packed;
1077
1078/******************** Get FW Config *******************/
Sathya Perla752961a2011-10-24 02:45:03 +00001079/* The HW can come up in either of the following multi-channel modes
1080 * based on the skew/IPL.
1081 */
Parav Pandit045508a2012-03-26 14:27:13 +00001082#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001083#define FLEX10_MODE 0x400
1084#define VNIC_MODE 0x20000
1085#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001086struct be_cmd_req_query_fw_cfg {
1087 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001088 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001089};
1090
1091struct be_cmd_resp_query_fw_cfg {
1092 struct be_cmd_resp_hdr hdr;
1093 u32 be_config_number;
1094 u32 asic_revision;
1095 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001096 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001097 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001098 u32 function_caps;
1099};
1100
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001101/******************** RSS Config ****************************************/
1102/* RSS type Input parameters used to compute RX hash
1103 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1104 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1105 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1106 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1107 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1108 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1109 *
1110 * When multiple RSS types are enabled, HW picks the best hash policy
1111 * based on the type of the received packet.
1112 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001113#define RSS_ENABLE_NONE 0x0
1114#define RSS_ENABLE_IPV4 0x1
1115#define RSS_ENABLE_TCP_IPV4 0x2
1116#define RSS_ENABLE_IPV6 0x4
1117#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001118#define RSS_ENABLE_UDP_IPV4 0x10
1119#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001120
Suresh Reddy594ad542013-04-25 23:03:20 +00001121#define L3_RSS_FLAGS (RXH_IP_DST | RXH_IP_SRC)
1122#define L4_RSS_FLAGS (RXH_L4_B_0_1 | RXH_L4_B_2_3)
1123
Sathya Perla3abcded2010-10-03 22:12:27 -07001124struct be_cmd_req_rss_config {
1125 struct be_cmd_req_hdr hdr;
1126 u32 if_id;
1127 u16 enable_rss;
1128 u16 cpu_table_size_log2;
1129 u32 hash[10];
1130 u8 cpu_table[128];
1131 u8 flush;
1132 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001133};
1134
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001135/******************** Port Beacon ***************************/
1136
1137#define BEACON_STATE_ENABLED 0x1
1138#define BEACON_STATE_DISABLED 0x0
1139
1140struct be_cmd_req_enable_disable_beacon {
1141 struct be_cmd_req_hdr hdr;
1142 u8 port_num;
1143 u8 beacon_state;
1144 u8 beacon_duration;
1145 u8 status_duration;
1146} __packed;
1147
1148struct be_cmd_resp_enable_disable_beacon {
1149 struct be_cmd_resp_hdr resp_hdr;
1150 u32 rsvd0;
1151} __packed;
1152
1153struct be_cmd_req_get_beacon_state {
1154 struct be_cmd_req_hdr hdr;
1155 u8 port_num;
1156 u8 rsvd0;
1157 u16 rsvd1;
1158} __packed;
1159
1160struct be_cmd_resp_get_beacon_state {
1161 struct be_cmd_resp_hdr resp_hdr;
1162 u8 beacon_state;
1163 u8 rsvd0[3];
1164} __packed;
1165
Ajit Khaparde84517482009-09-04 03:12:16 +00001166/****************** Firmware Flash ******************/
1167struct flashrom_params {
1168 u32 op_code;
1169 u32 op_type;
1170 u32 data_buf_size;
1171 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001172};
1173
1174struct be_cmd_write_flashrom {
1175 struct be_cmd_req_hdr hdr;
1176 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001177 u8 data_buf[32768];
1178 u8 rsvd[4];
1179} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001180
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001181/* cmd to read flash crc */
1182struct be_cmd_read_flash_crc {
1183 struct be_cmd_req_hdr hdr;
1184 struct flashrom_params params;
1185 u8 crc[4];
1186 u8 rsvd[4];
1187};
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001188/**************** Lancer Firmware Flash ************/
1189struct amap_lancer_write_obj_context {
1190 u8 write_length[24];
1191 u8 reserved1[7];
1192 u8 eof;
1193} __packed;
1194
1195struct lancer_cmd_req_write_object {
1196 struct be_cmd_req_hdr hdr;
1197 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1198 u32 write_offset;
1199 u8 object_name[104];
1200 u32 descriptor_count;
1201 u32 buf_len;
1202 u32 addr_low;
1203 u32 addr_high;
1204};
1205
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001206#define LANCER_NO_RESET_NEEDED 0x00
1207#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001208struct lancer_cmd_resp_write_object {
1209 u8 opcode;
1210 u8 subsystem;
1211 u8 rsvd1[2];
1212 u8 status;
1213 u8 additional_status;
1214 u8 rsvd2[2];
1215 u32 resp_len;
1216 u32 actual_resp_len;
1217 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001218 u8 change_status;
1219 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001220};
1221
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001222/************************ Lancer Read FW info **************/
1223#define LANCER_READ_FILE_CHUNK (32*1024)
1224#define LANCER_READ_FILE_EOF_MASK 0x80000000
1225
1226#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001227#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1228#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001229
1230struct lancer_cmd_req_read_object {
1231 struct be_cmd_req_hdr hdr;
1232 u32 desired_read_len;
1233 u32 read_offset;
1234 u8 object_name[104];
1235 u32 descriptor_count;
1236 u32 buf_len;
1237 u32 addr_low;
1238 u32 addr_high;
1239};
1240
1241struct lancer_cmd_resp_read_object {
1242 u8 opcode;
1243 u8 subsystem;
1244 u8 rsvd1[2];
1245 u8 status;
1246 u8 additional_status;
1247 u8 rsvd2[2];
1248 u32 resp_len;
1249 u32 actual_resp_len;
1250 u32 actual_read_len;
1251 u32 eof;
1252};
1253
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001254/************************ WOL *******************************/
1255struct be_cmd_req_acpi_wol_magic_config{
1256 struct be_cmd_req_hdr hdr;
1257 u32 rsvd0[145];
1258 u8 magic_mac[6];
1259 u8 rsvd2[2];
1260} __packed;
1261
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001262struct be_cmd_req_acpi_wol_magic_config_v1 {
1263 struct be_cmd_req_hdr hdr;
1264 u8 rsvd0[2];
1265 u8 query_options;
1266 u8 rsvd1[5];
1267 u32 rsvd2[288];
1268 u8 magic_mac[6];
1269 u8 rsvd3[22];
1270} __packed;
1271
1272struct be_cmd_resp_acpi_wol_magic_config_v1 {
1273 struct be_cmd_resp_hdr hdr;
1274 u8 rsvd0[2];
1275 u8 wol_settings;
1276 u8 rsvd1[5];
1277 u32 rsvd2[295];
1278} __packed;
1279
1280#define BE_GET_WOL_CAP 2
1281
1282#define BE_WOL_CAP 0x1
1283#define BE_PME_D0_CAP 0x8
1284#define BE_PME_D1_CAP 0x10
1285#define BE_PME_D2_CAP 0x20
1286#define BE_PME_D3HOT_CAP 0x40
1287#define BE_PME_D3COLD_CAP 0x80
1288
Suresh Rff33a6e2009-12-03 16:15:52 -08001289/********************** LoopBack test *********************/
1290struct be_cmd_req_loopback_test {
1291 struct be_cmd_req_hdr hdr;
1292 u32 loopback_type;
1293 u32 num_pkts;
1294 u64 pattern;
1295 u32 src_port;
1296 u32 dest_port;
1297 u32 pkt_size;
1298};
1299
1300struct be_cmd_resp_loopback_test {
1301 struct be_cmd_resp_hdr resp_hdr;
1302 u32 status;
1303 u32 num_txfer;
1304 u32 num_rx;
1305 u32 miscomp_off;
1306 u32 ticks_compl;
1307};
1308
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001309struct be_cmd_req_set_lmode {
1310 struct be_cmd_req_hdr hdr;
1311 u8 src_port;
1312 u8 dest_port;
1313 u8 loopback_type;
1314 u8 loopback_state;
1315};
1316
1317struct be_cmd_resp_set_lmode {
1318 struct be_cmd_resp_hdr resp_hdr;
1319 u8 rsvd0[4];
1320};
1321
Suresh Rff33a6e2009-12-03 16:15:52 -08001322/********************** DDR DMA test *********************/
1323struct be_cmd_req_ddrdma_test {
1324 struct be_cmd_req_hdr hdr;
1325 u64 pattern;
1326 u32 byte_count;
1327 u32 rsvd0;
1328 u8 snd_buff[4096];
1329 u8 rsvd1[4096];
1330};
1331
1332struct be_cmd_resp_ddrdma_test {
1333 struct be_cmd_resp_hdr hdr;
1334 u64 pattern;
1335 u32 byte_cnt;
1336 u32 snd_err;
1337 u8 rsvd0[4096];
1338 u8 rcv_buff[4096];
1339};
1340
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001341/*********************** SEEPROM Read ***********************/
1342
1343#define BE_READ_SEEPROM_LEN 1024
1344struct be_cmd_req_seeprom_read {
1345 struct be_cmd_req_hdr hdr;
1346 u8 rsvd0[BE_READ_SEEPROM_LEN];
1347};
1348
1349struct be_cmd_resp_seeprom_read {
1350 struct be_cmd_req_hdr hdr;
1351 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1352};
1353
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001354enum {
1355 PHY_TYPE_CX4_10GB = 0,
1356 PHY_TYPE_XFP_10GB,
1357 PHY_TYPE_SFP_1GB,
1358 PHY_TYPE_SFP_PLUS_10GB,
1359 PHY_TYPE_KR_10GB,
1360 PHY_TYPE_KX4_10GB,
1361 PHY_TYPE_BASET_10GB,
1362 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001363 PHY_TYPE_BASEX_1GB,
1364 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001365 PHY_TYPE_DISABLED = 255
1366};
1367
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001368#define BE_SUPPORTED_SPEED_NONE 0
1369#define BE_SUPPORTED_SPEED_10MBPS 1
1370#define BE_SUPPORTED_SPEED_100MBPS 2
1371#define BE_SUPPORTED_SPEED_1GBPS 4
1372#define BE_SUPPORTED_SPEED_10GBPS 8
1373
1374#define BE_AN_EN 0x2
1375#define BE_PAUSE_SYM_EN 0x80
1376
1377/* MAC speed valid values */
1378#define SPEED_DEFAULT 0x0
1379#define SPEED_FORCED_10GB 0x1
1380#define SPEED_FORCED_1GB 0x2
1381#define SPEED_AUTONEG_10GB 0x3
1382#define SPEED_AUTONEG_1GB 0x4
1383#define SPEED_AUTONEG_100MB 0x5
1384#define SPEED_AUTONEG_10GB_1GB 0x6
1385#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1386#define SPEED_AUTONEG_1GB_100MB 0x8
1387#define SPEED_AUTONEG_10MB 0x9
1388#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1389#define SPEED_AUTONEG_100MB_10MB 0xb
1390#define SPEED_FORCED_100MB 0xc
1391#define SPEED_FORCED_10MB 0xd
1392
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001393struct be_cmd_req_get_phy_info {
1394 struct be_cmd_req_hdr hdr;
1395 u8 rsvd0[24];
1396};
Sathya Perla306f1342011-08-02 19:57:45 +00001397
1398struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001399 u16 phy_type;
1400 u16 interface_type;
1401 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001402 u16 ext_phy_details;
1403 u16 rsvd;
1404 u16 auto_speeds_supported;
1405 u16 fixed_speeds_supported;
1406 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001407};
1408
Sathya Perla306f1342011-08-02 19:57:45 +00001409struct be_cmd_resp_get_phy_info {
1410 struct be_cmd_req_hdr hdr;
1411 struct be_phy_info phy_info;
1412};
1413
Ajit Khapardee1d18732010-07-23 01:52:13 +00001414/*********************** Set QOS ***********************/
1415
1416#define BE_QOS_BITS_NIC 1
1417
1418struct be_cmd_req_set_qos {
1419 struct be_cmd_req_hdr hdr;
1420 u32 valid_bits;
1421 u32 max_bps_nic;
1422 u32 rsvd[7];
1423};
1424
1425struct be_cmd_resp_set_qos {
1426 struct be_cmd_resp_hdr hdr;
1427 u32 rsvd;
1428};
1429
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001430/*********************** Controller Attributes ***********************/
1431struct be_cmd_req_cntl_attribs {
1432 struct be_cmd_req_hdr hdr;
1433};
1434
1435struct be_cmd_resp_cntl_attribs {
1436 struct be_cmd_resp_hdr hdr;
1437 struct mgmt_controller_attrib attribs;
1438};
1439
Sathya Perla2e588f82011-03-11 02:49:26 +00001440/*********************** Set driver function ***********************/
1441#define CAPABILITY_SW_TIMESTAMPS 2
1442#define CAPABILITY_BE3_NATIVE_ERX_API 4
1443
1444struct be_cmd_req_set_func_cap {
1445 struct be_cmd_req_hdr hdr;
1446 u32 valid_cap_flags;
1447 u32 cap_flags;
1448 u8 rsvd[212];
1449};
1450
1451struct be_cmd_resp_set_func_cap {
1452 struct be_cmd_resp_hdr hdr;
1453 u32 valid_cap_flags;
1454 u32 cap_flags;
1455 u8 rsvd[212];
1456};
1457
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001458/*********************** Function Privileges ***********************/
1459enum {
1460 BE_PRIV_DEFAULT = 0x1,
1461 BE_PRIV_LNKQUERY = 0x2,
1462 BE_PRIV_LNKSTATS = 0x4,
1463 BE_PRIV_LNKMGMT = 0x8,
1464 BE_PRIV_LNKDIAG = 0x10,
1465 BE_PRIV_UTILQUERY = 0x20,
1466 BE_PRIV_FILTMGMT = 0x40,
1467 BE_PRIV_IFACEMGMT = 0x80,
1468 BE_PRIV_VHADM = 0x100,
1469 BE_PRIV_DEVCFG = 0x200,
1470 BE_PRIV_DEVSEC = 0x400
1471};
1472#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1473 BE_PRIV_DEVSEC)
1474#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1475
1476struct be_cmd_priv_map {
1477 u8 opcode;
1478 u8 subsystem;
1479 u32 priv_mask;
1480};
1481
1482struct be_cmd_req_get_fn_privileges {
1483 struct be_cmd_req_hdr hdr;
1484 u32 rsvd;
1485};
1486
1487struct be_cmd_resp_get_fn_privileges {
1488 struct be_cmd_resp_hdr hdr;
1489 u32 privilege_mask;
1490};
1491
Sathya Perla04a06022013-07-23 15:25:00 +05301492struct be_cmd_req_set_fn_privileges {
1493 struct be_cmd_req_hdr hdr;
1494 u32 privileges; /* Used by BE3, SH-R */
1495 u32 privileges_lancer; /* Used by Lancer */
1496};
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001497
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001498/******************** GET/SET_MACLIST **************************/
1499#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001500struct be_cmd_req_get_mac_list {
1501 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001502 u8 mac_type;
1503 u8 perm_override;
1504 u16 iface_id;
1505 u32 mac_id;
1506 u32 rsvd[3];
1507} __packed;
1508
1509struct get_list_macaddr {
1510 u16 mac_addr_size;
1511 union {
1512 u8 macaddr[6];
1513 struct {
1514 u8 rsvd[2];
1515 u32 mac_id;
1516 } __packed s_mac_id;
1517 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001518} __packed;
1519
1520struct be_cmd_resp_get_mac_list {
1521 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001522 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1523 struct get_list_macaddr macid_macaddr; /* soft mac */
1524 u8 true_mac_count;
1525 u8 pseudo_mac_count;
1526 u8 mac_list_size;
1527 u8 rsvd;
1528 /* perm override mac */
1529 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001530} __packed;
1531
1532struct be_cmd_req_set_mac_list {
1533 struct be_cmd_req_hdr hdr;
1534 u8 mac_count;
1535 u8 rsvd1;
1536 u16 rsvd2;
1537 struct macaddr mac[BE_MAX_MAC];
1538} __packed;
1539
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001540/*********************** HSW Config ***********************/
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001541#define PORT_FWD_TYPE_VEPA 0x3
1542#define PORT_FWD_TYPE_VEB 0x2
1543
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001544struct amap_set_hsw_context {
1545 u8 interface_id[16];
1546 u8 rsvd0[14];
1547 u8 pvid_valid;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001548 u8 pport;
1549 u8 rsvd1[6];
1550 u8 port_fwd_type[3];
1551 u8 rsvd2[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001552 u8 pvid[16];
1553 u8 rsvd3[32];
1554 u8 rsvd4[32];
1555 u8 rsvd5[32];
1556} __packed;
1557
1558struct be_cmd_req_set_hsw_config {
1559 struct be_cmd_req_hdr hdr;
1560 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1561} __packed;
1562
1563struct be_cmd_resp_set_hsw_config {
1564 struct be_cmd_resp_hdr hdr;
1565 u32 rsvd;
1566};
1567
1568struct amap_get_hsw_req_context {
1569 u8 interface_id[16];
1570 u8 rsvd0[14];
1571 u8 pvid_valid;
1572 u8 pport;
1573} __packed;
1574
1575struct amap_get_hsw_resp_context {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001576 u8 rsvd0[6];
1577 u8 port_fwd_type[3];
1578 u8 rsvd1[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001579 u8 pvid[16];
1580 u8 rsvd2[32];
1581 u8 rsvd3[32];
1582 u8 rsvd4[32];
1583} __packed;
1584
1585struct be_cmd_req_get_hsw_config {
1586 struct be_cmd_req_hdr hdr;
1587 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1588} __packed;
1589
1590struct be_cmd_resp_get_hsw_config {
1591 struct be_cmd_resp_hdr hdr;
1592 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1593 u32 rsvd;
1594};
1595
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001596/******************* get port names ***************/
1597struct be_cmd_req_get_port_name {
1598 struct be_cmd_req_hdr hdr;
1599 u32 rsvd0;
1600};
1601
1602struct be_cmd_resp_get_port_name {
1603 struct be_cmd_req_hdr hdr;
1604 u8 port_name[4];
1605};
1606
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001607/*************** HW Stats Get v1 **********************************/
1608#define BE_TXP_SW_SZ 48
1609struct be_port_rxf_stats_v1 {
1610 u32 rsvd0[12];
1611 u32 rx_crc_errors;
1612 u32 rx_alignment_symbol_errors;
1613 u32 rx_pause_frames;
1614 u32 rx_priority_pause_frames;
1615 u32 rx_control_frames;
1616 u32 rx_in_range_errors;
1617 u32 rx_out_range_errors;
1618 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +00001619 u32 rx_address_filtered;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001620 u32 rx_dropped_too_small;
1621 u32 rx_dropped_too_short;
1622 u32 rx_dropped_header_too_small;
1623 u32 rx_dropped_tcp_length;
1624 u32 rx_dropped_runt;
1625 u32 rsvd1[10];
1626 u32 rx_ip_checksum_errs;
1627 u32 rx_tcp_checksum_errs;
1628 u32 rx_udp_checksum_errs;
1629 u32 rsvd2[7];
1630 u32 rx_switched_unicast_packets;
1631 u32 rx_switched_multicast_packets;
1632 u32 rx_switched_broadcast_packets;
1633 u32 rsvd3[3];
1634 u32 tx_pauseframes;
1635 u32 tx_priority_pauseframes;
1636 u32 tx_controlframes;
1637 u32 rsvd4[10];
1638 u32 rxpp_fifo_overflow_drop;
1639 u32 rx_input_fifo_overflow_drop;
1640 u32 pmem_fifo_overflow_drop;
1641 u32 jabber_events;
1642 u32 rsvd5[3];
1643};
1644
1645
1646struct be_rxf_stats_v1 {
1647 struct be_port_rxf_stats_v1 port[4];
1648 u32 rsvd0[2];
1649 u32 rx_drops_no_pbuf;
1650 u32 rx_drops_no_txpb;
1651 u32 rx_drops_no_erx_descr;
1652 u32 rx_drops_no_tpre_descr;
1653 u32 rsvd1[6];
1654 u32 rx_drops_too_many_frags;
1655 u32 rx_drops_invalid_ring;
1656 u32 forwarded_packets;
1657 u32 rx_drops_mtu;
1658 u32 rsvd2[14];
1659};
1660
1661struct be_erx_stats_v1 {
1662 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1663 u32 rsvd[4];
1664};
1665
Ajit Khaparde61000862013-10-03 16:16:33 -05001666struct be_port_rxf_stats_v2 {
1667 u32 rsvd0[10];
1668 u32 roce_bytes_received_lsd;
1669 u32 roce_bytes_received_msd;
1670 u32 rsvd1[5];
1671 u32 roce_frames_received;
1672 u32 rx_crc_errors;
1673 u32 rx_alignment_symbol_errors;
1674 u32 rx_pause_frames;
1675 u32 rx_priority_pause_frames;
1676 u32 rx_control_frames;
1677 u32 rx_in_range_errors;
1678 u32 rx_out_range_errors;
1679 u32 rx_frame_too_long;
1680 u32 rx_address_filtered;
1681 u32 rx_dropped_too_small;
1682 u32 rx_dropped_too_short;
1683 u32 rx_dropped_header_too_small;
1684 u32 rx_dropped_tcp_length;
1685 u32 rx_dropped_runt;
1686 u32 rsvd2[10];
1687 u32 rx_ip_checksum_errs;
1688 u32 rx_tcp_checksum_errs;
1689 u32 rx_udp_checksum_errs;
1690 u32 rsvd3[7];
1691 u32 rx_switched_unicast_packets;
1692 u32 rx_switched_multicast_packets;
1693 u32 rx_switched_broadcast_packets;
1694 u32 rsvd4[3];
1695 u32 tx_pauseframes;
1696 u32 tx_priority_pauseframes;
1697 u32 tx_controlframes;
1698 u32 rsvd5[10];
1699 u32 rxpp_fifo_overflow_drop;
1700 u32 rx_input_fifo_overflow_drop;
1701 u32 pmem_fifo_overflow_drop;
1702 u32 jabber_events;
1703 u32 rsvd6[3];
1704 u32 rx_drops_payload_size;
1705 u32 rx_drops_clipped_header;
1706 u32 rx_drops_crc;
1707 u32 roce_drops_payload_len;
1708 u32 roce_drops_crc;
1709 u32 rsvd7[19];
1710};
1711
1712struct be_rxf_stats_v2 {
1713 struct be_port_rxf_stats_v2 port[4];
1714 u32 rsvd0[2];
1715 u32 rx_drops_no_pbuf;
1716 u32 rx_drops_no_txpb;
1717 u32 rx_drops_no_erx_descr;
1718 u32 rx_drops_no_tpre_descr;
1719 u32 rsvd1[6];
1720 u32 rx_drops_too_many_frags;
1721 u32 rx_drops_invalid_ring;
1722 u32 forwarded_packets;
1723 u32 rx_drops_mtu;
1724 u32 rsvd2[35];
1725};
1726
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001727struct be_hw_stats_v1 {
1728 struct be_rxf_stats_v1 rxf;
1729 u32 rsvd0[BE_TXP_SW_SZ];
1730 struct be_erx_stats_v1 erx;
1731 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001732 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001733};
1734
1735struct be_cmd_req_get_stats_v1 {
1736 struct be_cmd_req_hdr hdr;
1737 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1738};
1739
1740struct be_cmd_resp_get_stats_v1 {
1741 struct be_cmd_resp_hdr hdr;
1742 struct be_hw_stats_v1 hw_stats;
1743};
1744
Ajit Khaparde61000862013-10-03 16:16:33 -05001745struct be_erx_stats_v2 {
1746 u32 rx_drops_no_fragments[136]; /* dwordS 0 to 135*/
1747 u32 rsvd[3];
1748};
1749
1750struct be_hw_stats_v2 {
1751 struct be_rxf_stats_v2 rxf;
1752 u32 rsvd0[BE_TXP_SW_SZ];
1753 struct be_erx_stats_v2 erx;
1754 struct be_pmem_stats pmem;
1755 u32 rsvd1[18];
1756};
1757
1758struct be_cmd_req_get_stats_v2 {
1759 struct be_cmd_req_hdr hdr;
1760 u8 rsvd[sizeof(struct be_hw_stats_v2)];
1761};
1762
1763struct be_cmd_resp_get_stats_v2 {
1764 struct be_cmd_resp_hdr hdr;
1765 struct be_hw_stats_v2 hw_stats;
1766};
1767
Somnath Kotur941a77d2012-05-17 22:59:03 +00001768/************** get fat capabilites *******************/
1769#define MAX_MODULES 27
1770#define MAX_MODES 4
1771#define MODE_UART 0
1772#define FW_LOG_LEVEL_DEFAULT 48
1773#define FW_LOG_LEVEL_FATAL 64
1774
1775struct ext_fat_mode {
1776 u8 mode;
1777 u8 rsvd0;
1778 u16 port_mask;
1779 u32 dbg_lvl;
1780 u64 fun_mask;
1781} __packed;
1782
1783struct ext_fat_modules {
1784 u8 modules_str[32];
1785 u32 modules_id;
1786 u32 num_modes;
1787 struct ext_fat_mode trace_lvl[MAX_MODES];
1788} __packed;
1789
1790struct be_fat_conf_params {
1791 u32 max_log_entries;
1792 u32 log_entry_size;
1793 u8 log_type;
1794 u8 max_log_funs;
1795 u8 max_log_ports;
1796 u8 rsvd0;
1797 u32 supp_modes;
1798 u32 num_modules;
1799 struct ext_fat_modules module[MAX_MODULES];
1800} __packed;
1801
1802struct be_cmd_req_get_ext_fat_caps {
1803 struct be_cmd_req_hdr hdr;
1804 u32 parameter_type;
1805};
1806
1807struct be_cmd_resp_get_ext_fat_caps {
1808 struct be_cmd_resp_hdr hdr;
1809 struct be_fat_conf_params get_params;
1810};
1811
1812struct be_cmd_req_set_ext_fat_caps {
1813 struct be_cmd_req_hdr hdr;
1814 struct be_fat_conf_params set_params;
1815};
1816
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301817#define RESOURCE_DESC_SIZE_V0 72
1818#define RESOURCE_DESC_SIZE_V1 88
1819#define PCIE_RESOURCE_DESC_TYPE_V0 0x40
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001820#define NIC_RESOURCE_DESC_TYPE_V0 0x41
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301821#define PCIE_RESOURCE_DESC_TYPE_V1 0x50
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001822#define NIC_RESOURCE_DESC_TYPE_V1 0x51
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301823#define PORT_RESOURCE_DESC_TYPE_V1 0x55
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301824#define MAX_RESOURCE_DESC 264
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001825
1826/* QOS unit number */
1827#define QUN 4
1828/* Immediate */
1829#define IMM 6
1830/* No save */
1831#define NOSV 7
1832
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301833struct be_res_desc_hdr {
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001834 u8 desc_type;
1835 u8 desc_len;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301836} __packed;
1837
1838struct be_pcie_res_desc {
1839 struct be_res_desc_hdr hdr;
1840 u8 rsvd0;
1841 u8 flags;
1842 u16 rsvd1;
1843 u8 pf_num;
1844 u8 rsvd2;
1845 u32 rsvd3;
1846 u8 sriov_state;
1847 u8 pf_state;
1848 u8 pf_type;
1849 u8 rsvd4;
1850 u16 num_vfs;
1851 u16 rsvd5;
1852 u32 rsvd6[17];
1853} __packed;
1854
1855struct be_nic_res_desc {
1856 struct be_res_desc_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001857 u8 rsvd1;
1858 u8 flags;
1859 u8 vf_num;
1860 u8 rsvd2;
1861 u8 pf_num;
1862 u8 rsvd3;
1863 u16 unicast_mac_count;
1864 u8 rsvd4[6];
1865 u16 mcc_count;
1866 u16 vlan_count;
1867 u16 mcast_mac_count;
1868 u16 txq_count;
1869 u16 rq_count;
1870 u16 rssq_count;
1871 u16 lro_count;
1872 u16 cq_count;
1873 u16 toe_conn_count;
1874 u16 eq_count;
1875 u32 rsvd5;
1876 u32 cap_flags;
1877 u8 link_param;
1878 u8 rsvd6[3];
1879 u32 bw_min;
1880 u32 bw_max;
1881 u8 acpi_params;
1882 u8 wol_param;
1883 u16 rsvd7;
Ajit Khaparded44517fd2013-09-27 15:17:31 -05001884 u32 rsvd8[7];
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301885} __packed;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001886
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301887/************ Multi-Channel type ***********/
1888enum mc_type {
1889 MC_NONE = 0x01,
1890 UMC = 0x02,
1891 FLEX10 = 0x03,
1892 vNIC1 = 0x04,
1893 nPAR = 0x05,
1894 UFP = 0x06,
1895 vNIC2 = 0x07
1896};
1897
1898struct be_port_res_desc {
1899 struct be_res_desc_hdr hdr;
1900 u8 rsvd0;
1901 u8 flags;
1902 u8 rsvd1;
1903 u8 mc_type;
1904 u16 rsvd2;
1905 u32 rsvd3[20];
1906} __packed;
1907
1908/* Is BE in a multi-channel mode */
1909static inline bool be_is_mc(struct be_adapter *adapter)
1910{
1911 return adapter->mc_type > MC_NONE;
1912}
1913
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001914struct be_cmd_req_get_func_config {
1915 struct be_cmd_req_hdr hdr;
1916};
1917
1918struct be_cmd_resp_get_func_config {
Kalesh AP28710c52013-04-28 22:21:13 +00001919 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001920 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301921 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001922};
1923
1924#define ACTIVE_PROFILE_TYPE 0x2
1925struct be_cmd_req_get_profile_config {
1926 struct be_cmd_req_hdr hdr;
1927 u8 rsvd;
1928 u8 type;
1929 u16 rsvd1;
1930};
1931
1932struct be_cmd_resp_get_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301933 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001934 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301935 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001936};
1937
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001938struct be_cmd_req_set_profile_config {
1939 struct be_cmd_req_hdr hdr;
1940 u32 rsvd;
1941 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301942 struct be_nic_res_desc nic_desc;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001943};
1944
1945struct be_cmd_resp_set_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301946 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001947};
1948
Vasundhara Volam542963b2014-01-15 13:23:33 +05301949struct be_cmd_req_get_active_profile {
1950 struct be_cmd_req_hdr hdr;
1951 u32 rsvd;
1952} __packed;
1953
1954struct be_cmd_resp_get_active_profile {
1955 struct be_cmd_resp_hdr hdr;
1956 u16 active_profile_id;
1957 u16 next_profile_id;
1958} __packed;
1959
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001960struct be_cmd_enable_disable_vf {
1961 struct be_cmd_req_hdr hdr;
1962 u8 enable;
1963 u8 rsvd[3];
1964};
1965
Somnath Kotur68c45a22013-03-14 02:42:07 +00001966struct be_cmd_req_intr_set {
1967 struct be_cmd_req_hdr hdr;
1968 u8 intr_enabled;
1969 u8 rsvd[3];
1970};
1971
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001972static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1973{
1974 return flags & adapter->cmd_privileges ? true : false;
1975}
1976
Sathya Perla4c876612013-02-03 20:30:11 +00001977/************** Get IFACE LIST *******************/
1978struct be_if_desc {
1979 u32 if_id;
1980 u32 cap_flags;
1981 u32 en_flags;
1982};
1983
1984struct be_cmd_req_get_iface_list {
1985 struct be_cmd_req_hdr hdr;
1986};
1987
1988struct be_cmd_resp_get_iface_list {
1989 struct be_cmd_req_hdr hdr;
1990 u32 if_cnt;
1991 struct be_if_desc if_desc;
1992};
1993
Joe Perches31886e82013-09-23 15:11:36 -07001994int be_pci_fnum_get(struct be_adapter *adapter);
1995int be_fw_wait_ready(struct be_adapter *adapter);
1996int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
1997 bool permanent, u32 if_handle, u32 pmac_id);
1998int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr, u32 if_id,
1999 u32 *pmac_id, u32 domain);
2000int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id,
2001 u32 domain);
2002int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
2003 u32 *if_handle, u32 domain);
2004int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle, u32 domain);
2005int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo);
2006int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
2007 struct be_queue_info *eq, bool no_delay,
2008 int num_cqe_dma_coalesce);
2009int be_cmd_mccq_create(struct be_adapter *adapter, struct be_queue_info *mccq,
2010 struct be_queue_info *cq);
2011int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo);
2012int be_cmd_rxq_create(struct be_adapter *adapter, struct be_queue_info *rxq,
2013 u16 cq_id, u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
2014int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
2015 int type);
2016int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q);
2017int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
2018 u8 *link_status, u32 dom);
2019int be_cmd_reset(struct be_adapter *adapter);
2020int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd);
2021int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
2022 struct be_dma_mem *nonemb_cmd);
2023int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
2024 char *fw_on_flash);
Sathya Perla2632baf2013-10-01 16:00:00 +05302025int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *, int num);
Joe Perches31886e82013-09-23 15:11:36 -07002026int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Ajit Khaparde012bd382013-11-18 10:44:24 -06002027 u32 num, bool promiscuous);
Joe Perches31886e82013-09-23 15:11:36 -07002028int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
2029int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc);
2030int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc);
2031int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00002032 u32 *function_mode, u32 *function_caps, u16 *asic_rev);
Joe Perches31886e82013-09-23 15:11:36 -07002033int be_cmd_reset_function(struct be_adapter *adapter);
2034int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2035 u32 rss_hash_opts, u16 table_size);
2036int be_process_mcc(struct be_adapter *adapter);
2037int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num, u8 beacon,
2038 u8 status, u8 state);
2039int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num,
2040 u32 *state);
2041int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2042 u32 flash_oper, u32 flash_opcode, u32 buf_size);
2043int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2044 u32 data_size, u32 data_offset,
2045 const char *obj_name, u32 *data_written,
2046 u8 *change_status, u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002047int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Joe Perches31886e82013-09-23 15:11:36 -07002048 u32 data_size, u32 data_offset, const char *obj_name,
2049 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002050int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Joe Perches31886e82013-09-23 15:11:36 -07002051 int offset);
2052int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2053 struct be_dma_mem *nonemb_cmd);
2054int be_cmd_fw_init(struct be_adapter *adapter);
2055int be_cmd_fw_clean(struct be_adapter *adapter);
2056void be_async_mcc_enable(struct be_adapter *adapter);
2057void be_async_mcc_disable(struct be_adapter *adapter);
2058int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2059 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2060 u64 pattern);
2061int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern, u32 byte_cnt,
2062 struct be_dma_mem *cmd);
2063int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2064 struct be_dma_mem *nonemb_cmd);
2065int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2066 u8 loopback_type, u8 enable);
2067int be_cmd_get_phy_info(struct be_adapter *adapter);
2068int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
2069void be_detect_error(struct be_adapter *adapter);
2070int be_cmd_get_die_temperature(struct be_adapter *adapter);
2071int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
2072int be_cmd_req_native_mode(struct be_adapter *adapter);
2073int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
2074void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
2075int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2076 u32 domain);
2077int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2078 u32 vf_num);
2079int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302080 bool *pmac_id_active, u32 *pmac_id,
2081 u32 if_handle, u8 domain);
2082int be_cmd_get_active_mac(struct be_adapter *adapter, u32 pmac_id, u8 *mac,
2083 u32 if_handle, bool active, u32 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002084int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac);
2085int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array, u8 mac_count,
2086 u32 domain);
2087int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom);
2088int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid, u32 domain,
2089 u16 intf_id, u16 hsw_mode);
2090int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid, u32 domain,
2091 u16 intf_id, u8 *mode);
2092int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05302093int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level);
2094int be_cmd_get_fw_log_level(struct be_adapter *adapter);
Joe Perches31886e82013-09-23 15:11:36 -07002095int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2096 struct be_dma_mem *cmd);
2097int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2098 struct be_dma_mem *cmd,
2099 struct be_fat_conf_params *cfgs);
Joe Perches31886e82013-09-23 15:11:36 -07002100int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask);
2101int lancer_initiate_dump(struct be_adapter *adapter);
2102bool dump_present(struct be_adapter *adapter);
2103int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
2104int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Sathya Perla92bf14a2013-08-27 16:57:32 +05302105int be_cmd_get_func_config(struct be_adapter *adapter,
2106 struct be_resources *res);
2107int be_cmd_get_profile_config(struct be_adapter *adapter,
2108 struct be_resources *res, u8 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002109int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps, u8 domain);
Vasundhara Volam542963b2014-01-15 13:23:33 +05302110int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile);
Joe Perches31886e82013-09-23 15:11:36 -07002111int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
2112 int vf_num);
2113int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
2114int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);