blob: 2aa6b97fd22f28436b984a6ae9a537f36ada545a [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Chris Wilsonaae4a3d2017-02-13 17:15:44 +000026#include <linux/slab.h> /* fault-inject.h is not standalone! */
27
28#include <linux/fault-inject.h>
Chris Wilsone007b192017-01-11 11:23:10 +000029#include <linux/log2.h>
Chris Wilson606fec92017-01-11 11:23:12 +000030#include <linux/random.h>
Daniel Vetter0e46ce22014-01-08 16:10:27 +010031#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010032#include <linux/stop_machine.h>
Chris Wilsone007b192017-01-11 11:23:10 +000033
Laura Abbotted3ba072017-05-08 15:58:17 -070034#include <asm/set_memory.h>
35
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/i915_drm.h>
Chris Wilsone007b192017-01-11 11:23:10 +000038
Daniel Vetter76aaf222010-11-05 22:23:30 +010039#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080040#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010041#include "i915_trace.h"
42#include "intel_drv.h"
Chris Wilsond07f0e52016-10-28 13:58:44 +010043#include "intel_frontbuffer.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010044
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010045#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
46
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000047/**
48 * DOC: Global GTT views
49 *
50 * Background and previous state
51 *
52 * Historically objects could exists (be bound) in global GTT space only as
53 * singular instances with a view representing all of the object's backing pages
54 * in a linear fashion. This view will be called a normal view.
55 *
56 * To support multiple views of the same object, where the number of mapped
57 * pages is not equal to the backing store, or where the layout of the pages
58 * is not linear, concept of a GGTT view was added.
59 *
60 * One example of an alternative view is a stereo display driven by a single
61 * image. In this case we would have a framebuffer looking like this
62 * (2x2 pages):
63 *
64 * 12
65 * 34
66 *
67 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
68 * rendering. In contrast, fed to the display engine would be an alternative
69 * view which could look something like this:
70 *
71 * 1212
72 * 3434
73 *
74 * In this example both the size and layout of pages in the alternative view is
75 * different from the normal view.
76 *
77 * Implementation and usage
78 *
79 * GGTT views are implemented using VMAs and are distinguished via enum
80 * i915_ggtt_view_type and struct i915_ggtt_view.
81 *
82 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020083 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
84 * renaming in large amounts of code. They take the struct i915_ggtt_view
85 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000086 *
87 * As a helper for callers which are only interested in the normal view,
88 * globally const i915_ggtt_view_normal singleton instance exists. All old core
89 * GEM API functions, the ones not taking the view parameter, are operating on,
90 * or with the normal GGTT view.
91 *
92 * Code wanting to add or use a new GGTT view needs to:
93 *
94 * 1. Add a new enum with a suitable name.
95 * 2. Extend the metadata in the i915_ggtt_view structure if required.
96 * 3. Add support to i915_get_vma_pages().
97 *
98 * New views are required to build a scatter-gather table from within the
99 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
100 * exists for the lifetime of an VMA.
101 *
102 * Core API is designed to have copy semantics which means that passed in
103 * struct i915_ggtt_view does not need to be persistent (left around after
104 * calling the core API functions).
105 *
106 */
107
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200108static int
109i915_get_ggtt_vma_pages(struct i915_vma *vma);
110
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000111static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
112{
113 /* Note that as an uncached mmio write, this should flush the
114 * WCB of the writes into the GGTT before it triggers the invalidate.
115 */
116 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
117}
118
119static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
120{
121 gen6_ggtt_invalidate(dev_priv);
122 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
123}
124
125static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
126{
127 intel_gtt_chipset_flush();
128}
129
130static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
131{
132 i915->ggtt.invalidate(i915);
133}
134
Chris Wilsonc0336662016-05-06 15:40:21 +0100135int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
136 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200137{
Chris Wilson1893a712014-09-19 11:56:27 +0100138 bool has_aliasing_ppgtt;
139 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100140 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100141
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800142 has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
143 has_full_ppgtt = dev_priv->info.has_full_ppgtt;
144 has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100145
Zhi Wange320d402016-09-06 12:04:12 +0800146 if (intel_vgpu_active(dev_priv)) {
147 /* emulation is too hard */
148 has_full_ppgtt = false;
149 has_full_48bit_ppgtt = false;
150 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800151
Chris Wilson0e4ca102016-04-29 13:18:22 +0100152 if (!has_aliasing_ppgtt)
153 return 0;
154
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000155 /*
156 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
157 * execlists, the sole mechanism available to submit work.
158 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100159 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200160 return 0;
161
162 if (enable_ppgtt == 1)
163 return 1;
164
Chris Wilson1893a712014-09-19 11:56:27 +0100165 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200166 return 2;
167
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100168 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
169 return 3;
170
Daniel Vetter93a25a92014-03-06 09:40:43 +0100171#ifdef CONFIG_INTEL_IOMMU
172 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100173 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100174 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200175 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100176 }
177#endif
178
Jesse Barnes62942ed2014-06-13 09:28:33 -0700179 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100180 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700181 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
182 return 0;
183 }
184
Zhi Wange320d402016-09-06 12:04:12 +0800185 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100186 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000187 else
188 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100189}
190
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200191static int ppgtt_bind_vma(struct i915_vma *vma,
192 enum i915_cache_level cache_level,
193 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200194{
Chris Wilsonff685972017-02-15 08:43:42 +0000195 u32 pte_flags;
196 int ret;
197
Chris Wilsonff685972017-02-15 08:43:42 +0000198 ret = vma->vm->allocate_va_range(vma->vm, vma->node.start, vma->size);
199 if (ret)
200 return ret;
Daniel Vetter47552652015-04-14 17:35:24 +0200201
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100202 vma->pages = vma->obj->mm.pages;
Chris Wilson247177d2016-08-15 10:48:47 +0100203
Daniel Vetter47552652015-04-14 17:35:24 +0200204 /* Currently applicable only to VLV */
Chris Wilsonff685972017-02-15 08:43:42 +0000205 pte_flags = 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200206 if (vma->obj->gt_ro)
207 pte_flags |= PTE_READ_ONLY;
208
Chris Wilson247177d2016-08-15 10:48:47 +0100209 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter47552652015-04-14 17:35:24 +0200210 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200211
212 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200213}
214
215static void ppgtt_unbind_vma(struct i915_vma *vma)
216{
Chris Wilsonff685972017-02-15 08:43:42 +0000217 vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
Daniel Vetter47552652015-04-14 17:35:24 +0200218}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800219
Daniel Vetter2c642b02015-04-14 17:35:26 +0200220static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200221 enum i915_cache_level level)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700222{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200223 gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700224 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300225
226 switch (level) {
227 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800228 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300229 break;
230 case I915_CACHE_WT:
231 pte |= PPAT_DISPLAY_ELLC_INDEX;
232 break;
233 default:
234 pte |= PPAT_CACHED_INDEX;
235 break;
236 }
237
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700238 return pte;
239}
240
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300241static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
242 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800243{
Michel Thierry07749ef2015-03-16 16:00:54 +0000244 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800245 pde |= addr;
246 if (level != I915_CACHE_NONE)
247 pde |= PPAT_CACHED_PDE_INDEX;
248 else
249 pde |= PPAT_UNCACHED_INDEX;
250 return pde;
251}
252
Michel Thierry762d9932015-07-30 11:05:29 +0100253#define gen8_pdpe_encode gen8_pde_encode
254#define gen8_pml4e_encode gen8_pde_encode
255
Michel Thierry07749ef2015-03-16 16:00:54 +0000256static gen6_pte_t snb_pte_encode(dma_addr_t addr,
257 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200258 u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700259{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200260 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky54d12522012-09-24 16:44:32 -0700261 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700262
263 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100264 case I915_CACHE_L3_LLC:
265 case I915_CACHE_LLC:
266 pte |= GEN6_PTE_CACHE_LLC;
267 break;
268 case I915_CACHE_NONE:
269 pte |= GEN6_PTE_UNCACHED;
270 break;
271 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100272 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100273 }
274
275 return pte;
276}
277
Michel Thierry07749ef2015-03-16 16:00:54 +0000278static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
279 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200280 u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100281{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200282 gen6_pte_t pte = GEN6_PTE_VALID;
Chris Wilson350ec882013-08-06 13:17:02 +0100283 pte |= GEN6_PTE_ADDR_ENCODE(addr);
284
285 switch (level) {
286 case I915_CACHE_L3_LLC:
287 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700288 break;
289 case I915_CACHE_LLC:
290 pte |= GEN6_PTE_CACHE_LLC;
291 break;
292 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700293 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700294 break;
295 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100296 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700297 }
298
Ben Widawsky54d12522012-09-24 16:44:32 -0700299 return pte;
300}
301
Michel Thierry07749ef2015-03-16 16:00:54 +0000302static gen6_pte_t byt_pte_encode(dma_addr_t addr,
303 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200304 u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700305{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200306 gen6_pte_t pte = GEN6_PTE_VALID;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700307 pte |= GEN6_PTE_ADDR_ENCODE(addr);
308
Akash Goel24f3a8c2014-06-17 10:59:42 +0530309 if (!(flags & PTE_READ_ONLY))
310 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700311
312 if (level != I915_CACHE_NONE)
313 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
314
315 return pte;
316}
317
Michel Thierry07749ef2015-03-16 16:00:54 +0000318static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
319 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200320 u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700321{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200322 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700323 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700324
325 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700326 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700327
328 return pte;
329}
330
Michel Thierry07749ef2015-03-16 16:00:54 +0000331static gen6_pte_t iris_pte_encode(dma_addr_t addr,
332 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200333 u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700334{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200335 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700336 pte |= HSW_PTE_ADDR_ENCODE(addr);
337
Chris Wilson651d7942013-08-08 14:41:10 +0100338 switch (level) {
339 case I915_CACHE_NONE:
340 break;
341 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000342 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100343 break;
344 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000345 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100346 break;
347 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700348
349 return pte;
350}
351
Chris Wilson84486612017-02-15 08:43:40 +0000352static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000353{
Chris Wilson84486612017-02-15 08:43:40 +0000354 struct page *page;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000355
Chris Wilson84486612017-02-15 08:43:40 +0000356 if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
357 i915_gem_shrink_all(vm->i915);
Chris Wilsonaae4a3d2017-02-13 17:15:44 +0000358
Chris Wilson84486612017-02-15 08:43:40 +0000359 if (vm->free_pages.nr)
360 return vm->free_pages.pages[--vm->free_pages.nr];
361
362 page = alloc_page(gfp);
363 if (!page)
364 return NULL;
365
366 if (vm->pt_kmap_wc)
367 set_pages_array_wc(&page, 1);
368
369 return page;
370}
371
372static void vm_free_pages_release(struct i915_address_space *vm)
373{
374 GEM_BUG_ON(!pagevec_count(&vm->free_pages));
375
376 if (vm->pt_kmap_wc)
377 set_pages_array_wb(vm->free_pages.pages,
378 pagevec_count(&vm->free_pages));
379
380 __pagevec_release(&vm->free_pages);
381}
382
383static void vm_free_page(struct i915_address_space *vm, struct page *page)
384{
385 if (!pagevec_add(&vm->free_pages, page))
386 vm_free_pages_release(vm);
387}
388
389static int __setup_page_dma(struct i915_address_space *vm,
390 struct i915_page_dma *p,
391 gfp_t gfp)
392{
393 p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
394 if (unlikely(!p->page))
Michel Thierry1266cdb2015-03-24 17:06:33 +0000395 return -ENOMEM;
396
Chris Wilson84486612017-02-15 08:43:40 +0000397 p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
398 PCI_DMA_BIDIRECTIONAL);
399 if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
400 vm_free_page(vm, p->page);
401 return -ENOMEM;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300402 }
403
Michel Thierry1266cdb2015-03-24 17:06:33 +0000404 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000405}
406
Chris Wilson84486612017-02-15 08:43:40 +0000407static int setup_page_dma(struct i915_address_space *vm,
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000408 struct i915_page_dma *p)
Mika Kuoppalac114f762015-06-25 18:35:13 +0300409{
Chris Wilson84486612017-02-15 08:43:40 +0000410 return __setup_page_dma(vm, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300411}
412
Chris Wilson84486612017-02-15 08:43:40 +0000413static void cleanup_page_dma(struct i915_address_space *vm,
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000414 struct i915_page_dma *p)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300415{
Chris Wilson84486612017-02-15 08:43:40 +0000416 dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
417 vm_free_page(vm, p->page);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300418}
419
Chris Wilson9231da72017-02-15 08:43:41 +0000420#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300421
Chris Wilson84486612017-02-15 08:43:40 +0000422#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
423#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
424#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
425#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
Mika Kuoppala567047b2015-06-25 18:35:12 +0300426
Chris Wilson84486612017-02-15 08:43:40 +0000427static void fill_page_dma(struct i915_address_space *vm,
428 struct i915_page_dma *p,
429 const u64 val)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300430{
Chris Wilson9231da72017-02-15 08:43:41 +0000431 u64 * const vaddr = kmap_atomic(p->page);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300432 int i;
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300433
434 for (i = 0; i < 512; i++)
435 vaddr[i] = val;
436
Chris Wilson9231da72017-02-15 08:43:41 +0000437 kunmap_atomic(vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300438}
439
Chris Wilson84486612017-02-15 08:43:40 +0000440static void fill_page_dma_32(struct i915_address_space *vm,
441 struct i915_page_dma *p,
442 const u32 v)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300443{
Chris Wilson84486612017-02-15 08:43:40 +0000444 fill_page_dma(vm, p, (u64)v << 32 | v);
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300445}
446
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100447static int
Chris Wilson84486612017-02-15 08:43:40 +0000448setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300449{
Chris Wilson84486612017-02-15 08:43:40 +0000450 return __setup_page_dma(vm, &vm->scratch_page, gfp | __GFP_ZERO);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300451}
452
Chris Wilson84486612017-02-15 08:43:40 +0000453static void cleanup_scratch_page(struct i915_address_space *vm)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300454{
Chris Wilson84486612017-02-15 08:43:40 +0000455 cleanup_page_dma(vm, &vm->scratch_page);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300456}
457
Chris Wilson84486612017-02-15 08:43:40 +0000458static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
Ben Widawsky06fda602015-02-24 16:22:36 +0000459{
Michel Thierryec565b32015-04-08 12:13:23 +0100460 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000461
Chris Wilsondd196742017-02-15 08:43:46 +0000462 pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
463 if (unlikely(!pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000464 return ERR_PTR(-ENOMEM);
465
Chris Wilsondd196742017-02-15 08:43:46 +0000466 if (unlikely(setup_px(vm, pt))) {
467 kfree(pt);
468 return ERR_PTR(-ENOMEM);
469 }
Ben Widawsky678d96f2015-03-16 16:00:56 +0000470
Chris Wilsondd196742017-02-15 08:43:46 +0000471 pt->used_ptes = 0;
Ben Widawsky06fda602015-02-24 16:22:36 +0000472 return pt;
473}
474
Chris Wilson84486612017-02-15 08:43:40 +0000475static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000476{
Chris Wilson84486612017-02-15 08:43:40 +0000477 cleanup_px(vm, pt);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300478 kfree(pt);
479}
480
481static void gen8_initialize_pt(struct i915_address_space *vm,
482 struct i915_page_table *pt)
483{
Chris Wilsondd196742017-02-15 08:43:46 +0000484 fill_px(vm, pt,
485 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300486}
487
488static void gen6_initialize_pt(struct i915_address_space *vm,
489 struct i915_page_table *pt)
490{
Chris Wilsondd196742017-02-15 08:43:46 +0000491 fill32_px(vm, pt,
492 vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
Ben Widawsky06fda602015-02-24 16:22:36 +0000493}
494
Chris Wilson84486612017-02-15 08:43:40 +0000495static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
Ben Widawsky06fda602015-02-24 16:22:36 +0000496{
Michel Thierryec565b32015-04-08 12:13:23 +0100497 struct i915_page_directory *pd;
Ben Widawsky06fda602015-02-24 16:22:36 +0000498
Chris Wilsonfe52e372017-02-15 08:43:47 +0000499 pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
500 if (unlikely(!pd))
Ben Widawsky06fda602015-02-24 16:22:36 +0000501 return ERR_PTR(-ENOMEM);
502
Chris Wilsonfe52e372017-02-15 08:43:47 +0000503 if (unlikely(setup_px(vm, pd))) {
504 kfree(pd);
505 return ERR_PTR(-ENOMEM);
506 }
Michel Thierry33c88192015-04-08 12:13:33 +0100507
Chris Wilsonfe52e372017-02-15 08:43:47 +0000508 pd->used_pdes = 0;
Ben Widawsky06fda602015-02-24 16:22:36 +0000509 return pd;
510}
511
Chris Wilson84486612017-02-15 08:43:40 +0000512static void free_pd(struct i915_address_space *vm,
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000513 struct i915_page_directory *pd)
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300514{
Chris Wilsonfe52e372017-02-15 08:43:47 +0000515 cleanup_px(vm, pd);
516 kfree(pd);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300517}
518
519static void gen8_initialize_pd(struct i915_address_space *vm,
520 struct i915_page_directory *pd)
521{
Chris Wilsondd196742017-02-15 08:43:46 +0000522 unsigned int i;
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300523
Chris Wilsondd196742017-02-15 08:43:46 +0000524 fill_px(vm, pd,
525 gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
526 for (i = 0; i < I915_PDES; i++)
527 pd->page_table[i] = vm->scratch_pt;
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300528}
529
Chris Wilsonfe52e372017-02-15 08:43:47 +0000530static int __pdp_init(struct i915_address_space *vm,
Michel Thierry6ac18502015-07-29 17:23:46 +0100531 struct i915_page_directory_pointer *pdp)
532{
Mika Kuoppala3e490042017-02-28 17:28:07 +0200533 const unsigned int pdpes = i915_pdpes_per_pdp(vm);
Chris Wilsone2b763c2017-02-15 08:43:48 +0000534 unsigned int i;
Michel Thierry6ac18502015-07-29 17:23:46 +0100535
Chris Wilsonfe52e372017-02-15 08:43:47 +0000536 pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
Chris Wilsone2b763c2017-02-15 08:43:48 +0000537 GFP_KERNEL | __GFP_NOWARN);
538 if (unlikely(!pdp->page_directory))
Michel Thierry6ac18502015-07-29 17:23:46 +0100539 return -ENOMEM;
Michel Thierry6ac18502015-07-29 17:23:46 +0100540
Chris Wilsonfe52e372017-02-15 08:43:47 +0000541 for (i = 0; i < pdpes; i++)
542 pdp->page_directory[i] = vm->scratch_pd;
543
Michel Thierry6ac18502015-07-29 17:23:46 +0100544 return 0;
545}
546
547static void __pdp_fini(struct i915_page_directory_pointer *pdp)
548{
Michel Thierry6ac18502015-07-29 17:23:46 +0100549 kfree(pdp->page_directory);
550 pdp->page_directory = NULL;
551}
552
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200553static inline bool use_4lvl(const struct i915_address_space *vm)
554{
555 return i915_vm_is_48bit(vm);
556}
557
Chris Wilson84486612017-02-15 08:43:40 +0000558static struct i915_page_directory_pointer *
559alloc_pdp(struct i915_address_space *vm)
Michel Thierry762d9932015-07-30 11:05:29 +0100560{
561 struct i915_page_directory_pointer *pdp;
562 int ret = -ENOMEM;
563
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200564 WARN_ON(!use_4lvl(vm));
Michel Thierry762d9932015-07-30 11:05:29 +0100565
566 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
567 if (!pdp)
568 return ERR_PTR(-ENOMEM);
569
Chris Wilsonfe52e372017-02-15 08:43:47 +0000570 ret = __pdp_init(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100571 if (ret)
572 goto fail_bitmap;
573
Chris Wilson84486612017-02-15 08:43:40 +0000574 ret = setup_px(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100575 if (ret)
576 goto fail_page_m;
577
578 return pdp;
579
580fail_page_m:
581 __pdp_fini(pdp);
582fail_bitmap:
583 kfree(pdp);
584
585 return ERR_PTR(ret);
586}
587
Chris Wilson84486612017-02-15 08:43:40 +0000588static void free_pdp(struct i915_address_space *vm,
Michel Thierry6ac18502015-07-29 17:23:46 +0100589 struct i915_page_directory_pointer *pdp)
590{
591 __pdp_fini(pdp);
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200592
593 if (!use_4lvl(vm))
594 return;
595
596 cleanup_px(vm, pdp);
597 kfree(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100598}
599
Michel Thierry69ab76f2015-07-29 17:23:55 +0100600static void gen8_initialize_pdp(struct i915_address_space *vm,
601 struct i915_page_directory_pointer *pdp)
602{
603 gen8_ppgtt_pdpe_t scratch_pdpe;
604
605 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
606
Chris Wilson84486612017-02-15 08:43:40 +0000607 fill_px(vm, pdp, scratch_pdpe);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100608}
609
610static void gen8_initialize_pml4(struct i915_address_space *vm,
611 struct i915_pml4 *pml4)
612{
Chris Wilsone2b763c2017-02-15 08:43:48 +0000613 unsigned int i;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100614
Chris Wilsone2b763c2017-02-15 08:43:48 +0000615 fill_px(vm, pml4,
616 gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
617 for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
618 pml4->pdps[i] = vm->scratch_pdp;
Michel Thierry6ac18502015-07-29 17:23:46 +0100619}
620
Ben Widawsky94e409c2013-11-04 22:29:36 -0800621/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100622static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100623 unsigned entry,
624 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800625{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000626 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000627 u32 *cs;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800628
629 BUG_ON(entry >= 4);
630
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000631 cs = intel_ring_begin(req, 6);
632 if (IS_ERR(cs))
633 return PTR_ERR(cs);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800634
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000635 *cs++ = MI_LOAD_REGISTER_IMM(1);
636 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
637 *cs++ = upper_32_bits(addr);
638 *cs++ = MI_LOAD_REGISTER_IMM(1);
639 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
640 *cs++ = lower_32_bits(addr);
641 intel_ring_advance(req, cs);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800642
643 return 0;
644}
645
Mika Kuoppalae7167762017-02-28 17:28:10 +0200646static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
647 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800648{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800649 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800650
Mika Kuoppalae7167762017-02-28 17:28:10 +0200651 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300652 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
653
John Harrisone85b26d2015-05-29 17:43:56 +0100654 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800655 if (ret)
656 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800657 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800658
Ben Widawskyeeb94882013-12-06 14:11:10 -0800659 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800660}
661
Mika Kuoppalae7167762017-02-28 17:28:10 +0200662static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
663 struct drm_i915_gem_request *req)
Michel Thierry2dba3232015-07-30 11:06:23 +0100664{
665 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
666}
667
Mika Kuoppalafce93752016-10-31 17:24:46 +0200668/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
669 * the page table structures, we mark them dirty so that
670 * context switching/execlist queuing code takes extra steps
671 * to ensure that tlbs are flushed.
672 */
673static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
674{
Chris Wilson49d73912016-11-29 09:50:08 +0000675 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
Mika Kuoppalafce93752016-10-31 17:24:46 +0200676}
677
Michał Winiarski2ce51792016-10-13 14:02:42 +0200678/* Removes entries from a single page table, releasing it if it's empty.
679 * Caller can use the return value to update higher-level entries.
680 */
681static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200682 struct i915_page_table *pt,
Chris Wilsondd196742017-02-15 08:43:46 +0000683 u64 start, u64 length)
Ben Widawsky459108b2013-11-02 21:07:23 -0700684{
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200685 unsigned int num_entries = gen8_pte_count(start, length);
Mika Kuoppala37c63932016-11-01 15:27:36 +0200686 unsigned int pte = gen8_pte_index(start);
687 unsigned int pte_end = pte + num_entries;
Chris Wilson894cceb2017-02-15 08:43:37 +0000688 const gen8_pte_t scratch_pte =
689 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
690 gen8_pte_t *vaddr;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200691
Chris Wilsondd196742017-02-15 08:43:46 +0000692 GEM_BUG_ON(num_entries > pt->used_ptes);
Ben Widawsky459108b2013-11-02 21:07:23 -0700693
Chris Wilsondd196742017-02-15 08:43:46 +0000694 pt->used_ptes -= num_entries;
695 if (!pt->used_ptes)
696 return true;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200697
Chris Wilson9231da72017-02-15 08:43:41 +0000698 vaddr = kmap_atomic_px(pt);
Mika Kuoppala37c63932016-11-01 15:27:36 +0200699 while (pte < pte_end)
Chris Wilson894cceb2017-02-15 08:43:37 +0000700 vaddr[pte++] = scratch_pte;
Chris Wilson9231da72017-02-15 08:43:41 +0000701 kunmap_atomic(vaddr);
Michał Winiarski2ce51792016-10-13 14:02:42 +0200702
703 return false;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200704}
705
Chris Wilsondd196742017-02-15 08:43:46 +0000706static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
707 struct i915_page_directory *pd,
708 struct i915_page_table *pt,
709 unsigned int pde)
710{
711 gen8_pde_t *vaddr;
712
713 pd->page_table[pde] = pt;
714
715 vaddr = kmap_atomic_px(pd);
716 vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
717 kunmap_atomic(vaddr);
718}
719
Michał Winiarski2ce51792016-10-13 14:02:42 +0200720static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200721 struct i915_page_directory *pd,
Chris Wilsondd196742017-02-15 08:43:46 +0000722 u64 start, u64 length)
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200723{
724 struct i915_page_table *pt;
Chris Wilsondd196742017-02-15 08:43:46 +0000725 u32 pde;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200726
727 gen8_for_each_pde(pt, pd, start, length, pde) {
Chris Wilsonbf75d592017-02-27 12:26:52 +0000728 GEM_BUG_ON(pt == vm->scratch_pt);
729
Chris Wilsondd196742017-02-15 08:43:46 +0000730 if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
731 continue;
Ben Widawsky06fda602015-02-24 16:22:36 +0000732
Chris Wilsondd196742017-02-15 08:43:46 +0000733 gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
Chris Wilsonbf75d592017-02-27 12:26:52 +0000734 GEM_BUG_ON(!pd->used_pdes);
Chris Wilsonfe52e372017-02-15 08:43:47 +0000735 pd->used_pdes--;
Chris Wilsondd196742017-02-15 08:43:46 +0000736
737 free_pt(vm, pt);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200738 }
Michał Winiarski2ce51792016-10-13 14:02:42 +0200739
Chris Wilsonfe52e372017-02-15 08:43:47 +0000740 return !pd->used_pdes;
741}
Michał Winiarski2ce51792016-10-13 14:02:42 +0200742
Chris Wilsonfe52e372017-02-15 08:43:47 +0000743static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
744 struct i915_page_directory_pointer *pdp,
745 struct i915_page_directory *pd,
746 unsigned int pdpe)
747{
748 gen8_ppgtt_pdpe_t *vaddr;
749
750 pdp->page_directory[pdpe] = pd;
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200751 if (!use_4lvl(vm))
Chris Wilsonfe52e372017-02-15 08:43:47 +0000752 return;
753
754 vaddr = kmap_atomic_px(pdp);
755 vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
756 kunmap_atomic(vaddr);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200757}
Ben Widawsky06fda602015-02-24 16:22:36 +0000758
Michał Winiarski2ce51792016-10-13 14:02:42 +0200759/* Removes entries from a single page dir pointer, releasing it if it's empty.
760 * Caller can use the return value to update higher-level entries
761 */
762static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200763 struct i915_page_directory_pointer *pdp,
Chris Wilsonfe52e372017-02-15 08:43:47 +0000764 u64 start, u64 length)
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200765{
766 struct i915_page_directory *pd;
Chris Wilsonfe52e372017-02-15 08:43:47 +0000767 unsigned int pdpe;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200768
769 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Chris Wilsonbf75d592017-02-27 12:26:52 +0000770 GEM_BUG_ON(pd == vm->scratch_pd);
771
Chris Wilsonfe52e372017-02-15 08:43:47 +0000772 if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
773 continue;
Ben Widawsky06fda602015-02-24 16:22:36 +0000774
Chris Wilsonfe52e372017-02-15 08:43:47 +0000775 gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
Chris Wilsonbf75d592017-02-27 12:26:52 +0000776 GEM_BUG_ON(!pdp->used_pdpes);
Chris Wilsone2b763c2017-02-15 08:43:48 +0000777 pdp->used_pdpes--;
Chris Wilsonfe52e372017-02-15 08:43:47 +0000778
779 free_pd(vm, pd);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200780 }
Michał Winiarski2ce51792016-10-13 14:02:42 +0200781
Chris Wilsone2b763c2017-02-15 08:43:48 +0000782 return !pdp->used_pdpes;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200783}
Ben Widawsky459108b2013-11-02 21:07:23 -0700784
Chris Wilsonfe52e372017-02-15 08:43:47 +0000785static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
786 u64 start, u64 length)
787{
788 gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
789}
790
Chris Wilsone2b763c2017-02-15 08:43:48 +0000791static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
792 struct i915_page_directory_pointer *pdp,
793 unsigned int pml4e)
794{
795 gen8_ppgtt_pml4e_t *vaddr;
796
797 pml4->pdps[pml4e] = pdp;
798
799 vaddr = kmap_atomic_px(pml4);
800 vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
801 kunmap_atomic(vaddr);
802}
803
Michał Winiarski2ce51792016-10-13 14:02:42 +0200804/* Removes entries from a single pml4.
805 * This is the top-level structure in 4-level page tables used on gen8+.
806 * Empty entries are always scratch pml4e.
807 */
Chris Wilsonfe52e372017-02-15 08:43:47 +0000808static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
809 u64 start, u64 length)
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200810{
Chris Wilsonfe52e372017-02-15 08:43:47 +0000811 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
812 struct i915_pml4 *pml4 = &ppgtt->pml4;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200813 struct i915_page_directory_pointer *pdp;
Chris Wilsone2b763c2017-02-15 08:43:48 +0000814 unsigned int pml4e;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200815
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200816 GEM_BUG_ON(!use_4lvl(vm));
Ben Widawsky459108b2013-11-02 21:07:23 -0700817
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200818 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Chris Wilsonbf75d592017-02-27 12:26:52 +0000819 GEM_BUG_ON(pdp == vm->scratch_pdp);
820
Chris Wilsone2b763c2017-02-15 08:43:48 +0000821 if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
822 continue;
Ben Widawsky459108b2013-11-02 21:07:23 -0700823
Chris Wilsone2b763c2017-02-15 08:43:48 +0000824 gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
Chris Wilsone2b763c2017-02-15 08:43:48 +0000825
826 free_pdp(vm, pdp);
Ben Widawsky459108b2013-11-02 21:07:23 -0700827 }
828}
829
Chris Wilson894cceb2017-02-15 08:43:37 +0000830struct sgt_dma {
831 struct scatterlist *sg;
832 dma_addr_t dma, max;
833};
834
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000835struct gen8_insert_pte {
836 u16 pml4e;
837 u16 pdpe;
838 u16 pde;
839 u16 pte;
840};
841
842static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
843{
844 return (struct gen8_insert_pte) {
845 gen8_pml4e_index(start),
846 gen8_pdpe_index(start),
847 gen8_pde_index(start),
848 gen8_pte_index(start),
849 };
850}
851
Chris Wilson894cceb2017-02-15 08:43:37 +0000852static __always_inline bool
853gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100854 struct i915_page_directory_pointer *pdp,
Chris Wilson894cceb2017-02-15 08:43:37 +0000855 struct sgt_dma *iter,
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000856 struct gen8_insert_pte *idx,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100857 enum i915_cache_level cache_level)
858{
Chris Wilson894cceb2017-02-15 08:43:37 +0000859 struct i915_page_directory *pd;
860 const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
861 gen8_pte_t *vaddr;
862 bool ret;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700863
Mika Kuoppala3e490042017-02-28 17:28:07 +0200864 GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000865 pd = pdp->page_directory[idx->pdpe];
866 vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
Chris Wilson894cceb2017-02-15 08:43:37 +0000867 do {
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000868 vaddr[idx->pte] = pte_encode | iter->dma;
869
Chris Wilson894cceb2017-02-15 08:43:37 +0000870 iter->dma += PAGE_SIZE;
871 if (iter->dma >= iter->max) {
872 iter->sg = __sg_next(iter->sg);
873 if (!iter->sg) {
874 ret = false;
875 break;
876 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700877
Chris Wilson894cceb2017-02-15 08:43:37 +0000878 iter->dma = sg_dma_address(iter->sg);
879 iter->max = iter->dma + iter->sg->length;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000880 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800881
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000882 if (++idx->pte == GEN8_PTES) {
883 idx->pte = 0;
884
885 if (++idx->pde == I915_PDES) {
886 idx->pde = 0;
887
Chris Wilson894cceb2017-02-15 08:43:37 +0000888 /* Limited by sg length for 3lvl */
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000889 if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
890 idx->pdpe = 0;
Chris Wilson894cceb2017-02-15 08:43:37 +0000891 ret = true;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100892 break;
Chris Wilson894cceb2017-02-15 08:43:37 +0000893 }
894
Mika Kuoppala3e490042017-02-28 17:28:07 +0200895 GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000896 pd = pdp->page_directory[idx->pdpe];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800897 }
Chris Wilson894cceb2017-02-15 08:43:37 +0000898
Chris Wilson9231da72017-02-15 08:43:41 +0000899 kunmap_atomic(vaddr);
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000900 vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700901 }
Chris Wilson894cceb2017-02-15 08:43:37 +0000902 } while (1);
Chris Wilson9231da72017-02-15 08:43:41 +0000903 kunmap_atomic(vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300904
Chris Wilson894cceb2017-02-15 08:43:37 +0000905 return ret;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700906}
907
Chris Wilson894cceb2017-02-15 08:43:37 +0000908static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
909 struct sg_table *pages,
910 u64 start,
911 enum i915_cache_level cache_level,
912 u32 unused)
Michel Thierryf9b5b782015-07-30 11:02:49 +0100913{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300914 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilson894cceb2017-02-15 08:43:37 +0000915 struct sgt_dma iter = {
916 .sg = pages->sgl,
917 .dma = sg_dma_address(iter.sg),
918 .max = iter.dma + iter.sg->length,
919 };
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000920 struct gen8_insert_pte idx = gen8_insert_pte(start);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100921
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000922 gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
923 cache_level);
Chris Wilson894cceb2017-02-15 08:43:37 +0000924}
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100925
Chris Wilson894cceb2017-02-15 08:43:37 +0000926static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
927 struct sg_table *pages,
Chris Wilson75c7b0b2017-02-15 08:43:57 +0000928 u64 start,
Chris Wilson894cceb2017-02-15 08:43:37 +0000929 enum i915_cache_level cache_level,
930 u32 unused)
931{
932 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
933 struct sgt_dma iter = {
934 .sg = pages->sgl,
935 .dma = sg_dma_address(iter.sg),
936 .max = iter.dma + iter.sg->length,
937 };
938 struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000939 struct gen8_insert_pte idx = gen8_insert_pte(start);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100940
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000941 while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++], &iter,
942 &idx, cache_level))
943 GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100944}
945
Chris Wilson84486612017-02-15 08:43:40 +0000946static void gen8_free_page_tables(struct i915_address_space *vm,
Michel Thierryf37c0502015-06-10 17:46:39 +0100947 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800948{
949 int i;
950
Mika Kuoppala567047b2015-06-25 18:35:12 +0300951 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800952 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800953
Chris Wilsonfe52e372017-02-15 08:43:47 +0000954 for (i = 0; i < I915_PDES; i++) {
955 if (pd->page_table[i] != vm->scratch_pt)
956 free_pt(vm, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000957 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000958}
959
Mika Kuoppala8776f022015-06-30 18:16:40 +0300960static int gen8_init_scratch(struct i915_address_space *vm)
961{
Matthew Auld64c050d2016-04-27 13:19:25 +0100962 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300963
Chris Wilson84486612017-02-15 08:43:40 +0000964 ret = setup_scratch_page(vm, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100965 if (ret)
966 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300967
Chris Wilson84486612017-02-15 08:43:40 +0000968 vm->scratch_pt = alloc_pt(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300969 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100970 ret = PTR_ERR(vm->scratch_pt);
971 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300972 }
973
Chris Wilson84486612017-02-15 08:43:40 +0000974 vm->scratch_pd = alloc_pd(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300975 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100976 ret = PTR_ERR(vm->scratch_pd);
977 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300978 }
979
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200980 if (use_4lvl(vm)) {
Chris Wilson84486612017-02-15 08:43:40 +0000981 vm->scratch_pdp = alloc_pdp(vm);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100982 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100983 ret = PTR_ERR(vm->scratch_pdp);
984 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100985 }
986 }
987
Mika Kuoppala8776f022015-06-30 18:16:40 +0300988 gen8_initialize_pt(vm, vm->scratch_pt);
989 gen8_initialize_pd(vm, vm->scratch_pd);
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200990 if (use_4lvl(vm))
Michel Thierry69ab76f2015-07-29 17:23:55 +0100991 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300992
993 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100994
995free_pd:
Chris Wilson84486612017-02-15 08:43:40 +0000996 free_pd(vm, vm->scratch_pd);
Matthew Auld64c050d2016-04-27 13:19:25 +0100997free_pt:
Chris Wilson84486612017-02-15 08:43:40 +0000998 free_pt(vm, vm->scratch_pt);
Matthew Auld64c050d2016-04-27 13:19:25 +0100999free_scratch_page:
Chris Wilson84486612017-02-15 08:43:40 +00001000 cleanup_scratch_page(vm);
Matthew Auld64c050d2016-04-27 13:19:25 +01001001
1002 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001003}
1004
Zhiyuan Lv650da342015-08-28 15:41:18 +08001005static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
1006{
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001007 struct i915_address_space *vm = &ppgtt->base;
1008 struct drm_i915_private *dev_priv = vm->i915;
Zhiyuan Lv650da342015-08-28 15:41:18 +08001009 enum vgt_g2v_type msg;
Zhiyuan Lv650da342015-08-28 15:41:18 +08001010 int i;
1011
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001012 if (use_4lvl(vm)) {
1013 const u64 daddr = px_dma(&ppgtt->pml4);
Zhiyuan Lv650da342015-08-28 15:41:18 +08001014
Ville Syrjäläab75bb52015-11-04 23:20:12 +02001015 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
1016 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +08001017
1018 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
1019 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
1020 } else {
Mika Kuoppalae7167762017-02-28 17:28:10 +02001021 for (i = 0; i < GEN8_3LVL_PDPES; i++) {
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001022 const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
Zhiyuan Lv650da342015-08-28 15:41:18 +08001023
Ville Syrjäläab75bb52015-11-04 23:20:12 +02001024 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
1025 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +08001026 }
1027
1028 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
1029 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
1030 }
1031
1032 I915_WRITE(vgtif_reg(g2v_notify), msg);
1033
1034 return 0;
1035}
1036
Mika Kuoppala8776f022015-06-30 18:16:40 +03001037static void gen8_free_scratch(struct i915_address_space *vm)
1038{
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001039 if (use_4lvl(vm))
Chris Wilson84486612017-02-15 08:43:40 +00001040 free_pdp(vm, vm->scratch_pdp);
1041 free_pd(vm, vm->scratch_pd);
1042 free_pt(vm, vm->scratch_pt);
1043 cleanup_scratch_page(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001044}
1045
Chris Wilson84486612017-02-15 08:43:40 +00001046static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
Michel Thierry762d9932015-07-30 11:05:29 +01001047 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001048{
Mika Kuoppala3e490042017-02-28 17:28:07 +02001049 const unsigned int pdpes = i915_pdpes_per_pdp(vm);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001050 int i;
1051
Mika Kuoppala3e490042017-02-28 17:28:07 +02001052 for (i = 0; i < pdpes; i++) {
Chris Wilsonfe52e372017-02-15 08:43:47 +00001053 if (pdp->page_directory[i] == vm->scratch_pd)
Ben Widawsky06fda602015-02-24 16:22:36 +00001054 continue;
1055
Chris Wilson84486612017-02-15 08:43:40 +00001056 gen8_free_page_tables(vm, pdp->page_directory[i]);
1057 free_pd(vm, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001058 }
Michel Thierry69876be2015-04-08 12:13:27 +01001059
Chris Wilson84486612017-02-15 08:43:40 +00001060 free_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001061}
1062
1063static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
1064{
1065 int i;
1066
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001067 for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
1068 if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
Michel Thierry762d9932015-07-30 11:05:29 +01001069 continue;
1070
Chris Wilson84486612017-02-15 08:43:40 +00001071 gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
Michel Thierry762d9932015-07-30 11:05:29 +01001072 }
1073
Chris Wilson84486612017-02-15 08:43:40 +00001074 cleanup_px(&ppgtt->base, &ppgtt->pml4);
Michel Thierry762d9932015-07-30 11:05:29 +01001075}
1076
1077static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
1078{
Chris Wilson49d73912016-11-29 09:50:08 +00001079 struct drm_i915_private *dev_priv = vm->i915;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001080 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001081
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001082 if (intel_vgpu_active(dev_priv))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001083 gen8_ppgtt_notify_vgt(ppgtt, false);
1084
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001085 if (use_4lvl(vm))
Michel Thierry762d9932015-07-30 11:05:29 +01001086 gen8_ppgtt_cleanup_4lvl(ppgtt);
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001087 else
1088 gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001089
Mika Kuoppala8776f022015-06-30 18:16:40 +03001090 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001091}
1092
Chris Wilsonfe52e372017-02-15 08:43:47 +00001093static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
1094 struct i915_page_directory *pd,
1095 u64 start, u64 length)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001096{
Michel Thierryd7b26332015-04-08 12:13:34 +01001097 struct i915_page_table *pt;
Chris Wilsondd196742017-02-15 08:43:46 +00001098 u64 from = start;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001099 unsigned int pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001100
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001101 gen8_for_each_pde(pt, pd, start, length, pde) {
Chris Wilsonfe52e372017-02-15 08:43:47 +00001102 if (pt == vm->scratch_pt) {
Chris Wilsondd196742017-02-15 08:43:46 +00001103 pt = alloc_pt(vm);
1104 if (IS_ERR(pt))
1105 goto unwind;
1106
1107 gen8_initialize_pt(vm, pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001108
Chris Wilsonfe52e372017-02-15 08:43:47 +00001109 gen8_ppgtt_set_pde(vm, pd, pt, pde);
1110 pd->used_pdes++;
Chris Wilsonbf75d592017-02-27 12:26:52 +00001111 GEM_BUG_ON(pd->used_pdes > I915_PDES);
Chris Wilsonfe52e372017-02-15 08:43:47 +00001112 }
1113
1114 pt->used_ptes += gen8_pte_count(start, length);
1115 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001116 return 0;
1117
Chris Wilsondd196742017-02-15 08:43:46 +00001118unwind:
1119 gen8_ppgtt_clear_pd(vm, pd, from, start - from);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001120 return -ENOMEM;
1121}
1122
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001123static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
1124 struct i915_page_directory_pointer *pdp,
1125 u64 start, u64 length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001126{
Michel Thierry5441f0c2015-04-08 12:13:28 +01001127 struct i915_page_directory *pd;
Chris Wilsone2b763c2017-02-15 08:43:48 +00001128 u64 from = start;
1129 unsigned int pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001130 int ret;
1131
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001132 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Chris Wilsone2b763c2017-02-15 08:43:48 +00001133 if (pd == vm->scratch_pd) {
1134 pd = alloc_pd(vm);
1135 if (IS_ERR(pd))
1136 goto unwind;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001137
Chris Wilsone2b763c2017-02-15 08:43:48 +00001138 gen8_initialize_pd(vm, pd);
Chris Wilsonfe52e372017-02-15 08:43:47 +00001139 gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
Chris Wilsone2b763c2017-02-15 08:43:48 +00001140 pdp->used_pdpes++;
Mika Kuoppala3e490042017-02-28 17:28:07 +02001141 GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
Chris Wilson75afcf72017-02-15 08:43:51 +00001142
1143 mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
Chris Wilsone2b763c2017-02-15 08:43:48 +00001144 }
1145
1146 ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
Chris Wilsonbf75d592017-02-27 12:26:52 +00001147 if (unlikely(ret))
1148 goto unwind_pd;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001149 }
Michel Thierry33c88192015-04-08 12:13:33 +01001150
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001151 return 0;
1152
Chris Wilsonbf75d592017-02-27 12:26:52 +00001153unwind_pd:
1154 if (!pd->used_pdes) {
1155 gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
1156 GEM_BUG_ON(!pdp->used_pdpes);
1157 pdp->used_pdpes--;
1158 free_pd(vm, pd);
1159 }
Chris Wilsone2b763c2017-02-15 08:43:48 +00001160unwind:
1161 gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
1162 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001163}
1164
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001165static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
1166 u64 start, u64 length)
Michel Thierry762d9932015-07-30 11:05:29 +01001167{
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001168 return gen8_ppgtt_alloc_pdp(vm,
1169 &i915_vm_to_ppgtt(vm)->pdp, start, length);
1170}
1171
1172static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
1173 u64 start, u64 length)
1174{
1175 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1176 struct i915_pml4 *pml4 = &ppgtt->pml4;
Michel Thierry762d9932015-07-30 11:05:29 +01001177 struct i915_page_directory_pointer *pdp;
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001178 u64 from = start;
1179 u32 pml4e;
1180 int ret;
Michel Thierry762d9932015-07-30 11:05:29 +01001181
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001182 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001183 if (pml4->pdps[pml4e] == vm->scratch_pdp) {
1184 pdp = alloc_pdp(vm);
1185 if (IS_ERR(pdp))
1186 goto unwind;
Michel Thierry762d9932015-07-30 11:05:29 +01001187
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001188 gen8_initialize_pdp(vm, pdp);
1189 gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
1190 }
Michel Thierry762d9932015-07-30 11:05:29 +01001191
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001192 ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
Chris Wilsonbf75d592017-02-27 12:26:52 +00001193 if (unlikely(ret))
1194 goto unwind_pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001195 }
1196
Michel Thierry762d9932015-07-30 11:05:29 +01001197 return 0;
1198
Chris Wilsonbf75d592017-02-27 12:26:52 +00001199unwind_pdp:
1200 if (!pdp->used_pdpes) {
1201 gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
1202 free_pdp(vm, pdp);
1203 }
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001204unwind:
1205 gen8_ppgtt_clear_4lvl(vm, from, start - from);
1206 return -ENOMEM;
Michel Thierry762d9932015-07-30 11:05:29 +01001207}
1208
Chris Wilson84486612017-02-15 08:43:40 +00001209static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
1210 struct i915_page_directory_pointer *pdp,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001211 u64 start, u64 length,
Michel Thierryea91e402015-07-29 17:23:57 +01001212 gen8_pte_t scratch_pte,
1213 struct seq_file *m)
1214{
Mika Kuoppala3e490042017-02-28 17:28:07 +02001215 struct i915_address_space *vm = &ppgtt->base;
Michel Thierryea91e402015-07-29 17:23:57 +01001216 struct i915_page_directory *pd;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001217 u32 pdpe;
Michel Thierryea91e402015-07-29 17:23:57 +01001218
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001219 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001220 struct i915_page_table *pt;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001221 u64 pd_len = length;
1222 u64 pd_start = start;
1223 u32 pde;
Michel Thierryea91e402015-07-29 17:23:57 +01001224
Chris Wilsone2b763c2017-02-15 08:43:48 +00001225 if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
Michel Thierryea91e402015-07-29 17:23:57 +01001226 continue;
1227
1228 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001229 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001230 u32 pte;
Michel Thierryea91e402015-07-29 17:23:57 +01001231 gen8_pte_t *pt_vaddr;
1232
Chris Wilsonfe52e372017-02-15 08:43:47 +00001233 if (pd->page_table[pde] == ppgtt->base.scratch_pt)
Michel Thierryea91e402015-07-29 17:23:57 +01001234 continue;
1235
Chris Wilson9231da72017-02-15 08:43:41 +00001236 pt_vaddr = kmap_atomic_px(pt);
Michel Thierryea91e402015-07-29 17:23:57 +01001237 for (pte = 0; pte < GEN8_PTES; pte += 4) {
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001238 u64 va = (pdpe << GEN8_PDPE_SHIFT |
1239 pde << GEN8_PDE_SHIFT |
1240 pte << GEN8_PTE_SHIFT);
Michel Thierryea91e402015-07-29 17:23:57 +01001241 int i;
1242 bool found = false;
1243
1244 for (i = 0; i < 4; i++)
1245 if (pt_vaddr[pte + i] != scratch_pte)
1246 found = true;
1247 if (!found)
1248 continue;
1249
1250 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1251 for (i = 0; i < 4; i++) {
1252 if (pt_vaddr[pte + i] != scratch_pte)
1253 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1254 else
1255 seq_puts(m, " SCRATCH ");
1256 }
1257 seq_puts(m, "\n");
1258 }
Michel Thierryea91e402015-07-29 17:23:57 +01001259 kunmap_atomic(pt_vaddr);
1260 }
1261 }
1262}
1263
1264static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1265{
1266 struct i915_address_space *vm = &ppgtt->base;
Chris Wilson894cceb2017-02-15 08:43:37 +00001267 const gen8_pte_t scratch_pte =
1268 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
Chris Wilson381b9432017-02-15 08:43:54 +00001269 u64 start = 0, length = ppgtt->base.total;
Michel Thierryea91e402015-07-29 17:23:57 +01001270
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001271 if (use_4lvl(vm)) {
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001272 u64 pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001273 struct i915_pml4 *pml4 = &ppgtt->pml4;
1274 struct i915_page_directory_pointer *pdp;
1275
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001276 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001277 if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
Michel Thierryea91e402015-07-29 17:23:57 +01001278 continue;
1279
1280 seq_printf(m, " PML4E #%llu\n", pml4e);
Chris Wilson84486612017-02-15 08:43:40 +00001281 gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
Michel Thierryea91e402015-07-29 17:23:57 +01001282 }
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001283 } else {
1284 gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
Michel Thierryea91e402015-07-29 17:23:57 +01001285 }
1286}
1287
Chris Wilsone2b763c2017-02-15 08:43:48 +00001288static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001289{
Chris Wilsone2b763c2017-02-15 08:43:48 +00001290 struct i915_address_space *vm = &ppgtt->base;
1291 struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
1292 struct i915_page_directory *pd;
1293 u64 start = 0, length = ppgtt->base.total;
1294 u64 from = start;
1295 unsigned int pdpe;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001296
Chris Wilsone2b763c2017-02-15 08:43:48 +00001297 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1298 pd = alloc_pd(vm);
1299 if (IS_ERR(pd))
1300 goto unwind;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001301
Chris Wilsone2b763c2017-02-15 08:43:48 +00001302 gen8_initialize_pd(vm, pd);
1303 gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1304 pdp->used_pdpes++;
1305 }
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001306
Chris Wilsone2b763c2017-02-15 08:43:48 +00001307 pdp->used_pdpes++; /* never remove */
1308 return 0;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001309
Chris Wilsone2b763c2017-02-15 08:43:48 +00001310unwind:
1311 start -= from;
1312 gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
1313 gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
1314 free_pd(vm, pd);
1315 }
1316 pdp->used_pdpes = 0;
1317 return -ENOMEM;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001318}
1319
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001320/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001321 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1322 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1323 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1324 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001325 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001326 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001327static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001328{
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001329 struct i915_address_space *vm = &ppgtt->base;
1330 struct drm_i915_private *dev_priv = vm->i915;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001331 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001332
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001333 ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
1334 1ULL << 48 :
1335 1ULL << 32;
1336
Mika Kuoppala8776f022015-06-30 18:16:40 +03001337 ret = gen8_init_scratch(&ppgtt->base);
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001338 if (ret) {
1339 ppgtt->base.total = 0;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001340 return ret;
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001341 }
Michel Thierry69876be2015-04-08 12:13:27 +01001342
Chris Wilson84486612017-02-15 08:43:40 +00001343 /* There are only few exceptions for gen >=6. chv and bxt.
1344 * And we are not sure about the latter so play safe for now.
1345 */
1346 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
1347 ppgtt->base.pt_kmap_wc = true;
1348
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001349 if (use_4lvl(vm)) {
Chris Wilson84486612017-02-15 08:43:40 +00001350 ret = setup_px(&ppgtt->base, &ppgtt->pml4);
Michel Thierry762d9932015-07-30 11:05:29 +01001351 if (ret)
1352 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001353
Michel Thierry69ab76f2015-07-29 17:23:55 +01001354 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1355
Mika Kuoppalae7167762017-02-28 17:28:10 +02001356 ppgtt->switch_mm = gen8_mm_switch_4lvl;
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001357 ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
Chris Wilson894cceb2017-02-15 08:43:37 +00001358 ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001359 ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
Michel Thierry762d9932015-07-30 11:05:29 +01001360 } else {
Chris Wilsonfe52e372017-02-15 08:43:47 +00001361 ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001362 if (ret)
1363 goto free_scratch;
1364
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001365 if (intel_vgpu_active(dev_priv)) {
Chris Wilsone2b763c2017-02-15 08:43:48 +00001366 ret = gen8_preallocate_top_level_pdp(ppgtt);
1367 if (ret) {
1368 __pdp_fini(&ppgtt->pdp);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001369 goto free_scratch;
Chris Wilsone2b763c2017-02-15 08:43:48 +00001370 }
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001371 }
Chris Wilson894cceb2017-02-15 08:43:37 +00001372
Mika Kuoppalae7167762017-02-28 17:28:10 +02001373 ppgtt->switch_mm = gen8_mm_switch_3lvl;
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001374 ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
Chris Wilson894cceb2017-02-15 08:43:37 +00001375 ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001376 ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001377 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001378
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001379 if (intel_vgpu_active(dev_priv))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001380 gen8_ppgtt_notify_vgt(ppgtt, true);
1381
Mika Kuoppala054b9ac2017-02-28 17:28:11 +02001382 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1383 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1384 ppgtt->base.bind_vma = ppgtt_bind_vma;
1385 ppgtt->debug_dump = gen8_dump_ppgtt;
1386
Michel Thierryd7b26332015-04-08 12:13:34 +01001387 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001388
1389free_scratch:
1390 gen8_free_scratch(&ppgtt->base);
1391 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001392}
1393
Ben Widawsky87d60b62013-12-06 14:11:29 -08001394static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1395{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001396 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001397 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001398 gen6_pte_t scratch_pte;
Chris Wilson381b9432017-02-15 08:43:54 +00001399 u32 pd_entry, pte, pde;
1400 u32 start = 0, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001401
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001402 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001403 I915_CACHE_LLC, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001404
Dave Gordon731f74c2016-06-24 19:37:46 +01001405 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001406 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001407 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001408 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001409 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001410 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1411
1412 if (pd_entry != expected)
1413 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1414 pde,
1415 pd_entry,
1416 expected);
1417 seq_printf(m, "\tPDE: %x\n", pd_entry);
1418
Chris Wilson9231da72017-02-15 08:43:41 +00001419 pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001420
Michel Thierry07749ef2015-03-16 16:00:54 +00001421 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001422 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001423 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001424 (pte * PAGE_SIZE);
1425 int i;
1426 bool found = false;
1427 for (i = 0; i < 4; i++)
1428 if (pt_vaddr[pte + i] != scratch_pte)
1429 found = true;
1430 if (!found)
1431 continue;
1432
1433 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1434 for (i = 0; i < 4; i++) {
1435 if (pt_vaddr[pte + i] != scratch_pte)
1436 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1437 else
1438 seq_puts(m, " SCRATCH ");
1439 }
1440 seq_puts(m, "\n");
1441 }
Chris Wilson9231da72017-02-15 08:43:41 +00001442 kunmap_atomic(pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001443 }
1444}
1445
Ben Widawsky678d96f2015-03-16 16:00:56 +00001446/* Write pde (index) from the page directory @pd to the page table @pt */
Chris Wilson16a011c2017-02-15 08:43:45 +00001447static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
1448 const unsigned int pde,
1449 const struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001450{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001451 /* Caller needs to make sure the write completes if necessary */
Chris Wilson16a011c2017-02-15 08:43:45 +00001452 writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
1453 ppgtt->pd_addr + pde);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001454}
Ben Widawsky61973492013-04-08 18:43:54 -07001455
Ben Widawsky678d96f2015-03-16 16:00:56 +00001456/* Write all the page tables found in the ppgtt structure to incrementing page
1457 * directories. */
Chris Wilson16a011c2017-02-15 08:43:45 +00001458static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001459 u32 start, u32 length)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001460{
Michel Thierryec565b32015-04-08 12:13:23 +01001461 struct i915_page_table *pt;
Chris Wilson16a011c2017-02-15 08:43:45 +00001462 unsigned int pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001463
Chris Wilson16a011c2017-02-15 08:43:45 +00001464 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
1465 gen6_write_pde(ppgtt, pde, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001466
Chris Wilson16a011c2017-02-15 08:43:45 +00001467 mark_tlbs_dirty(ppgtt);
Chris Wilsondd196742017-02-15 08:43:46 +00001468 wmb();
Ben Widawsky3e302542013-04-23 23:15:32 -07001469}
1470
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001471static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001472{
Chris Wilsondd196742017-02-15 08:43:46 +00001473 GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1474 return ppgtt->pd.base.ggtt_offset << 10;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001475}
Ben Widawsky61973492013-04-08 18:43:54 -07001476
Ben Widawsky90252e52013-12-06 14:11:12 -08001477static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001478 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001479{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001480 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001481 u32 *cs;
Ben Widawsky61973492013-04-08 18:43:54 -07001482
Ben Widawsky90252e52013-12-06 14:11:12 -08001483 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001484 cs = intel_ring_begin(req, 6);
1485 if (IS_ERR(cs))
1486 return PTR_ERR(cs);
Ben Widawsky90252e52013-12-06 14:11:12 -08001487
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001488 *cs++ = MI_LOAD_REGISTER_IMM(2);
1489 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
1490 *cs++ = PP_DIR_DCLV_2G;
1491 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
1492 *cs++ = get_pd_offset(ppgtt);
1493 *cs++ = MI_NOOP;
1494 intel_ring_advance(req, cs);
Ben Widawsky90252e52013-12-06 14:11:12 -08001495
1496 return 0;
1497}
1498
Ben Widawsky48a10382013-12-06 14:11:11 -08001499static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001500 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001501{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001502 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001503 u32 *cs;
Ben Widawsky48a10382013-12-06 14:11:11 -08001504
Ben Widawsky48a10382013-12-06 14:11:11 -08001505 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001506 cs = intel_ring_begin(req, 6);
1507 if (IS_ERR(cs))
1508 return PTR_ERR(cs);
Ben Widawsky48a10382013-12-06 14:11:11 -08001509
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001510 *cs++ = MI_LOAD_REGISTER_IMM(2);
1511 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
1512 *cs++ = PP_DIR_DCLV_2G;
1513 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
1514 *cs++ = get_pd_offset(ppgtt);
1515 *cs++ = MI_NOOP;
1516 intel_ring_advance(req, cs);
Ben Widawsky48a10382013-12-06 14:11:11 -08001517
1518 return 0;
1519}
1520
Ben Widawskyeeb94882013-12-06 14:11:10 -08001521static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001522 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001523{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001524 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001525 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001526
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001527 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1528 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001529 return 0;
1530}
1531
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001532static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001533{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001534 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301535 enum intel_engine_id id;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001536
Akash Goel3b3f1652016-10-13 22:44:48 +05301537 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001538 u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
1539 GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001540 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001541 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001542 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001543}
1544
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001545static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001546{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001547 struct intel_engine_cs *engine;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001548 u32 ecochk, ecobits;
Akash Goel3b3f1652016-10-13 22:44:48 +05301549 enum intel_engine_id id;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001550
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001551 ecobits = I915_READ(GAC_ECO_BITS);
1552 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1553
1554 ecochk = I915_READ(GAM_ECOCHK);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001555 if (IS_HASWELL(dev_priv)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001556 ecochk |= ECOCHK_PPGTT_WB_HSW;
1557 } else {
1558 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1559 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1560 }
1561 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001562
Akash Goel3b3f1652016-10-13 22:44:48 +05301563 for_each_engine(engine, dev_priv, id) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001564 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001565 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001566 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001567 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001568}
1569
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001570static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawsky61973492013-04-08 18:43:54 -07001571{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001572 u32 ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001573
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001574 ecobits = I915_READ(GAC_ECO_BITS);
1575 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1576 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001577
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001578 gab_ctl = I915_READ(GAB_CTL);
1579 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001580
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001581 ecochk = I915_READ(GAM_ECOCHK);
1582 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001583
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001584 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001585}
1586
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001587/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001588static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Chris Wilsondd196742017-02-15 08:43:46 +00001589 u64 start, u64 length)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001590{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001591 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilsondd196742017-02-15 08:43:46 +00001592 unsigned int first_entry = start >> PAGE_SHIFT;
1593 unsigned int pde = first_entry / GEN6_PTES;
1594 unsigned int pte = first_entry % GEN6_PTES;
1595 unsigned int num_entries = length >> PAGE_SHIFT;
1596 gen6_pte_t scratch_pte =
1597 vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001598
Daniel Vetter7bddb012012-02-09 17:15:47 +01001599 while (num_entries) {
Chris Wilsondd196742017-02-15 08:43:46 +00001600 struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
1601 unsigned int end = min(pte + num_entries, GEN6_PTES);
1602 gen6_pte_t *vaddr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001603
Chris Wilsondd196742017-02-15 08:43:46 +00001604 num_entries -= end - pte;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001605
Chris Wilsondd196742017-02-15 08:43:46 +00001606 /* Note that the hw doesn't support removing PDE on the fly
1607 * (they are cached inside the context with no means to
1608 * invalidate the cache), so we can only reset the PTE
1609 * entries back to scratch.
1610 */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001611
Chris Wilsondd196742017-02-15 08:43:46 +00001612 vaddr = kmap_atomic_px(pt);
1613 do {
1614 vaddr[pte++] = scratch_pte;
1615 } while (pte < end);
1616 kunmap_atomic(vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001617
Chris Wilsondd196742017-02-15 08:43:46 +00001618 pte = 0;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001619 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001620}
1621
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001622static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001623 struct sg_table *pages,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001624 u64 start,
1625 enum i915_cache_level cache_level,
1626 u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001627{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001628 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001629 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001630 unsigned act_pt = first_entry / GEN6_PTES;
1631 unsigned act_pte = first_entry % GEN6_PTES;
Chris Wilsonb31144c2017-02-15 08:43:36 +00001632 const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
1633 struct sgt_dma iter;
1634 gen6_pte_t *vaddr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001635
Chris Wilson9231da72017-02-15 08:43:41 +00001636 vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
Chris Wilsonb31144c2017-02-15 08:43:36 +00001637 iter.sg = pages->sgl;
1638 iter.dma = sg_dma_address(iter.sg);
1639 iter.max = iter.dma + iter.sg->length;
1640 do {
1641 vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001642
Chris Wilsonb31144c2017-02-15 08:43:36 +00001643 iter.dma += PAGE_SIZE;
1644 if (iter.dma == iter.max) {
1645 iter.sg = __sg_next(iter.sg);
1646 if (!iter.sg)
1647 break;
1648
1649 iter.dma = sg_dma_address(iter.sg);
1650 iter.max = iter.dma + iter.sg->length;
1651 }
Akash Goel24f3a8c2014-06-17 10:59:42 +05301652
Michel Thierry07749ef2015-03-16 16:00:54 +00001653 if (++act_pte == GEN6_PTES) {
Chris Wilson9231da72017-02-15 08:43:41 +00001654 kunmap_atomic(vaddr);
1655 vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +02001656 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001657 }
Chris Wilsonb31144c2017-02-15 08:43:36 +00001658 } while (1);
Chris Wilson9231da72017-02-15 08:43:41 +00001659 kunmap_atomic(vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001660}
1661
Ben Widawsky678d96f2015-03-16 16:00:56 +00001662static int gen6_alloc_va_range(struct i915_address_space *vm,
Chris Wilsondd196742017-02-15 08:43:46 +00001663 u64 start, u64 length)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001664{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001665 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001666 struct i915_page_table *pt;
Chris Wilsondd196742017-02-15 08:43:46 +00001667 u64 from = start;
1668 unsigned int pde;
1669 bool flush = false;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001670
Dave Gordon731f74c2016-06-24 19:37:46 +01001671 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Chris Wilsondd196742017-02-15 08:43:46 +00001672 if (pt == vm->scratch_pt) {
1673 pt = alloc_pt(vm);
1674 if (IS_ERR(pt))
1675 goto unwind_out;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001676
Chris Wilsondd196742017-02-15 08:43:46 +00001677 gen6_initialize_pt(vm, pt);
1678 ppgtt->pd.page_table[pde] = pt;
Chris Wilson16a011c2017-02-15 08:43:45 +00001679 gen6_write_pde(ppgtt, pde, pt);
Chris Wilsondd196742017-02-15 08:43:46 +00001680 flush = true;
1681 }
Ben Widawsky678d96f2015-03-16 16:00:56 +00001682 }
1683
Chris Wilsondd196742017-02-15 08:43:46 +00001684 if (flush) {
1685 mark_tlbs_dirty(ppgtt);
1686 wmb();
1687 }
Michel Thierry4933d512015-03-24 15:46:22 +00001688
Ben Widawsky678d96f2015-03-16 16:00:56 +00001689 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001690
1691unwind_out:
Chris Wilsondd196742017-02-15 08:43:46 +00001692 gen6_ppgtt_clear_range(vm, from, start);
1693 return -ENOMEM;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001694}
1695
Mika Kuoppala8776f022015-06-30 18:16:40 +03001696static int gen6_init_scratch(struct i915_address_space *vm)
1697{
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001698 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001699
Chris Wilson84486612017-02-15 08:43:40 +00001700 ret = setup_scratch_page(vm, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001701 if (ret)
1702 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001703
Chris Wilson84486612017-02-15 08:43:40 +00001704 vm->scratch_pt = alloc_pt(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001705 if (IS_ERR(vm->scratch_pt)) {
Chris Wilson84486612017-02-15 08:43:40 +00001706 cleanup_scratch_page(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001707 return PTR_ERR(vm->scratch_pt);
1708 }
1709
1710 gen6_initialize_pt(vm, vm->scratch_pt);
1711
1712 return 0;
1713}
1714
1715static void gen6_free_scratch(struct i915_address_space *vm)
1716{
Chris Wilson84486612017-02-15 08:43:40 +00001717 free_pt(vm, vm->scratch_pt);
1718 cleanup_scratch_page(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001719}
1720
Daniel Vetter061dd492015-04-14 17:35:13 +02001721static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001722{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001723 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001724 struct i915_page_directory *pd = &ppgtt->pd;
Michel Thierry09942c62015-04-08 12:13:30 +01001725 struct i915_page_table *pt;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001726 u32 pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001727
Daniel Vetter061dd492015-04-14 17:35:13 +02001728 drm_mm_remove_node(&ppgtt->node);
1729
Dave Gordon731f74c2016-06-24 19:37:46 +01001730 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001731 if (pt != vm->scratch_pt)
Chris Wilson84486612017-02-15 08:43:40 +00001732 free_pt(vm, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001733
Mika Kuoppala8776f022015-06-30 18:16:40 +03001734 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001735}
1736
Ben Widawskyb1465202014-02-19 22:05:49 -08001737static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001738{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001739 struct i915_address_space *vm = &ppgtt->base;
Chris Wilson49d73912016-11-29 09:50:08 +00001740 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001741 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08001742 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001743
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001744 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1745 * allocator works in address space sizes, so it's multiplied by page
1746 * size. We allocate at the top of the GTT to avoid fragmentation.
1747 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001748 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001749
Mika Kuoppala8776f022015-06-30 18:16:40 +03001750 ret = gen6_init_scratch(vm);
1751 if (ret)
1752 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001753
Chris Wilsone007b192017-01-11 11:23:10 +00001754 ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
1755 GEN6_PD_SIZE, GEN6_PD_ALIGN,
1756 I915_COLOR_UNEVICTABLE,
1757 0, ggtt->base.total,
1758 PIN_HIGH);
Ben Widawskyc8c26622015-01-22 17:01:25 +00001759 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001760 goto err_out;
1761
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001762 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001763 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001764
Chris Wilson52c126e2017-02-15 08:43:43 +00001765 ppgtt->pd.base.ggtt_offset =
1766 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1767
1768 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
1769 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
1770
Ben Widawskyc8c26622015-01-22 17:01:25 +00001771 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001772
1773err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03001774 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001775 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001776}
1777
Ben Widawskyb1465202014-02-19 22:05:49 -08001778static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1779{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001780 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001781}
1782
Michel Thierry4933d512015-03-24 15:46:22 +00001783static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001784 u64 start, u64 length)
Michel Thierry4933d512015-03-24 15:46:22 +00001785{
Michel Thierryec565b32015-04-08 12:13:23 +01001786 struct i915_page_table *unused;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001787 u32 pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001788
Dave Gordon731f74c2016-06-24 19:37:46 +01001789 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001790 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001791}
1792
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001793static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001794{
Chris Wilson49d73912016-11-29 09:50:08 +00001795 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001796 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08001797 int ret;
1798
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001799 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001800 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08001801 ppgtt->switch_mm = gen6_mm_switch;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001802 else if (IS_HASWELL(dev_priv))
Ben Widawsky90252e52013-12-06 14:11:12 -08001803 ppgtt->switch_mm = hsw_mm_switch;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001804 else if (IS_GEN7(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08001805 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01001806 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001807 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001808
1809 ret = gen6_ppgtt_alloc(ppgtt);
1810 if (ret)
1811 return ret;
1812
Michel Thierry09942c62015-04-08 12:13:30 +01001813 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001815 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Chris Wilson16a011c2017-02-15 08:43:45 +00001816 gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001817
Chris Wilson52c126e2017-02-15 08:43:43 +00001818 ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
1819 if (ret) {
1820 gen6_ppgtt_cleanup(&ppgtt->base);
1821 return ret;
1822 }
1823
Mika Kuoppala054b9ac2017-02-28 17:28:11 +02001824 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1825 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1826 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1827 ppgtt->base.bind_vma = ppgtt_bind_vma;
1828 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
1829 ppgtt->debug_dump = gen6_dump_ppgtt;
1830
Thierry Reding440fd522015-01-23 09:05:06 +01001831 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001832 ppgtt->node.size >> 20,
1833 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001834
Chris Wilson52c126e2017-02-15 08:43:43 +00001835 DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
1836 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001837
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001838 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001839}
1840
Chris Wilson2bfa9962016-08-04 07:52:25 +01001841static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
1842 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08001843{
Chris Wilson49d73912016-11-29 09:50:08 +00001844 ppgtt->base.i915 = dev_priv;
Chris Wilson84486612017-02-15 08:43:40 +00001845 ppgtt->base.dma = &dev_priv->drm.pdev->dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08001846
Chris Wilson2bfa9962016-08-04 07:52:25 +01001847 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001848 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001849 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001850 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001851}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001852
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001853static void i915_address_space_init(struct i915_address_space *vm,
Chris Wilson80b204b2016-10-28 13:58:58 +01001854 struct drm_i915_private *dev_priv,
1855 const char *name)
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001856{
Chris Wilson80b204b2016-10-28 13:58:58 +01001857 i915_gem_timeline_init(dev_priv, &vm->timeline, name);
Chris Wilson47db9222017-02-06 08:45:46 +00001858
Chris Wilson381b9432017-02-15 08:43:54 +00001859 drm_mm_init(&vm->mm, 0, vm->total);
Chris Wilson47db9222017-02-06 08:45:46 +00001860 vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;
1861
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001862 INIT_LIST_HEAD(&vm->active_list);
1863 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01001864 INIT_LIST_HEAD(&vm->unbound_list);
Chris Wilson47db9222017-02-06 08:45:46 +00001865
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001866 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Chris Wilson84486612017-02-15 08:43:40 +00001867 pagevec_init(&vm->free_pages, false);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001868}
1869
Matthew Aulded9724d2016-11-17 21:04:10 +00001870static void i915_address_space_fini(struct i915_address_space *vm)
1871{
Chris Wilson84486612017-02-15 08:43:40 +00001872 if (pagevec_count(&vm->free_pages))
1873 vm_free_pages_release(vm);
1874
Matthew Aulded9724d2016-11-17 21:04:10 +00001875 i915_gem_timeline_fini(&vm->timeline);
1876 drm_mm_takedown(&vm->mm);
1877 list_del(&vm->global_link);
1878}
1879
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001880static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
Tim Gored5165eb2016-02-04 11:49:34 +00001881{
Tim Gored5165eb2016-02-04 11:49:34 +00001882 /* This function is for gtt related workarounds. This function is
1883 * called on driver load and after a GPU reset, so you can place
1884 * workarounds here even if they get overwritten by GPU reset.
1885 */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001886 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001887 if (IS_BROADWELL(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001888 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001889 else if (IS_CHERRYVIEW(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001890 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001891 else if (IS_GEN9_BC(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001892 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001893 else if (IS_GEN9_LP(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001894 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
1895}
1896
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001897int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
Daniel Vetter82460d92014-08-06 20:19:53 +02001898{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001899 gtt_write_workarounds(dev_priv);
Tim Gored5165eb2016-02-04 11:49:34 +00001900
Thomas Daniel671b50132014-08-20 16:24:50 +01001901 /* In the case of execlists, PPGTT is enabled by the context descriptor
1902 * and the PDPs are contained within the context itself. We don't
1903 * need to do anything here. */
1904 if (i915.enable_execlists)
1905 return 0;
1906
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001907 if (!USES_PPGTT(dev_priv))
Daniel Vetter82460d92014-08-06 20:19:53 +02001908 return 0;
1909
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001910 if (IS_GEN6(dev_priv))
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001911 gen6_ppgtt_enable(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001912 else if (IS_GEN7(dev_priv))
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001913 gen7_ppgtt_enable(dev_priv);
1914 else if (INTEL_GEN(dev_priv) >= 8)
1915 gen8_ppgtt_enable(dev_priv);
Daniel Vetter82460d92014-08-06 20:19:53 +02001916 else
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001917 MISSING_CASE(INTEL_GEN(dev_priv));
Daniel Vetter82460d92014-08-06 20:19:53 +02001918
John Harrison4ad2fd82015-06-18 13:11:20 +01001919 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001920}
John Harrison4ad2fd82015-06-18 13:11:20 +01001921
Daniel Vetter4d884702014-08-06 15:04:47 +02001922struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01001923i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +01001924 struct drm_i915_file_private *fpriv,
1925 const char *name)
Daniel Vetter4d884702014-08-06 15:04:47 +02001926{
1927 struct i915_hw_ppgtt *ppgtt;
1928 int ret;
1929
1930 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1931 if (!ppgtt)
1932 return ERR_PTR(-ENOMEM);
1933
Chris Wilson1188bc62017-02-15 08:43:38 +00001934 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetter4d884702014-08-06 15:04:47 +02001935 if (ret) {
1936 kfree(ppgtt);
1937 return ERR_PTR(ret);
1938 }
1939
Chris Wilson1188bc62017-02-15 08:43:38 +00001940 kref_init(&ppgtt->ref);
1941 i915_address_space_init(&ppgtt->base, dev_priv, name);
1942 ppgtt->base.file = fpriv;
1943
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001944 trace_i915_ppgtt_create(&ppgtt->base);
1945
Daniel Vetter4d884702014-08-06 15:04:47 +02001946 return ppgtt;
1947}
1948
Chris Wilson0c7eeda2017-01-11 21:09:25 +00001949void i915_ppgtt_close(struct i915_address_space *vm)
1950{
1951 struct list_head *phases[] = {
1952 &vm->active_list,
1953 &vm->inactive_list,
1954 &vm->unbound_list,
1955 NULL,
1956 }, **phase;
1957
1958 GEM_BUG_ON(vm->closed);
1959 vm->closed = true;
1960
1961 for (phase = phases; *phase; phase++) {
1962 struct i915_vma *vma, *vn;
1963
1964 list_for_each_entry_safe(vma, vn, *phase, vm_link)
1965 if (!i915_vma_is_closed(vma))
1966 i915_vma_close(vma);
1967 }
1968}
1969
Matthew Aulded9724d2016-11-17 21:04:10 +00001970void i915_ppgtt_release(struct kref *kref)
Daniel Vetteree960be2014-08-06 15:04:45 +02001971{
1972 struct i915_hw_ppgtt *ppgtt =
1973 container_of(kref, struct i915_hw_ppgtt, ref);
1974
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001975 trace_i915_ppgtt_release(&ppgtt->base);
1976
Chris Wilson50e046b2016-08-04 07:52:46 +01001977 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02001978 WARN_ON(!list_empty(&ppgtt->base.active_list));
1979 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01001980 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02001981
1982 ppgtt->base.cleanup(&ppgtt->base);
Chris Wilson84486612017-02-15 08:43:40 +00001983 i915_address_space_fini(&ppgtt->base);
Daniel Vetteree960be2014-08-06 15:04:45 +02001984 kfree(ppgtt);
1985}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001986
Ben Widawskya81cc002013-01-18 12:30:31 -08001987/* Certain Gen5 chipsets require require idling the GPU before
1988 * unmapping anything from the GTT when VT-d is enabled.
1989 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001990static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08001991{
1992#ifdef CONFIG_INTEL_IOMMU
1993 /* Query intel_iommu to see if we need the workaround. Presumably that
1994 * was loaded first.
1995 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001996 if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
Ben Widawskya81cc002013-01-18 12:30:31 -08001997 return true;
1998#endif
1999 return false;
2000}
2001
Chris Wilsondc979972016-05-10 14:10:04 +01002002void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002003{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002004 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302005 enum intel_engine_id id;
Ben Widawsky828c7902013-10-16 09:21:30 -07002006
Chris Wilsondc979972016-05-10 14:10:04 +01002007 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002008 return;
2009
Akash Goel3b3f1652016-10-13 22:44:48 +05302010 for_each_engine(engine, dev_priv, id) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002011 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002012 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002013 if (fault_reg & RING_FAULT_VALID) {
2014 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002015 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002016 "\tAddress space: %s\n"
2017 "\tSource ID: %d\n"
2018 "\tType: %d\n",
2019 fault_reg & PAGE_MASK,
2020 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2021 RING_FAULT_SRCID(fault_reg),
2022 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002023 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002024 fault_reg & ~RING_FAULT_VALID);
2025 }
2026 }
Akash Goel3b3f1652016-10-13 22:44:48 +05302027
2028 /* Engine specific init may not have been done till this point. */
2029 if (dev_priv->engine[RCS])
2030 POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002031}
2032
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002033void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002034{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002035 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002036
2037 /* Don't bother messing with faults pre GEN6 as we have little
2038 * documentation supporting that it's a good idea.
2039 */
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002040 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002041 return;
2042
Chris Wilsondc979972016-05-10 14:10:04 +01002043 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002044
Chris Wilson381b9432017-02-15 08:43:54 +00002045 ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
Chris Wilson91e56492014-09-25 10:13:12 +01002046
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002047 i915_ggtt_invalidate(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002048}
2049
Chris Wilson03ac84f2016-10-28 13:58:36 +01002050int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
2051 struct sg_table *pages)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002052{
Chris Wilson1a292fa2017-01-06 15:22:39 +00002053 do {
2054 if (dma_map_sg(&obj->base.dev->pdev->dev,
2055 pages->sgl, pages->nents,
2056 PCI_DMA_BIDIRECTIONAL))
2057 return 0;
2058
2059 /* If the DMA remap fails, one cause can be that we have
2060 * too many objects pinned in a small remapping table,
2061 * such as swiotlb. Incrementally purge all other objects and
2062 * try again - if there are no more pages to remove from
2063 * the DMA remapper, i915_gem_shrink will return 0.
2064 */
2065 GEM_BUG_ON(obj->mm.pages == pages);
2066 } while (i915_gem_shrink(to_i915(obj->base.dev),
2067 obj->base.size >> PAGE_SHIFT,
2068 I915_SHRINK_BOUND |
2069 I915_SHRINK_UNBOUND |
2070 I915_SHRINK_ACTIVE));
Chris Wilson9da3da62012-06-01 15:20:22 +01002071
Chris Wilson03ac84f2016-10-28 13:58:36 +01002072 return -ENOSPC;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002073}
2074
Daniel Vetter2c642b02015-04-14 17:35:26 +02002075static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002076{
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002077 writeq(pte, addr);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002078}
2079
Chris Wilsond6473f52016-06-10 14:22:59 +05302080static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2081 dma_addr_t addr,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002082 u64 offset,
Chris Wilsond6473f52016-06-10 14:22:59 +05302083 enum i915_cache_level level,
2084 u32 unused)
2085{
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002086 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Chris Wilsond6473f52016-06-10 14:22:59 +05302087 gen8_pte_t __iomem *pte =
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002088 (gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
Chris Wilsond6473f52016-06-10 14:22:59 +05302089
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002090 gen8_set_pte(pte, gen8_pte_encode(addr, level));
Chris Wilsond6473f52016-06-10 14:22:59 +05302091
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002092 ggtt->invalidate(vm->i915);
Chris Wilsond6473f52016-06-10 14:22:59 +05302093}
2094
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002095static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2096 struct sg_table *st,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002097 u64 start,
2098 enum i915_cache_level level,
2099 u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002100{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002101 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002102 struct sgt_iter sgt_iter;
2103 gen8_pte_t __iomem *gtt_entries;
Chris Wilson894cceb2017-02-15 08:43:37 +00002104 const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
Dave Gordon85d12252016-05-20 11:54:06 +01002105 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002106
Chris Wilson894cceb2017-02-15 08:43:37 +00002107 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2108 gtt_entries += start >> PAGE_SHIFT;
2109 for_each_sgt_dma(addr, sgt_iter, st)
2110 gen8_set_pte(gtt_entries++, pte_encode | addr);
Dave Gordon85d12252016-05-20 11:54:06 +01002111
Chris Wilson894cceb2017-02-15 08:43:37 +00002112 wmb();
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002113
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002114 /* This next bit makes the above posting read even more important. We
2115 * want to flush the TLBs only after we're certain all the PTE updates
2116 * have finished.
2117 */
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002118 ggtt->invalidate(vm->i915);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002119}
2120
Chris Wilsond6473f52016-06-10 14:22:59 +05302121static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2122 dma_addr_t addr,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002123 u64 offset,
Chris Wilsond6473f52016-06-10 14:22:59 +05302124 enum i915_cache_level level,
2125 u32 flags)
2126{
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002127 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Chris Wilsond6473f52016-06-10 14:22:59 +05302128 gen6_pte_t __iomem *pte =
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002129 (gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
Chris Wilsond6473f52016-06-10 14:22:59 +05302130
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002131 iowrite32(vm->pte_encode(addr, level, flags), pte);
Chris Wilsond6473f52016-06-10 14:22:59 +05302132
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002133 ggtt->invalidate(vm->i915);
Chris Wilsond6473f52016-06-10 14:22:59 +05302134}
2135
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002136/*
2137 * Binds an object into the global gtt with the specified cache level. The object
2138 * will be accessible to the GPU via commands whose operands reference offsets
2139 * within the global GTT as well as accessible by the GPU through the GMADR
2140 * mapped BAR (dev_priv->mm.gtt->gtt).
2141 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002142static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002143 struct sg_table *st,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002144 u64 start,
2145 enum i915_cache_level level,
2146 u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002147{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002148 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Chris Wilsonb31144c2017-02-15 08:43:36 +00002149 gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2150 unsigned int i = start >> PAGE_SHIFT;
2151 struct sgt_iter iter;
Dave Gordon85d12252016-05-20 11:54:06 +01002152 dma_addr_t addr;
Chris Wilsonb31144c2017-02-15 08:43:36 +00002153 for_each_sgt_dma(addr, iter, st)
2154 iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
2155 wmb();
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002156
2157 /* This next bit makes the above posting read even more important. We
2158 * want to flush the TLBs only after we're certain all the PTE updates
2159 * have finished.
2160 */
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002161 ggtt->invalidate(vm->i915);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002162}
2163
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002164static void nop_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002165 u64 start, u64 length)
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002166{
2167}
2168
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002169static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002170 u64 start, u64 length)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002171{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002172 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002173 unsigned first_entry = start >> PAGE_SHIFT;
2174 unsigned num_entries = length >> PAGE_SHIFT;
Chris Wilson894cceb2017-02-15 08:43:37 +00002175 const gen8_pte_t scratch_pte =
2176 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
2177 gen8_pte_t __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002178 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2179 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002180 int i;
2181
2182 if (WARN(num_entries > max_entries,
2183 "First entry = %d; Num entries = %d (max=%d)\n",
2184 first_entry, num_entries, max_entries))
2185 num_entries = max_entries;
2186
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002187 for (i = 0; i < num_entries; i++)
2188 gen8_set_pte(&gtt_base[i], scratch_pte);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002189}
2190
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002191static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002192 u64 start, u64 length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002193{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002194 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002195 unsigned first_entry = start >> PAGE_SHIFT;
2196 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002197 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002198 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2199 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002200 int i;
2201
2202 if (WARN(num_entries > max_entries,
2203 "First entry = %d; Num entries = %d (max=%d)\n",
2204 first_entry, num_entries, max_entries))
2205 num_entries = max_entries;
2206
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002207 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002208 I915_CACHE_LLC, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002209
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002210 for (i = 0; i < num_entries; i++)
2211 iowrite32(scratch_pte, &gtt_base[i]);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002212}
2213
Chris Wilsond6473f52016-06-10 14:22:59 +05302214static void i915_ggtt_insert_page(struct i915_address_space *vm,
2215 dma_addr_t addr,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002216 u64 offset,
Chris Wilsond6473f52016-06-10 14:22:59 +05302217 enum i915_cache_level cache_level,
2218 u32 unused)
2219{
Chris Wilsond6473f52016-06-10 14:22:59 +05302220 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2221 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Chris Wilsond6473f52016-06-10 14:22:59 +05302222
2223 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
Chris Wilsond6473f52016-06-10 14:22:59 +05302224}
2225
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002226static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2227 struct sg_table *pages,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002228 u64 start,
2229 enum i915_cache_level cache_level,
2230 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002231{
2232 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2233 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2234
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002235 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002236}
2237
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002238static void i915_ggtt_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002239 u64 start, u64 length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002240{
Chris Wilson2eedfc72016-10-24 13:42:17 +01002241 intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002242}
2243
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002244static int ggtt_bind_vma(struct i915_vma *vma,
2245 enum i915_cache_level cache_level,
2246 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002247{
Chris Wilson49d73912016-11-29 09:50:08 +00002248 struct drm_i915_private *i915 = vma->vm->i915;
Daniel Vetter0a878712015-10-15 14:23:01 +02002249 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonba7a5742017-02-15 08:43:35 +00002250 u32 pte_flags;
Daniel Vetter0a878712015-10-15 14:23:01 +02002251
Chris Wilsonba7a5742017-02-15 08:43:35 +00002252 if (unlikely(!vma->pages)) {
2253 int ret = i915_get_ggtt_vma_pages(vma);
2254 if (ret)
2255 return ret;
2256 }
Daniel Vetter0a878712015-10-15 14:23:01 +02002257
2258 /* Currently applicable only to VLV */
Chris Wilsonba7a5742017-02-15 08:43:35 +00002259 pte_flags = 0;
Daniel Vetter0a878712015-10-15 14:23:01 +02002260 if (obj->gt_ro)
2261 pte_flags |= PTE_READ_ONLY;
2262
Chris Wilson9c870d02016-10-24 13:42:15 +01002263 intel_runtime_pm_get(i915);
Chris Wilson247177d2016-08-15 10:48:47 +01002264 vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
Daniel Vetter0a878712015-10-15 14:23:01 +02002265 cache_level, pte_flags);
Chris Wilson9c870d02016-10-24 13:42:15 +01002266 intel_runtime_pm_put(i915);
Daniel Vetter0a878712015-10-15 14:23:01 +02002267
2268 /*
2269 * Without aliasing PPGTT there's no difference between
2270 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2271 * upgrade to both bound if we bind either to avoid double-binding.
2272 */
Chris Wilson3272db52016-08-04 16:32:32 +01002273 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002274
2275 return 0;
2276}
2277
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002278static void ggtt_unbind_vma(struct i915_vma *vma)
2279{
2280 struct drm_i915_private *i915 = vma->vm->i915;
2281
2282 intel_runtime_pm_get(i915);
2283 vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2284 intel_runtime_pm_put(i915);
2285}
2286
Daniel Vetter0a878712015-10-15 14:23:01 +02002287static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2288 enum i915_cache_level cache_level,
2289 u32 flags)
2290{
Chris Wilson49d73912016-11-29 09:50:08 +00002291 struct drm_i915_private *i915 = vma->vm->i915;
Chris Wilson321d1782015-11-20 10:27:18 +00002292 u32 pte_flags;
Chris Wilsonff685972017-02-15 08:43:42 +00002293 int ret;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002294
Chris Wilsonba7a5742017-02-15 08:43:35 +00002295 if (unlikely(!vma->pages)) {
Chris Wilsonff685972017-02-15 08:43:42 +00002296 ret = i915_get_ggtt_vma_pages(vma);
Chris Wilsonba7a5742017-02-15 08:43:35 +00002297 if (ret)
2298 return ret;
2299 }
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002300
Akash Goel24f3a8c2014-06-17 10:59:42 +05302301 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002302 pte_flags = 0;
2303 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002304 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302305
Chris Wilsonff685972017-02-15 08:43:42 +00002306 if (flags & I915_VMA_LOCAL_BIND) {
2307 struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2308
2309 if (appgtt->base.allocate_va_range) {
2310 ret = appgtt->base.allocate_va_range(&appgtt->base,
2311 vma->node.start,
2312 vma->node.size);
2313 if (ret)
Chris Wilson2f7399a2017-02-27 12:26:53 +00002314 goto err_pages;
Chris Wilsonff685972017-02-15 08:43:42 +00002315 }
2316
2317 appgtt->base.insert_entries(&appgtt->base,
2318 vma->pages, vma->node.start,
2319 cache_level, pte_flags);
2320 }
2321
Chris Wilson3272db52016-08-04 16:32:32 +01002322 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002323 intel_runtime_pm_get(i915);
Chris Wilson321d1782015-11-20 10:27:18 +00002324 vma->vm->insert_entries(vma->vm,
Chris Wilson247177d2016-08-15 10:48:47 +01002325 vma->pages, vma->node.start,
Daniel Vetter08755462015-04-20 09:04:05 -07002326 cache_level, pte_flags);
Chris Wilson9c870d02016-10-24 13:42:15 +01002327 intel_runtime_pm_put(i915);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002328 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002329
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002330 return 0;
Chris Wilson2f7399a2017-02-27 12:26:53 +00002331
2332err_pages:
2333 if (!(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND))) {
2334 if (vma->pages != vma->obj->mm.pages) {
2335 GEM_BUG_ON(!vma->pages);
2336 sg_free_table(vma->pages);
2337 kfree(vma->pages);
2338 }
2339 vma->pages = NULL;
2340 }
2341 return ret;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002342}
2343
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002344static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002345{
Chris Wilson49d73912016-11-29 09:50:08 +00002346 struct drm_i915_private *i915 = vma->vm->i915;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002347
Chris Wilson9c870d02016-10-24 13:42:15 +01002348 if (vma->flags & I915_VMA_GLOBAL_BIND) {
2349 intel_runtime_pm_get(i915);
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002350 vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
Chris Wilson9c870d02016-10-24 13:42:15 +01002351 intel_runtime_pm_put(i915);
2352 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002353
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002354 if (vma->flags & I915_VMA_LOCAL_BIND) {
2355 struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;
2356
2357 vm->clear_range(vm, vma->node.start, vma->size);
2358 }
Daniel Vetter74163902012-02-15 23:50:21 +01002359}
2360
Chris Wilson03ac84f2016-10-28 13:58:36 +01002361void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
2362 struct sg_table *pages)
Daniel Vetter74163902012-02-15 23:50:21 +01002363{
David Weinehall52a05c32016-08-22 13:32:44 +03002364 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2365 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002366 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002367
Chris Wilson307dc252016-08-05 10:14:12 +01002368 if (unlikely(ggtt->do_idle_maps)) {
Chris Wilson228ec872017-03-30 09:53:41 +01002369 if (i915_gem_wait_for_idle(dev_priv, 0)) {
Chris Wilson307dc252016-08-05 10:14:12 +01002370 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2371 /* Wait a bit, in hopes it avoids the hang */
2372 udelay(10);
2373 }
2374 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002375
Chris Wilson03ac84f2016-10-28 13:58:36 +01002376 dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002377}
Daniel Vetter644ec022012-03-26 09:45:40 +02002378
Chris Wilson45b186f2016-12-16 07:46:42 +00002379static void i915_gtt_color_adjust(const struct drm_mm_node *node,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002380 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002381 u64 *start,
2382 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002383{
Chris Wilsona6508de2017-02-06 08:45:47 +00002384 if (node->allocated && node->color != color)
Chris Wilsonf51455d2017-01-10 14:47:34 +00002385 *start += I915_GTT_PAGE_SIZE;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002386
Chris Wilsona6508de2017-02-06 08:45:47 +00002387 /* Also leave a space between the unallocated reserved node after the
2388 * GTT and any objects within the GTT, i.e. we use the color adjustment
2389 * to insert a guard page to prevent prefetches crossing over the
2390 * GTT boundary.
2391 */
Chris Wilsonb44f97f2016-12-16 07:46:40 +00002392 node = list_next_entry(node, node_list);
Chris Wilsona6508de2017-02-06 08:45:47 +00002393 if (node->color != color)
Chris Wilsonf51455d2017-01-10 14:47:34 +00002394 *end -= I915_GTT_PAGE_SIZE;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002395}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002396
Chris Wilson6cde9a02017-02-13 17:15:50 +00002397int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
2398{
2399 struct i915_ggtt *ggtt = &i915->ggtt;
2400 struct i915_hw_ppgtt *ppgtt;
2401 int err;
2402
Chris Wilson57202f42017-02-15 08:43:56 +00002403 ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
Chris Wilson1188bc62017-02-15 08:43:38 +00002404 if (IS_ERR(ppgtt))
2405 return PTR_ERR(ppgtt);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002406
Chris Wilsone565ceb2017-02-15 08:43:55 +00002407 if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
2408 err = -ENODEV;
2409 goto err_ppgtt;
2410 }
2411
Chris Wilson6cde9a02017-02-13 17:15:50 +00002412 if (ppgtt->base.allocate_va_range) {
Chris Wilsone565ceb2017-02-15 08:43:55 +00002413 /* Note we only pre-allocate as far as the end of the global
2414 * GTT. On 48b / 4-level page-tables, the difference is very,
2415 * very significant! We have to preallocate as GVT/vgpu does
2416 * not like the page directory disappearing.
2417 */
Chris Wilson6cde9a02017-02-13 17:15:50 +00002418 err = ppgtt->base.allocate_va_range(&ppgtt->base,
Chris Wilsone565ceb2017-02-15 08:43:55 +00002419 0, ggtt->base.total);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002420 if (err)
Chris Wilson1188bc62017-02-15 08:43:38 +00002421 goto err_ppgtt;
Chris Wilson6cde9a02017-02-13 17:15:50 +00002422 }
2423
Chris Wilson6cde9a02017-02-13 17:15:50 +00002424 i915->mm.aliasing_ppgtt = ppgtt;
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002425
Chris Wilson6cde9a02017-02-13 17:15:50 +00002426 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2427 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2428
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002429 WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
2430 ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;
2431
Chris Wilson6cde9a02017-02-13 17:15:50 +00002432 return 0;
2433
Chris Wilson6cde9a02017-02-13 17:15:50 +00002434err_ppgtt:
Chris Wilson1188bc62017-02-15 08:43:38 +00002435 i915_ppgtt_put(ppgtt);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002436 return err;
2437}
2438
2439void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
2440{
2441 struct i915_ggtt *ggtt = &i915->ggtt;
2442 struct i915_hw_ppgtt *ppgtt;
2443
2444 ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
2445 if (!ppgtt)
2446 return;
2447
Chris Wilson1188bc62017-02-15 08:43:38 +00002448 i915_ppgtt_put(ppgtt);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002449
2450 ggtt->base.bind_vma = ggtt_bind_vma;
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002451 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson6cde9a02017-02-13 17:15:50 +00002452}
2453
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002454int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002455{
Ben Widawskye78891c2013-01-25 16:41:04 -08002456 /* Let GEM Manage all of the aperture.
2457 *
2458 * However, leave one page at the end still bound to the scratch page.
2459 * There are a number of places where the hardware apparently prefetches
2460 * past the end of the object, and we've seen multiple hangs with the
2461 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2462 * aperture. One page should be enough to keep any prefetching inside
2463 * of the aperture.
2464 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002465 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002466 unsigned long hole_start, hole_end;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002467 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002468 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002469
Zhi Wangb02d22a2016-06-16 08:06:59 -04002470 ret = intel_vgt_balloon(dev_priv);
2471 if (ret)
2472 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002473
Chris Wilson95374d72016-10-12 10:05:20 +01002474 /* Reserve a mappable slot for our lockless error capture */
Chris Wilson4e64e552017-02-02 21:04:38 +00002475 ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
2476 PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
2477 0, ggtt->mappable_end,
2478 DRM_MM_INSERT_LOW);
Chris Wilson95374d72016-10-12 10:05:20 +01002479 if (ret)
2480 return ret;
2481
Chris Wilsoned2f3452012-11-15 11:32:19 +00002482 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002483 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002484 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2485 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002486 ggtt->base.clear_range(&ggtt->base, hole_start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002487 hole_end - hole_start);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002488 }
2489
2490 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002491 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002492 ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002493
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002494 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Chris Wilson6cde9a02017-02-13 17:15:50 +00002495 ret = i915_gem_init_aliasing_ppgtt(dev_priv);
Chris Wilson95374d72016-10-12 10:05:20 +01002496 if (ret)
Chris Wilson6cde9a02017-02-13 17:15:50 +00002497 goto err;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002498 }
2499
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002500 return 0;
Chris Wilson95374d72016-10-12 10:05:20 +01002501
Chris Wilson95374d72016-10-12 10:05:20 +01002502err:
2503 drm_mm_remove_node(&ggtt->error_capture);
2504 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002505}
2506
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002507/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002508 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002509 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002510 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002511void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002512{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002513 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson94d4a2a2017-02-10 16:35:22 +00002514 struct i915_vma *vma, *vn;
2515
2516 ggtt->base.closed = true;
2517
2518 mutex_lock(&dev_priv->drm.struct_mutex);
2519 WARN_ON(!list_empty(&ggtt->base.active_list));
2520 list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
2521 WARN_ON(i915_vma_unbind(vma));
2522 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002523
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002524 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002525
Chris Wilson1188bc62017-02-15 08:43:38 +00002526 mutex_lock(&dev_priv->drm.struct_mutex);
2527 i915_gem_fini_aliasing_ppgtt(dev_priv);
2528
Chris Wilson95374d72016-10-12 10:05:20 +01002529 if (drm_mm_node_allocated(&ggtt->error_capture))
2530 drm_mm_remove_node(&ggtt->error_capture);
2531
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002532 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002533 intel_vgt_deballoon(dev_priv);
Matthew Aulded9724d2016-11-17 21:04:10 +00002534 i915_address_space_fini(&ggtt->base);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002535 }
2536
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002537 ggtt->base.cleanup(&ggtt->base);
Chris Wilson1188bc62017-02-15 08:43:38 +00002538 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002539
2540 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002541 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002542}
Daniel Vetter70e32542014-08-06 15:04:57 +02002543
Daniel Vetter2c642b02015-04-14 17:35:26 +02002544static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002545{
2546 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2547 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2548 return snb_gmch_ctl << 20;
2549}
2550
Daniel Vetter2c642b02015-04-14 17:35:26 +02002551static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002552{
2553 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2554 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2555 if (bdw_gmch_ctl)
2556 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002557
2558#ifdef CONFIG_X86_32
2559 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2560 if (bdw_gmch_ctl > 4)
2561 bdw_gmch_ctl = 4;
2562#endif
2563
Ben Widawsky9459d252013-11-03 16:53:55 -08002564 return bdw_gmch_ctl << 20;
2565}
2566
Daniel Vetter2c642b02015-04-14 17:35:26 +02002567static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002568{
2569 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2570 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2571
2572 if (gmch_ctrl)
2573 return 1 << (20 + gmch_ctrl);
2574
2575 return 0;
2576}
2577
Daniel Vetter2c642b02015-04-14 17:35:26 +02002578static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002579{
2580 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2581 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2582 return snb_gmch_ctl << 25; /* 32 MB units */
2583}
2584
Daniel Vetter2c642b02015-04-14 17:35:26 +02002585static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002586{
2587 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2588 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2589 return bdw_gmch_ctl << 25; /* 32 MB units */
2590}
2591
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002592static size_t chv_get_stolen_size(u16 gmch_ctrl)
2593{
2594 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2595 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2596
2597 /*
2598 * 0x0 to 0x10: 32MB increments starting at 0MB
2599 * 0x11 to 0x16: 4MB increments starting at 8MB
2600 * 0x17 to 0x1d: 4MB increments start at 36MB
2601 */
2602 if (gmch_ctrl < 0x11)
2603 return gmch_ctrl << 25;
2604 else if (gmch_ctrl < 0x17)
2605 return (gmch_ctrl - 0x11 + 2) << 22;
2606 else
2607 return (gmch_ctrl - 0x17 + 9) << 22;
2608}
2609
Damien Lespiau66375012014-01-09 18:02:46 +00002610static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2611{
2612 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2613 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2614
2615 if (gen9_gmch_ctl < 0xf0)
2616 return gen9_gmch_ctl << 25; /* 32 MB units */
2617 else
2618 /* 4MB increments starting at 0xf0 for 4MB */
2619 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2620}
2621
Chris Wilson34c998b2016-08-04 07:52:24 +01002622static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002623{
Chris Wilson49d73912016-11-29 09:50:08 +00002624 struct drm_i915_private *dev_priv = ggtt->base.i915;
2625 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002626 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002627 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002628
2629 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002630 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002631
Imre Deak2a073f892015-03-27 13:07:33 +02002632 /*
2633 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2634 * dropped. For WC mappings in general we have 64 byte burst writes
2635 * when the WC buffer is flushed, so we can't use it, but have to
2636 * resort to an uncached mapping. The WC issue is easily caught by the
2637 * readback check when writing GTT PTE entries.
2638 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002639 if (IS_GEN9_LP(dev_priv))
Chris Wilson34c998b2016-08-04 07:52:24 +01002640 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002641 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002642 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002643 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002644 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002645 return -ENOMEM;
2646 }
2647
Chris Wilson84486612017-02-15 08:43:40 +00002648 ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002649 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002650 DRM_ERROR("Scratch setup failed\n");
2651 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002652 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002653 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002654 }
2655
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002656 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002657}
2658
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002659/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2660 * bits. When using advanced contexts each context stores its own PAT, but
2661 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002662static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002663{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002664 u64 pat;
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002665
2666 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2667 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2668 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2669 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2670 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2671 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2672 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2673 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2674
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002675 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002676 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2677 * so RTL will always use the value corresponding to
2678 * pat_sel = 000".
2679 * So let's disable cache for GGTT to avoid screen corruptions.
2680 * MOCS still can be used though.
2681 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2682 * before this patch, i.e. the same uncached + snooping access
2683 * like on gen6/7 seems to be in effect.
2684 * - So this just fixes blitter/render access. Again it looks
2685 * like it's not just uncached access, but uncached + snooping.
2686 * So we can still hold onto all our assumptions wrt cpu
2687 * clflushing on LLC machines.
2688 */
2689 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2690
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002691 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2692 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002693 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2694 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002695}
2696
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002697static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2698{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002699 u64 pat;
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002700
2701 /*
2702 * Map WB on BDW to snooped on CHV.
2703 *
2704 * Only the snoop bit has meaning for CHV, the rest is
2705 * ignored.
2706 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002707 * The hardware will never snoop for certain types of accesses:
2708 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2709 * - PPGTT page tables
2710 * - some other special cycles
2711 *
2712 * As with BDW, we also need to consider the following for GT accesses:
2713 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2714 * so RTL will always use the value corresponding to
2715 * pat_sel = 000".
2716 * Which means we must set the snoop bit in PAT entry 0
2717 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002718 */
2719 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2720 GEN8_PPAT(1, 0) |
2721 GEN8_PPAT(2, 0) |
2722 GEN8_PPAT(3, 0) |
2723 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2724 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2725 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2726 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2727
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002728 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2729 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002730}
2731
Chris Wilson34c998b2016-08-04 07:52:24 +01002732static void gen6_gmch_remove(struct i915_address_space *vm)
2733{
2734 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2735
2736 iounmap(ggtt->gsm);
Chris Wilson84486612017-02-15 08:43:40 +00002737 cleanup_scratch_page(vm);
Chris Wilson34c998b2016-08-04 07:52:24 +01002738}
2739
Joonas Lahtinend507d732016-03-18 10:42:58 +02002740static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08002741{
Chris Wilson49d73912016-11-29 09:50:08 +00002742 struct drm_i915_private *dev_priv = ggtt->base.i915;
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002743 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002744 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08002745 u16 snb_gmch_ctl;
Ben Widawsky63340132013-11-04 19:32:22 -08002746
2747 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002748 ggtt->mappable_base = pci_resource_start(pdev, 2);
2749 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08002750
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002751 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
2752 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
Ben Widawsky63340132013-11-04 19:32:22 -08002753
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002754 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08002755
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002756 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002757 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01002758 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002759 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002760 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01002761 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002762 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002763 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01002764 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002765 }
Ben Widawsky63340132013-11-04 19:32:22 -08002766
Chris Wilson34c998b2016-08-04 07:52:24 +01002767 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002768
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002769 if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002770 chv_setup_private_ppat(dev_priv);
2771 else
2772 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002773
Chris Wilson34c998b2016-08-04 07:52:24 +01002774 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02002775 ggtt->base.bind_vma = ggtt_bind_vma;
2776 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05302777 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002778 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01002779 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002780 ggtt->base.clear_range = gen8_ggtt_clear_range;
2781
2782 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002783
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002784 ggtt->invalidate = gen6_ggtt_invalidate;
2785
Chris Wilson34c998b2016-08-04 07:52:24 +01002786 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08002787}
2788
Joonas Lahtinend507d732016-03-18 10:42:58 +02002789static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002790{
Chris Wilson49d73912016-11-29 09:50:08 +00002791 struct drm_i915_private *dev_priv = ggtt->base.i915;
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002792 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002793 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002794 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002795
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002796 ggtt->mappable_base = pci_resource_start(pdev, 2);
2797 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08002798
Ben Widawskybaa09f52013-01-24 13:49:57 -08002799 /* 64/512MB is the current min/max we actually know of, but this is just
2800 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002801 */
Chris Wilson34c998b2016-08-04 07:52:24 +01002802 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002803 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002804 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002805 }
2806
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002807 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
2808 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
2809 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002810
Joonas Lahtinend507d732016-03-18 10:42:58 +02002811 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002812
Chris Wilson34c998b2016-08-04 07:52:24 +01002813 size = gen6_get_total_gtt_size(snb_gmch_ctl);
2814 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002815
Joonas Lahtinend507d732016-03-18 10:42:58 +02002816 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05302817 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02002818 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
2819 ggtt->base.bind_vma = ggtt_bind_vma;
2820 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01002821 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002822
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002823 ggtt->invalidate = gen6_ggtt_invalidate;
2824
Chris Wilson34c998b2016-08-04 07:52:24 +01002825 if (HAS_EDRAM(dev_priv))
2826 ggtt->base.pte_encode = iris_pte_encode;
2827 else if (IS_HASWELL(dev_priv))
2828 ggtt->base.pte_encode = hsw_pte_encode;
2829 else if (IS_VALLEYVIEW(dev_priv))
2830 ggtt->base.pte_encode = byt_pte_encode;
2831 else if (INTEL_GEN(dev_priv) >= 7)
2832 ggtt->base.pte_encode = ivb_pte_encode;
2833 else
2834 ggtt->base.pte_encode = snb_pte_encode;
2835
2836 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002837}
2838
Chris Wilson34c998b2016-08-04 07:52:24 +01002839static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002840{
Chris Wilson34c998b2016-08-04 07:52:24 +01002841 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08002842}
2843
Joonas Lahtinend507d732016-03-18 10:42:58 +02002844static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002845{
Chris Wilson49d73912016-11-29 09:50:08 +00002846 struct drm_i915_private *dev_priv = ggtt->base.i915;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002847 int ret;
2848
Chris Wilson91c8a322016-07-05 10:40:23 +01002849 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002850 if (!ret) {
2851 DRM_ERROR("failed to set up gmch\n");
2852 return -EIO;
2853 }
2854
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00002855 intel_gtt_get(&ggtt->base.total,
2856 &ggtt->stolen_size,
2857 &ggtt->mappable_base,
2858 &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002859
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002860 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05302861 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02002862 ggtt->base.insert_entries = i915_ggtt_insert_entries;
2863 ggtt->base.clear_range = i915_ggtt_clear_range;
2864 ggtt->base.bind_vma = ggtt_bind_vma;
2865 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01002866 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002867
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002868 ggtt->invalidate = gmch_ggtt_invalidate;
2869
Joonas Lahtinend507d732016-03-18 10:42:58 +02002870 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002871 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2872
Ben Widawskybaa09f52013-01-24 13:49:57 -08002873 return 0;
2874}
2875
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002876/**
Chris Wilson0088e522016-08-04 07:52:21 +01002877 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002878 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002879 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002880int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002881{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002882 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002883 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002884
Chris Wilson49d73912016-11-29 09:50:08 +00002885 ggtt->base.i915 = dev_priv;
Chris Wilson84486612017-02-15 08:43:40 +00002886 ggtt->base.dma = &dev_priv->drm.pdev->dev;
Mika Kuoppalac114f762015-06-25 18:35:13 +03002887
Chris Wilson34c998b2016-08-04 07:52:24 +01002888 if (INTEL_GEN(dev_priv) <= 5)
2889 ret = i915_gmch_probe(ggtt);
2890 else if (INTEL_GEN(dev_priv) < 8)
2891 ret = gen6_gmch_probe(ggtt);
2892 else
2893 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002894 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002895 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002896
Chris Wilsondb9309a2017-01-05 15:30:23 +00002897 /* Trim the GGTT to fit the GuC mappable upper range (when enabled).
2898 * This is easier than doing range restriction on the fly, as we
2899 * currently don't have any bits spare to pass in this upper
2900 * restriction!
2901 */
2902 if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
2903 ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
2904 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
2905 }
2906
Chris Wilsonc890e2d2016-03-18 10:42:59 +02002907 if ((ggtt->base.total - 1) >> 32) {
2908 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002909 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02002910 ggtt->base.total >> 20);
2911 ggtt->base.total = 1ULL << 32;
2912 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
2913 }
2914
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002915 if (ggtt->mappable_end > ggtt->base.total) {
2916 DRM_ERROR("mappable aperture extends past end of GGTT,"
2917 " aperture=%llx, total=%llx\n",
2918 ggtt->mappable_end, ggtt->base.total);
2919 ggtt->mappable_end = ggtt->base.total;
2920 }
2921
Ben Widawskybaa09f52013-01-24 13:49:57 -08002922 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002923 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002924 ggtt->base.total >> 20);
2925 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00002926 DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002927#ifdef CONFIG_INTEL_IOMMU
2928 if (intel_iommu_gfx_mapped)
2929 DRM_INFO("VT-d active for gfx access\n");
2930#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002931
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002932 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01002933}
2934
2935/**
2936 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002937 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01002938 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002939int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01002940{
Chris Wilson0088e522016-08-04 07:52:21 +01002941 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2942 int ret;
2943
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002944 INIT_LIST_HEAD(&dev_priv->vm_list);
2945
Chris Wilsona6508de2017-02-06 08:45:47 +00002946 /* Note that we use page colouring to enforce a guard page at the
2947 * end of the address space. This is required as the CS may prefetch
2948 * beyond the end of the batch buffer, across the page boundary,
2949 * and beyond the end of the GTT if we do not provide a guard.
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002950 */
Chris Wilson80b204b2016-10-28 13:58:58 +01002951 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson80b204b2016-10-28 13:58:58 +01002952 i915_address_space_init(&ggtt->base, dev_priv, "[global]");
Chris Wilsona6508de2017-02-06 08:45:47 +00002953 if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002954 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
Chris Wilson80b204b2016-10-28 13:58:58 +01002955 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002956
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002957 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
2958 dev_priv->ggtt.mappable_base,
2959 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002960 ret = -EIO;
2961 goto out_gtt_cleanup;
2962 }
2963
2964 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
2965
Chris Wilson0088e522016-08-04 07:52:21 +01002966 /*
2967 * Initialise stolen early so that we may reserve preallocated
2968 * objects for the BIOS to KMS transition.
2969 */
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00002970 ret = i915_gem_init_stolen(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01002971 if (ret)
2972 goto out_gtt_cleanup;
2973
2974 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02002975
2976out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002977 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02002978 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002979}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002980
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002981int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002982{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002983 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03002984 return -EIO;
2985
2986 return 0;
2987}
2988
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002989void i915_ggtt_enable_guc(struct drm_i915_private *i915)
2990{
2991 i915->ggtt.invalidate = guc_ggtt_invalidate;
2992}
2993
2994void i915_ggtt_disable_guc(struct drm_i915_private *i915)
2995{
2996 i915->ggtt.invalidate = gen6_ggtt_invalidate;
2997}
2998
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002999void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
Daniel Vetterfa423312015-04-14 17:35:23 +02003000{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003001 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003002 struct drm_i915_gem_object *obj, *on;
Daniel Vetterfa423312015-04-14 17:35:23 +02003003
Chris Wilsondc979972016-05-10 14:10:04 +01003004 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003005
3006 /* First fill our portion of the GTT with scratch pages */
Chris Wilson381b9432017-02-15 08:43:54 +00003007 ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
Daniel Vetterfa423312015-04-14 17:35:23 +02003008
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003009 ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */
3010
3011 /* clflush objects bound into the GGTT and rebind them. */
3012 list_for_each_entry_safe(obj, on,
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003013 &dev_priv->mm.bound_list, global_link) {
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003014 bool ggtt_bound = false;
3015 struct i915_vma *vma;
3016
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003017 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003018 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003019 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003020
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003021 if (!i915_vma_unbind(vma))
3022 continue;
3023
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003024 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3025 PIN_UPDATE));
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003026 ggtt_bound = true;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003027 }
3028
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003029 if (ggtt_bound)
Chris Wilson975f7ff2016-05-14 07:26:34 +01003030 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003031 }
3032
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003033 ggtt->base.closed = false;
3034
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003035 if (INTEL_GEN(dev_priv) >= 8) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003036 if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
Daniel Vetterfa423312015-04-14 17:35:23 +02003037 chv_setup_private_ppat(dev_priv);
3038 else
3039 bdw_setup_private_ppat(dev_priv);
3040
3041 return;
3042 }
3043
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003044 if (USES_PPGTT(dev_priv)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003045 struct i915_address_space *vm;
3046
Daniel Vetterfa423312015-04-14 17:35:23 +02003047 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003048 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003049
Chris Wilson2bfa9962016-08-04 07:52:25 +01003050 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003051 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003052 else
3053 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003054
Chris Wilson16a011c2017-02-15 08:43:45 +00003055 gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetterfa423312015-04-14 17:35:23 +02003056 }
3057 }
3058
Chris Wilson7c3f86b2017-01-12 11:00:49 +00003059 i915_ggtt_invalidate(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003060}
3061
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003062static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003063rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003064 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003065 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003066 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003067{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003068 unsigned int column, row;
3069 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003070
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003071 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003072 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003073 for (row = 0; row < height; row++) {
3074 st->nents++;
3075 /* We don't need the pages, but need to initialize
3076 * the entries so the sg list can be happily traversed.
3077 * The only thing we need are DMA addresses.
3078 */
3079 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003080 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003081 sg_dma_len(sg) = PAGE_SIZE;
3082 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003083 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003084 }
3085 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003086
3087 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003088}
3089
Chris Wilsonba7a5742017-02-15 08:43:35 +00003090static noinline struct sg_table *
3091intel_rotate_pages(struct intel_rotation_info *rot_info,
3092 struct drm_i915_gem_object *obj)
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003093{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00003094 const unsigned long n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003095 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003096 struct sgt_iter sgt_iter;
3097 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003098 unsigned long i;
3099 dma_addr_t *page_addr_list;
3100 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003101 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003102 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003103
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003104 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003105 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003106 sizeof(dma_addr_t),
3107 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003108 if (!page_addr_list)
3109 return ERR_PTR(ret);
3110
3111 /* Allocate target SG list. */
3112 st = kmalloc(sizeof(*st), GFP_KERNEL);
3113 if (!st)
3114 goto err_st_alloc;
3115
Ville Syrjälä6687c902015-09-15 13:16:41 +03003116 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003117 if (ret)
3118 goto err_sg_alloc;
3119
3120 /* Populate source page list from the object. */
3121 i = 0;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003122 for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
Dave Gordon85d12252016-05-20 11:54:06 +01003123 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003124
Dave Gordon85d12252016-05-20 11:54:06 +01003125 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003126 st->nents = 0;
3127 sg = st->sgl;
3128
Ville Syrjälä6687c902015-09-15 13:16:41 +03003129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3130 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3131 rot_info->plane[i].width, rot_info->plane[i].height,
3132 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003133 }
3134
Ville Syrjälä6687c902015-09-15 13:16:41 +03003135 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3136 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003137
3138 drm_free_large(page_addr_list);
3139
3140 return st;
3141
3142err_sg_alloc:
3143 kfree(st);
3144err_st_alloc:
3145 drm_free_large(page_addr_list);
3146
Ville Syrjälä6687c902015-09-15 13:16:41 +03003147 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3148 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3149
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003150 return ERR_PTR(ret);
3151}
3152
Chris Wilsonba7a5742017-02-15 08:43:35 +00003153static noinline struct sg_table *
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003154intel_partial_pages(const struct i915_ggtt_view *view,
3155 struct drm_i915_gem_object *obj)
3156{
3157 struct sg_table *st;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003158 struct scatterlist *sg, *iter;
Chris Wilson8bab11932017-01-14 00:28:25 +00003159 unsigned int count = view->partial.size;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003160 unsigned int offset;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003161 int ret = -ENOMEM;
3162
3163 st = kmalloc(sizeof(*st), GFP_KERNEL);
3164 if (!st)
3165 goto err_st_alloc;
3166
Chris Wilsond2a84a72016-10-28 13:58:34 +01003167 ret = sg_alloc_table(st, count, GFP_KERNEL);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003168 if (ret)
3169 goto err_sg_alloc;
3170
Chris Wilson8bab11932017-01-14 00:28:25 +00003171 iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
Chris Wilsond2a84a72016-10-28 13:58:34 +01003172 GEM_BUG_ON(!iter);
3173
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003174 sg = st->sgl;
3175 st->nents = 0;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003176 do {
3177 unsigned int len;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003178
Chris Wilsond2a84a72016-10-28 13:58:34 +01003179 len = min(iter->length - (offset << PAGE_SHIFT),
3180 count << PAGE_SHIFT);
3181 sg_set_page(sg, NULL, len, 0);
3182 sg_dma_address(sg) =
3183 sg_dma_address(iter) + (offset << PAGE_SHIFT);
3184 sg_dma_len(sg) = len;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003185
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003186 st->nents++;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003187 count -= len >> PAGE_SHIFT;
3188 if (count == 0) {
3189 sg_mark_end(sg);
3190 return st;
3191 }
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003192
Chris Wilsond2a84a72016-10-28 13:58:34 +01003193 sg = __sg_next(sg);
3194 iter = __sg_next(iter);
3195 offset = 0;
3196 } while (1);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003197
3198err_sg_alloc:
3199 kfree(st);
3200err_st_alloc:
3201 return ERR_PTR(ret);
3202}
3203
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003204static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003205i915_get_ggtt_vma_pages(struct i915_vma *vma)
3206{
Chris Wilsonba7a5742017-02-15 08:43:35 +00003207 int ret;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003208
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003209 /* The vma->pages are only valid within the lifespan of the borrowed
3210 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
3211 * must be the vma->pages. A simple rule is that vma->pages must only
3212 * be accessed when the obj->mm.pages are pinned.
3213 */
3214 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));
3215
Chris Wilsonba7a5742017-02-15 08:43:35 +00003216 switch (vma->ggtt_view.type) {
3217 case I915_GGTT_VIEW_NORMAL:
3218 vma->pages = vma->obj->mm.pages;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003219 return 0;
3220
Chris Wilsonba7a5742017-02-15 08:43:35 +00003221 case I915_GGTT_VIEW_ROTATED:
Chris Wilson247177d2016-08-15 10:48:47 +01003222 vma->pages =
Chris Wilsonba7a5742017-02-15 08:43:35 +00003223 intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
3224 break;
3225
3226 case I915_GGTT_VIEW_PARTIAL:
Chris Wilson247177d2016-08-15 10:48:47 +01003227 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Chris Wilsonba7a5742017-02-15 08:43:35 +00003228 break;
3229
3230 default:
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003231 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3232 vma->ggtt_view.type);
Chris Wilsonba7a5742017-02-15 08:43:35 +00003233 return -EINVAL;
3234 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003235
Chris Wilsonba7a5742017-02-15 08:43:35 +00003236 ret = 0;
3237 if (unlikely(IS_ERR(vma->pages))) {
Chris Wilson247177d2016-08-15 10:48:47 +01003238 ret = PTR_ERR(vma->pages);
3239 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003240 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3241 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003242 }
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003243 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003244}
3245
Chris Wilsone007b192017-01-11 11:23:10 +00003246/**
Chris Wilson625d9882017-01-11 11:23:11 +00003247 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
Chris Wilsona4dbf7c2017-01-12 16:45:59 +00003248 * @vm: the &struct i915_address_space
3249 * @node: the &struct drm_mm_node (typically i915_vma.mode)
3250 * @size: how much space to allocate inside the GTT,
3251 * must be #I915_GTT_PAGE_SIZE aligned
3252 * @offset: where to insert inside the GTT,
3253 * must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
3254 * (@offset + @size) must fit within the address space
3255 * @color: color to apply to node, if this node is not from a VMA,
3256 * color must be #I915_COLOR_UNEVICTABLE
3257 * @flags: control search and eviction behaviour
Chris Wilson625d9882017-01-11 11:23:11 +00003258 *
3259 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
3260 * the address space (using @size and @color). If the @node does not fit, it
3261 * tries to evict any overlapping nodes from the GTT, including any
3262 * neighbouring nodes if the colors do not match (to ensure guard pages between
3263 * differing domains). See i915_gem_evict_for_node() for the gory details
3264 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
3265 * evicting active overlapping objects, and any overlapping node that is pinned
3266 * or marked as unevictable will also result in failure.
3267 *
3268 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
3269 * asked to wait for eviction and interrupted.
3270 */
3271int i915_gem_gtt_reserve(struct i915_address_space *vm,
3272 struct drm_mm_node *node,
3273 u64 size, u64 offset, unsigned long color,
3274 unsigned int flags)
3275{
3276 int err;
3277
3278 GEM_BUG_ON(!size);
3279 GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
3280 GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
3281 GEM_BUG_ON(range_overflows(offset, size, vm->total));
Chris Wilson3fec7ec2017-01-15 13:47:46 +00003282 GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
Chris Wilson9734ad12017-01-15 17:27:40 +00003283 GEM_BUG_ON(drm_mm_node_allocated(node));
Chris Wilson625d9882017-01-11 11:23:11 +00003284
3285 node->size = size;
3286 node->start = offset;
3287 node->color = color;
3288
3289 err = drm_mm_reserve_node(&vm->mm, node);
3290 if (err != -ENOSPC)
3291 return err;
3292
3293 err = i915_gem_evict_for_node(vm, node, flags);
3294 if (err == 0)
3295 err = drm_mm_reserve_node(&vm->mm, node);
3296
3297 return err;
3298}
3299
Chris Wilson606fec92017-01-11 11:23:12 +00003300static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
3301{
3302 u64 range, addr;
3303
3304 GEM_BUG_ON(range_overflows(start, len, end));
3305 GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));
3306
3307 range = round_down(end - len, align) - round_up(start, align);
3308 if (range) {
3309 if (sizeof(unsigned long) == sizeof(u64)) {
3310 addr = get_random_long();
3311 } else {
3312 addr = get_random_int();
3313 if (range > U32_MAX) {
3314 addr <<= 32;
3315 addr |= get_random_int();
3316 }
3317 }
3318 div64_u64_rem(addr, range, &addr);
3319 start += addr;
3320 }
3321
3322 return round_up(start, align);
3323}
3324
Chris Wilson625d9882017-01-11 11:23:11 +00003325/**
Chris Wilsone007b192017-01-11 11:23:10 +00003326 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
Chris Wilsona4dbf7c2017-01-12 16:45:59 +00003327 * @vm: the &struct i915_address_space
3328 * @node: the &struct drm_mm_node (typically i915_vma.node)
3329 * @size: how much space to allocate inside the GTT,
3330 * must be #I915_GTT_PAGE_SIZE aligned
3331 * @alignment: required alignment of starting offset, may be 0 but
3332 * if specified, this must be a power-of-two and at least
3333 * #I915_GTT_MIN_ALIGNMENT
3334 * @color: color to apply to node
3335 * @start: start of any range restriction inside GTT (0 for all),
Chris Wilsone007b192017-01-11 11:23:10 +00003336 * must be #I915_GTT_PAGE_SIZE aligned
Chris Wilsona4dbf7c2017-01-12 16:45:59 +00003337 * @end: end of any range restriction inside GTT (U64_MAX for all),
3338 * must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
3339 * @flags: control search and eviction behaviour
Chris Wilsone007b192017-01-11 11:23:10 +00003340 *
3341 * i915_gem_gtt_insert() first searches for an available hole into which
3342 * is can insert the node. The hole address is aligned to @alignment and
3343 * its @size must then fit entirely within the [@start, @end] bounds. The
3344 * nodes on either side of the hole must match @color, or else a guard page
3345 * will be inserted between the two nodes (or the node evicted). If no
Chris Wilson606fec92017-01-11 11:23:12 +00003346 * suitable hole is found, first a victim is randomly selected and tested
3347 * for eviction, otherwise then the LRU list of objects within the GTT
Chris Wilsone007b192017-01-11 11:23:10 +00003348 * is scanned to find the first set of replacement nodes to create the hole.
3349 * Those old overlapping nodes are evicted from the GTT (and so must be
3350 * rebound before any future use). Any node that is currently pinned cannot
3351 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
3352 * active and #PIN_NONBLOCK is specified, that node is also skipped when
3353 * searching for an eviction candidate. See i915_gem_evict_something() for
3354 * the gory details on the eviction algorithm.
3355 *
3356 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
3357 * asked to wait for eviction and interrupted.
3358 */
3359int i915_gem_gtt_insert(struct i915_address_space *vm,
3360 struct drm_mm_node *node,
3361 u64 size, u64 alignment, unsigned long color,
3362 u64 start, u64 end, unsigned int flags)
3363{
Chris Wilson4e64e552017-02-02 21:04:38 +00003364 enum drm_mm_insert_mode mode;
Chris Wilson606fec92017-01-11 11:23:12 +00003365 u64 offset;
Chris Wilsone007b192017-01-11 11:23:10 +00003366 int err;
3367
3368 lockdep_assert_held(&vm->i915->drm.struct_mutex);
3369 GEM_BUG_ON(!size);
3370 GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
3371 GEM_BUG_ON(alignment && !is_power_of_2(alignment));
3372 GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
3373 GEM_BUG_ON(start >= end);
3374 GEM_BUG_ON(start > 0 && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
3375 GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
Chris Wilson3fec7ec2017-01-15 13:47:46 +00003376 GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
Chris Wilson9734ad12017-01-15 17:27:40 +00003377 GEM_BUG_ON(drm_mm_node_allocated(node));
Chris Wilsone007b192017-01-11 11:23:10 +00003378
3379 if (unlikely(range_overflows(start, size, end)))
3380 return -ENOSPC;
3381
3382 if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
3383 return -ENOSPC;
3384
Chris Wilson4e64e552017-02-02 21:04:38 +00003385 mode = DRM_MM_INSERT_BEST;
3386 if (flags & PIN_HIGH)
3387 mode = DRM_MM_INSERT_HIGH;
3388 if (flags & PIN_MAPPABLE)
3389 mode = DRM_MM_INSERT_LOW;
Chris Wilsone007b192017-01-11 11:23:10 +00003390
3391 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3392 * so we know that we always have a minimum alignment of 4096.
3393 * The drm_mm range manager is optimised to return results
3394 * with zero alignment, so where possible use the optimal
3395 * path.
3396 */
3397 BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
3398 if (alignment <= I915_GTT_MIN_ALIGNMENT)
3399 alignment = 0;
3400
Chris Wilson4e64e552017-02-02 21:04:38 +00003401 err = drm_mm_insert_node_in_range(&vm->mm, node,
3402 size, alignment, color,
3403 start, end, mode);
Chris Wilsone007b192017-01-11 11:23:10 +00003404 if (err != -ENOSPC)
3405 return err;
3406
Chris Wilson606fec92017-01-11 11:23:12 +00003407 /* No free space, pick a slot at random.
3408 *
3409 * There is a pathological case here using a GTT shared between
3410 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
3411 *
3412 * |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
3413 * (64k objects) (448k objects)
3414 *
3415 * Now imagine that the eviction LRU is ordered top-down (just because
3416 * pathology meets real life), and that we need to evict an object to
3417 * make room inside the aperture. The eviction scan then has to walk
3418 * the 448k list before it finds one within range. And now imagine that
3419 * it has to search for a new hole between every byte inside the memcpy,
3420 * for several simultaneous clients.
3421 *
3422 * On a full-ppgtt system, if we have run out of available space, there
3423 * will be lots and lots of objects in the eviction list! Again,
3424 * searching that LRU list may be slow if we are also applying any
3425 * range restrictions (e.g. restriction to low 4GiB) and so, for
3426 * simplicity and similarilty between different GTT, try the single
3427 * random replacement first.
3428 */
3429 offset = random_offset(start, end,
3430 size, alignment ?: I915_GTT_MIN_ALIGNMENT);
3431 err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
3432 if (err != -ENOSPC)
3433 return err;
3434
3435 /* Randomly selected placement is pinned, do a search */
Chris Wilsone007b192017-01-11 11:23:10 +00003436 err = i915_gem_evict_something(vm, size, alignment, color,
3437 start, end, flags);
3438 if (err)
3439 return err;
3440
Chris Wilson4e64e552017-02-02 21:04:38 +00003441 return drm_mm_insert_node_in_range(&vm->mm, node,
3442 size, alignment, color,
3443 start, end, DRM_MM_INSERT_EVICT);
Chris Wilsone007b192017-01-11 11:23:10 +00003444}
Chris Wilson3b5bb0a2017-02-13 17:15:18 +00003445
3446#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3447#include "selftests/mock_gtt.c"
Chris Wilson1c428192017-02-13 17:15:38 +00003448#include "selftests/i915_gem_gtt.c"
Chris Wilson3b5bb0a2017-02-13 17:15:18 +00003449#endif