blob: 7ad0e0b5019d29d0df49cbd3a1006e8e187d9edf [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
94static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020095 324000, 432000, 540000 };
96static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030097
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070098/**
99 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
100 * @intel_dp: DP struct
101 *
102 * If a CPU or PCH DP output is attached to an eDP panel, this function
103 * will return true, and false otherwise.
104 */
105static bool is_edp(struct intel_dp *intel_dp)
106{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200107 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
108
109 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700110}
111
Imre Deak68b4d822013-05-08 13:14:06 +0300112static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700113{
Imre Deak68b4d822013-05-08 13:14:06 +0300114 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
115
116 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700117}
118
Chris Wilsondf0e9242010-09-09 16:20:55 +0100119static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
120{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200121 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100122}
123
Chris Wilsonea5b2132010-08-04 13:50:23 +0100124static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300125static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100126static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300127static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300128static void vlv_steal_power_sequencer(struct drm_device *dev,
129 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700130
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200131static int
132intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700134 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
136 switch (max_link_bw) {
137 case DP_LINK_BW_1_62:
138 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200139 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300140 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300142 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
143 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 max_link_bw = DP_LINK_BW_1_62;
145 break;
146 }
147 return max_link_bw;
148}
149
Paulo Zanonieeb63242014-05-06 14:56:50 +0300150static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
151{
152 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
153 struct drm_device *dev = intel_dig_port->base.base.dev;
154 u8 source_max, sink_max;
155
156 source_max = 4;
157 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
158 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
159 source_max = 2;
160
161 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
162
163 return min(source_max, sink_max);
164}
165
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400166/*
167 * The units on the numbers in the next two are... bizarre. Examples will
168 * make it clearer; this one parallels an example in the eDP spec.
169 *
170 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
171 *
172 * 270000 * 1 * 8 / 10 == 216000
173 *
174 * The actual data capacity of that configuration is 2.16Gbit/s, so the
175 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
176 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
177 * 119000. At 18bpp that's 2142000 kilobits per second.
178 *
179 * Thus the strange-looking division by 10 in intel_dp_link_required, to
180 * get the result in decakilobits instead of kilobits.
181 */
182
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183static int
Keith Packardc8982612012-01-25 08:16:25 -0800184intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400186 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187}
188
189static int
Dave Airliefe27d532010-06-30 11:46:17 +1000190intel_dp_max_data_rate(int max_link_clock, int max_lanes)
191{
192 return (max_link_clock * max_lanes * 8) / 10;
193}
194
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000195static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700196intel_dp_mode_valid(struct drm_connector *connector,
197 struct drm_display_mode *mode)
198{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100199 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300200 struct intel_connector *intel_connector = to_intel_connector(connector);
201 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100202 int target_clock = mode->clock;
203 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700204
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 if (is_edp(intel_dp) && fixed_mode) {
206 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
208
Jani Nikuladd06f902012-10-19 14:51:50 +0300209 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200211
212 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 }
214
Ville Syrjälä50fec212015-03-12 17:10:34 +0200215 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300216 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100217
218 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
219 mode_rate = intel_dp_link_required(target_clock, 18);
220
221 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200222 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700223
224 if (mode->clock < 10000)
225 return MODE_CLOCK_LOW;
226
Daniel Vetter0af78a22012-05-23 11:30:55 +0200227 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
228 return MODE_H_ILLEGAL;
229
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230 return MODE_OK;
231}
232
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800233uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700234{
235 int i;
236 uint32_t v = 0;
237
238 if (src_bytes > 4)
239 src_bytes = 4;
240 for (i = 0; i < src_bytes; i++)
241 v |= ((uint32_t) src[i]) << ((3-i) * 8);
242 return v;
243}
244
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000245static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700246{
247 int i;
248 if (dst_bytes > 4)
249 dst_bytes = 4;
250 for (i = 0; i < dst_bytes; i++)
251 dst[i] = src >> ((3-i) * 8);
252}
253
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700254/* hrawclock is 1/4 the FSB frequency */
255static int
256intel_hrawclk(struct drm_device *dev)
257{
258 struct drm_i915_private *dev_priv = dev->dev_private;
259 uint32_t clkcfg;
260
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530261 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
262 if (IS_VALLEYVIEW(dev))
263 return 200;
264
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700265 clkcfg = I915_READ(CLKCFG);
266 switch (clkcfg & CLKCFG_FSB_MASK) {
267 case CLKCFG_FSB_400:
268 return 100;
269 case CLKCFG_FSB_533:
270 return 133;
271 case CLKCFG_FSB_667:
272 return 166;
273 case CLKCFG_FSB_800:
274 return 200;
275 case CLKCFG_FSB_1067:
276 return 266;
277 case CLKCFG_FSB_1333:
278 return 333;
279 /* these two are just a guess; one of them might be right */
280 case CLKCFG_FSB_1600:
281 case CLKCFG_FSB_1600_ALT:
282 return 400;
283 default:
284 return 133;
285 }
286}
287
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294
Ville Syrjälä773538e82014-09-04 14:54:56 +0300295static void pps_lock(struct intel_dp *intel_dp)
296{
297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
298 struct intel_encoder *encoder = &intel_dig_port->base;
299 struct drm_device *dev = encoder->base.dev;
300 struct drm_i915_private *dev_priv = dev->dev_private;
301 enum intel_display_power_domain power_domain;
302
303 /*
304 * See vlv_power_sequencer_reset() why we need
305 * a power domain reference here.
306 */
307 power_domain = intel_display_port_power_domain(encoder);
308 intel_display_power_get(dev_priv, power_domain);
309
310 mutex_lock(&dev_priv->pps_mutex);
311}
312
313static void pps_unlock(struct intel_dp *intel_dp)
314{
315 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
316 struct intel_encoder *encoder = &intel_dig_port->base;
317 struct drm_device *dev = encoder->base.dev;
318 struct drm_i915_private *dev_priv = dev->dev_private;
319 enum intel_display_power_domain power_domain;
320
321 mutex_unlock(&dev_priv->pps_mutex);
322
323 power_domain = intel_display_port_power_domain(encoder);
324 intel_display_power_put(dev_priv, power_domain);
325}
326
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300327static void
328vlv_power_sequencer_kick(struct intel_dp *intel_dp)
329{
330 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
331 struct drm_device *dev = intel_dig_port->base.base.dev;
332 struct drm_i915_private *dev_priv = dev->dev_private;
333 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200334 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300335 uint32_t DP;
336
337 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
338 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
339 pipe_name(pipe), port_name(intel_dig_port->port)))
340 return;
341
342 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
343 pipe_name(pipe), port_name(intel_dig_port->port));
344
345 /* Preserve the BIOS-computed detected bit. This is
346 * supposed to be read-only.
347 */
348 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
349 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
350 DP |= DP_PORT_WIDTH(1);
351 DP |= DP_LINK_TRAIN_PAT_1;
352
353 if (IS_CHERRYVIEW(dev))
354 DP |= DP_PIPE_SELECT_CHV(pipe);
355 else if (pipe == PIPE_B)
356 DP |= DP_PIPEB_SELECT;
357
Ville Syrjäläd288f652014-10-28 13:20:22 +0200358 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
359
360 /*
361 * The DPLL for the pipe must be enabled for this to work.
362 * So enable temporarily it if it's not already enabled.
363 */
364 if (!pll_enabled)
365 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
366 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
367
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368 /*
369 * Similar magic as in intel_dp_enable_port().
370 * We _must_ do this port enable + disable trick
371 * to make this power seqeuencer lock onto the port.
372 * Otherwise even VDD force bit won't work.
373 */
374 I915_WRITE(intel_dp->output_reg, DP);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200382
383 if (!pll_enabled)
384 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300385}
386
Jani Nikulabf13e812013-09-06 07:40:05 +0300387static enum pipe
388vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
389{
390 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300391 struct drm_device *dev = intel_dig_port->base.base.dev;
392 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_encoder *encoder;
394 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300395 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300396
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300397 lockdep_assert_held(&dev_priv->pps_mutex);
398
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300399 /* We should never land here with regular DP ports */
400 WARN_ON(!is_edp(intel_dp));
401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 if (intel_dp->pps_pipe != INVALID_PIPE)
403 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 /*
406 * We don't have power sequencer currently.
407 * Pick one that's not used by other ports.
408 */
409 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
410 base.head) {
411 struct intel_dp *tmp;
412
413 if (encoder->type != INTEL_OUTPUT_EDP)
414 continue;
415
416 tmp = enc_to_intel_dp(&encoder->base);
417
418 if (tmp->pps_pipe != INVALID_PIPE)
419 pipes &= ~(1 << tmp->pps_pipe);
420 }
421
422 /*
423 * Didn't find one. This should not happen since there
424 * are two power sequencers and up to two eDP ports.
425 */
426 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300427 pipe = PIPE_A;
428 else
429 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300431 vlv_steal_power_sequencer(dev, pipe);
432 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
434 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
435 pipe_name(intel_dp->pps_pipe),
436 port_name(intel_dig_port->port));
437
438 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300439 intel_dp_init_panel_power_sequencer(dev, intel_dp);
440 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300441
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300442 /*
443 * Even vdd force doesn't work until we've made
444 * the power sequencer lock in on the port.
445 */
446 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300447
448 return intel_dp->pps_pipe;
449}
450
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300451typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
452 enum pipe pipe);
453
454static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
455 enum pipe pipe)
456{
457 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
458}
459
460static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
461 enum pipe pipe)
462{
463 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
464}
465
466static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
467 enum pipe pipe)
468{
469 return true;
470}
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300473vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
474 enum port port,
475 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300476{
Jani Nikulabf13e812013-09-06 07:40:05 +0300477 enum pipe pipe;
478
Jani Nikulabf13e812013-09-06 07:40:05 +0300479 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
480 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
481 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300482
483 if (port_sel != PANEL_PORT_SELECT_VLV(port))
484 continue;
485
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300486 if (!pipe_check(dev_priv, pipe))
487 continue;
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300490 }
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return INVALID_PIPE;
493}
494
495static void
496vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
497{
498 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
499 struct drm_device *dev = intel_dig_port->base.base.dev;
500 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300501 enum port port = intel_dig_port->port;
502
503 lockdep_assert_held(&dev_priv->pps_mutex);
504
505 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300506 /* first pick one where the panel is on */
507 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
508 vlv_pipe_has_pp_on);
509 /* didn't find one? pick one where vdd is on */
510 if (intel_dp->pps_pipe == INVALID_PIPE)
511 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
512 vlv_pipe_has_vdd_on);
513 /* didn't find one? pick one with just the correct port */
514 if (intel_dp->pps_pipe == INVALID_PIPE)
515 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
516 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300517
518 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
519 if (intel_dp->pps_pipe == INVALID_PIPE) {
520 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
521 port_name(port));
522 return;
523 }
524
525 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
526 port_name(port), pipe_name(intel_dp->pps_pipe));
527
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300528 intel_dp_init_panel_power_sequencer(dev, intel_dp);
529 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300530}
531
Ville Syrjälä773538e82014-09-04 14:54:56 +0300532void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
533{
534 struct drm_device *dev = dev_priv->dev;
535 struct intel_encoder *encoder;
536
537 if (WARN_ON(!IS_VALLEYVIEW(dev)))
538 return;
539
540 /*
541 * We can't grab pps_mutex here due to deadlock with power_domain
542 * mutex when power_domain functions are called while holding pps_mutex.
543 * That also means that in order to use pps_pipe the code needs to
544 * hold both a power domain reference and pps_mutex, and the power domain
545 * reference get/put must be done while _not_ holding pps_mutex.
546 * pps_{lock,unlock}() do these steps in the correct order, so one
547 * should use them always.
548 */
549
550 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
551 struct intel_dp *intel_dp;
552
553 if (encoder->type != INTEL_OUTPUT_EDP)
554 continue;
555
556 intel_dp = enc_to_intel_dp(&encoder->base);
557 intel_dp->pps_pipe = INVALID_PIPE;
558 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300559}
560
561static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
562{
563 struct drm_device *dev = intel_dp_to_dev(intel_dp);
564
565 if (HAS_PCH_SPLIT(dev))
566 return PCH_PP_CONTROL;
567 else
568 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
569}
570
571static u32 _pp_stat_reg(struct intel_dp *intel_dp)
572{
573 struct drm_device *dev = intel_dp_to_dev(intel_dp);
574
575 if (HAS_PCH_SPLIT(dev))
576 return PCH_PP_STATUS;
577 else
578 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
579}
580
Clint Taylor01527b32014-07-07 13:01:46 -0700581/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
582 This function only applicable when panel PM state is not to be tracked */
583static int edp_notify_handler(struct notifier_block *this, unsigned long code,
584 void *unused)
585{
586 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
587 edp_notifier);
588 struct drm_device *dev = intel_dp_to_dev(intel_dp);
589 struct drm_i915_private *dev_priv = dev->dev_private;
590 u32 pp_div;
591 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700592
593 if (!is_edp(intel_dp) || code != SYS_RESTART)
594 return 0;
595
Ville Syrjälä773538e82014-09-04 14:54:56 +0300596 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300599 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
602 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
603 pp_div = I915_READ(pp_div_reg);
604 pp_div &= PP_REFERENCE_DIVIDER_MASK;
605
606 /* 0x1F write to PP_DIV_REG sets max cycle delay */
607 I915_WRITE(pp_div_reg, pp_div | 0x1F);
608 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
609 msleep(intel_dp->panel_power_cycle_delay);
610 }
611
Ville Syrjälä773538e82014-09-04 14:54:56 +0300612 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300613
Clint Taylor01527b32014-07-07 13:01:46 -0700614 return 0;
615}
616
Daniel Vetter4be73782014-01-17 14:39:48 +0100617static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700618{
Paulo Zanoni30add222012-10-26 19:05:45 -0200619 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700620 struct drm_i915_private *dev_priv = dev->dev_private;
621
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622 lockdep_assert_held(&dev_priv->pps_mutex);
623
Ville Syrjälä9a423562014-10-16 21:29:48 +0300624 if (IS_VALLEYVIEW(dev) &&
625 intel_dp->pps_pipe == INVALID_PIPE)
626 return false;
627
Jani Nikulabf13e812013-09-06 07:40:05 +0300628 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700629}
630
Daniel Vetter4be73782014-01-17 14:39:48 +0100631static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700632{
Paulo Zanoni30add222012-10-26 19:05:45 -0200633 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700634 struct drm_i915_private *dev_priv = dev->dev_private;
635
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300636 lockdep_assert_held(&dev_priv->pps_mutex);
637
Ville Syrjälä9a423562014-10-16 21:29:48 +0300638 if (IS_VALLEYVIEW(dev) &&
639 intel_dp->pps_pipe == INVALID_PIPE)
640 return false;
641
Ville Syrjälä773538e82014-09-04 14:54:56 +0300642 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700643}
644
Keith Packard9b984da2011-09-19 13:54:47 -0700645static void
646intel_dp_check_edp(struct intel_dp *intel_dp)
647{
Paulo Zanoni30add222012-10-26 19:05:45 -0200648 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700649 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700650
Keith Packard9b984da2011-09-19 13:54:47 -0700651 if (!is_edp(intel_dp))
652 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700653
Daniel Vetter4be73782014-01-17 14:39:48 +0100654 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700655 WARN(1, "eDP powered off while attempting aux channel communication.\n");
656 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300657 I915_READ(_pp_stat_reg(intel_dp)),
658 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700659 }
660}
661
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100662static uint32_t
663intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
664{
665 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
666 struct drm_device *dev = intel_dig_port->base.base.dev;
667 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300668 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100669 uint32_t status;
670 bool done;
671
Daniel Vetteref04f002012-12-01 21:03:59 +0100672#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300674 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300675 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 else
677 done = wait_for_atomic(C, 10) == 0;
678 if (!done)
679 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
680 has_aux_irq);
681#undef C
682
683 return status;
684}
685
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000686static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687{
688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
689 struct drm_device *dev = intel_dig_port->base.base.dev;
690
691 /*
692 * The clock divider is based off the hrawclk, and would like to run at
693 * 2MHz. So, take the hrawclk value and divide by 2 and use that
694 */
695 return index ? 0 : intel_hrawclk(dev) / 2;
696}
697
698static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
699{
700 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
701 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300702 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000703
704 if (index)
705 return 0;
706
707 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300708 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000709 } else {
710 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
711 }
712}
713
714static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300715{
716 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
717 struct drm_device *dev = intel_dig_port->base.base.dev;
718 struct drm_i915_private *dev_priv = dev->dev_private;
719
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000720 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100721 if (index)
722 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300723 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300724 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
725 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100726 switch (index) {
727 case 0: return 63;
728 case 1: return 72;
729 default: return 0;
730 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000731 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100732 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300733 }
734}
735
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
737{
738 return index ? 0 : 100;
739}
740
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000741static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
742{
743 /*
744 * SKL doesn't need us to program the AUX clock divider (Hardware will
745 * derive the clock from CDCLK automatically). We still implement the
746 * get_aux_clock_divider vfunc to plug-in into the existing code.
747 */
748 return index ? 0 : 1;
749}
750
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000751static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
752 bool has_aux_irq,
753 int send_bytes,
754 uint32_t aux_clock_divider)
755{
756 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
757 struct drm_device *dev = intel_dig_port->base.base.dev;
758 uint32_t precharge, timeout;
759
760 if (IS_GEN6(dev))
761 precharge = 3;
762 else
763 precharge = 5;
764
765 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
766 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
767 else
768 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
769
770 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000771 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000772 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000773 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000774 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000775 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000776 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
777 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779}
780
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000781static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
782 bool has_aux_irq,
783 int send_bytes,
784 uint32_t unused)
785{
786 return DP_AUX_CH_CTL_SEND_BUSY |
787 DP_AUX_CH_CTL_DONE |
788 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
789 DP_AUX_CH_CTL_TIME_OUT_ERROR |
790 DP_AUX_CH_CTL_TIME_OUT_1600us |
791 DP_AUX_CH_CTL_RECEIVE_ERROR |
792 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
793 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
794}
795
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100797intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200798 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799 uint8_t *recv, int recv_size)
800{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200801 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
802 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700803 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300804 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100806 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100807 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000809 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100810 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200811 bool vdd;
812
Ville Syrjälä773538e82014-09-04 14:54:56 +0300813 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300814
Ville Syrjälä72c35002014-08-18 22:16:00 +0300815 /*
816 * We will be called with VDD already enabled for dpcd/edid/oui reads.
817 * In such cases we want to leave VDD enabled and it's up to upper layers
818 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
819 * ourselves.
820 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300821 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100822
823 /* dp aux is extremely sensitive to irq latency, hence request the
824 * lowest possible wakeup latency and so prevent the cpu from going into
825 * deep sleep states.
826 */
827 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828
Keith Packard9b984da2011-09-19 13:54:47 -0700829 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800830
Paulo Zanonic67a4702013-08-19 13:18:09 -0300831 intel_aux_display_runtime_get(dev_priv);
832
Jesse Barnes11bee432011-08-01 15:02:20 -0700833 /* Try to wait for any previous AUX channel activity */
834 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100835 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700836 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
837 break;
838 msleep(1);
839 }
840
841 if (try == 3) {
842 WARN(1, "dp_aux_ch not started status 0x%08x\n",
843 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100844 ret = -EBUSY;
845 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100846 }
847
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300848 /* Only 5 data registers! */
849 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
850 ret = -E2BIG;
851 goto out;
852 }
853
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000854 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000855 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
856 has_aux_irq,
857 send_bytes,
858 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000859
Chris Wilsonbc866252013-07-21 16:00:03 +0100860 /* Must try at least 3 times according to DP spec */
861 for (try = 0; try < 5; try++) {
862 /* Load the send data into the aux channel data registers */
863 for (i = 0; i < send_bytes; i += 4)
864 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800865 intel_dp_pack_aux(send + i,
866 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000869 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400872
Chris Wilsonbc866252013-07-21 16:00:03 +0100873 /* Clear done status and any errors */
874 I915_WRITE(ch_ctl,
875 status |
876 DP_AUX_CH_CTL_DONE |
877 DP_AUX_CH_CTL_TIME_OUT_ERROR |
878 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400879
Todd Previte74ebf292015-04-15 08:38:41 -0700880 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100881 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700882
883 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
884 * 400us delay required for errors and timeouts
885 * Timeout errors from the HW already meet this
886 * requirement so skip to next iteration
887 */
888 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
889 usleep_range(400, 500);
890 continue;
891 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100892 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700893 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100894 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 }
896
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700898 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100899 ret = -EBUSY;
900 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700901 }
902
Jim Bridee058c942015-05-27 10:21:48 -0700903done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 /* Check for timeout or receive error.
905 * Timeouts occur when the sink is not connected
906 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700907 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700908 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = -EIO;
910 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700911 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700912
913 /* Timeouts occur when the device isn't connected, so they're
914 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700915 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800916 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917 ret = -ETIMEDOUT;
918 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 }
920
921 /* Unload any bytes sent back from the other side */
922 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
923 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700924 if (recv_bytes > recv_size)
925 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400926
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100927 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800928 intel_dp_unpack_aux(I915_READ(ch_data + i),
929 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100931 ret = recv_bytes;
932out:
933 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300934 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100935
Jani Nikula884f19e2014-03-14 16:51:14 +0200936 if (vdd)
937 edp_panel_vdd_off(intel_dp, false);
938
Ville Syrjälä773538e82014-09-04 14:54:56 +0300939 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300940
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942}
943
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300944#define BARE_ADDRESS_SIZE 3
945#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200946static ssize_t
947intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200949 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
950 uint8_t txbuf[20], rxbuf[20];
951 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200954 txbuf[0] = (msg->request << 4) |
955 ((msg->address >> 16) & 0xf);
956 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957 txbuf[2] = msg->address & 0xff;
958 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300959
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 switch (msg->request & ~DP_AUX_I2C_MOT) {
961 case DP_AUX_NATIVE_WRITE:
962 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300963 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200964 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200965
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 if (WARN_ON(txsize > 20))
967 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968
Jani Nikula9d1a1032014-03-14 16:51:15 +0200969 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Jani Nikula9d1a1032014-03-14 16:51:15 +0200971 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
972 if (ret > 0) {
973 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200975 if (ret > 1) {
976 /* Number of bytes written in a short write. */
977 ret = clamp_t(int, rxbuf[1], 0, msg->size);
978 } else {
979 /* Return payload size. */
980 ret = msg->size;
981 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200983 break;
984
985 case DP_AUX_NATIVE_READ:
986 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300987 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 rxsize = msg->size + 1;
989
990 if (WARN_ON(rxsize > 20))
991 return -E2BIG;
992
993 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
994 if (ret > 0) {
995 msg->reply = rxbuf[0] >> 4;
996 /*
997 * Assume happy day, and copy the data. The caller is
998 * expected to check msg->reply before touching it.
999 *
1000 * Return payload size.
1001 */
1002 ret--;
1003 memcpy(msg->buffer, rxbuf + 1, ret);
1004 }
1005 break;
1006
1007 default:
1008 ret = -EINVAL;
1009 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001010 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001011
Jani Nikula9d1a1032014-03-14 16:51:15 +02001012 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013}
1014
Jani Nikula9d1a1032014-03-14 16:51:15 +02001015static void
1016intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001018 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001019 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1020 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001021 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001022 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001023
Jani Nikula33ad6622014-03-14 16:51:16 +02001024 switch (port) {
1025 case PORT_A:
1026 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001027 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001028 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001029 case PORT_B:
1030 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001032 break;
1033 case PORT_C:
1034 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001035 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001036 break;
1037 case PORT_D:
1038 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001039 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001040 break;
1041 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001042 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001043 }
1044
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001045 /*
1046 * The AUX_CTL register is usually DP_CTL + 0x10.
1047 *
1048 * On Haswell and Broadwell though:
1049 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1050 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1051 *
1052 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1053 */
1054 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001055 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001056
Jani Nikula0b998362014-03-14 16:51:17 +02001057 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001058 intel_dp->aux.dev = dev->dev;
1059 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001060
Jani Nikula0b998362014-03-14 16:51:17 +02001061 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1062 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001063
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001064 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001065 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001066 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001067 name, ret);
1068 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001069 }
David Flynn8316f332010-12-08 16:10:21 +00001070
Jani Nikula0b998362014-03-14 16:51:17 +02001071 ret = sysfs_create_link(&connector->base.kdev->kobj,
1072 &intel_dp->aux.ddc.dev.kobj,
1073 intel_dp->aux.ddc.dev.kobj.name);
1074 if (ret < 0) {
1075 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001076 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001077 }
1078}
1079
Imre Deak80f65de2014-02-11 17:12:49 +02001080static void
1081intel_dp_connector_unregister(struct intel_connector *intel_connector)
1082{
1083 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1084
Dave Airlie0e32b392014-05-02 14:02:48 +10001085 if (!intel_connector->mst_port)
1086 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1087 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001088 intel_connector_unregister(intel_connector);
1089}
1090
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001091static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301092skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001093{
1094 u32 ctrl1;
1095
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001096 memset(&pipe_config->dpll_hw_state, 0,
1097 sizeof(pipe_config->dpll_hw_state));
1098
Damien Lespiau5416d872014-11-14 17:24:33 +00001099 pipe_config->ddi_pll_sel = SKL_DPLL0;
1100 pipe_config->dpll_hw_state.cfgcr1 = 0;
1101 pipe_config->dpll_hw_state.cfgcr2 = 0;
1102
1103 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301104 switch (link_clock / 2) {
1105 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001106 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001107 SKL_DPLL0);
1108 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301109 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001110 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001111 SKL_DPLL0);
1112 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301113 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001114 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001115 SKL_DPLL0);
1116 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301117 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001118 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301119 SKL_DPLL0);
1120 break;
1121 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1122 results in CDCLK change. Need to handle the change of CDCLK by
1123 disabling pipes and re-enabling them */
1124 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001125 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301126 SKL_DPLL0);
1127 break;
1128 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301130 SKL_DPLL0);
1131 break;
1132
Damien Lespiau5416d872014-11-14 17:24:33 +00001133 }
1134 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1135}
1136
1137static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001138hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001139{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001140 memset(&pipe_config->dpll_hw_state, 0,
1141 sizeof(pipe_config->dpll_hw_state));
1142
Daniel Vetter0e503382014-07-04 11:26:04 -03001143 switch (link_bw) {
1144 case DP_LINK_BW_1_62:
1145 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1146 break;
1147 case DP_LINK_BW_2_7:
1148 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1149 break;
1150 case DP_LINK_BW_5_4:
1151 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1152 break;
1153 }
1154}
1155
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301156static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001157intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301158{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001159 if (intel_dp->num_sink_rates) {
1160 *sink_rates = intel_dp->sink_rates;
1161 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301162 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001163
1164 *sink_rates = default_rates;
1165
1166 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301167}
1168
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301169static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001170intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301171{
Sonika Jindal637a9c62015-05-07 09:52:08 +05301172 if (IS_SKYLAKE(dev)) {
1173 *source_rates = skl_rates;
1174 return ARRAY_SIZE(skl_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301175 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001176
1177 *source_rates = default_rates;
1178
Thulasimani,Sivakumar5e86dfe2015-08-18 11:07:57 +05301179 /* WaDisableHBR2:skl */
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001180 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001181 return (DP_LINK_BW_2_7 >> 3) + 1;
Thulasimani,Sivakumar5e86dfe2015-08-18 11:07:57 +05301182
1183 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1184 (INTEL_INFO(dev)->gen >= 9))
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001185 return (DP_LINK_BW_5_4 >> 3) + 1;
1186 else
1187 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301188}
1189
Daniel Vetter0e503382014-07-04 11:26:04 -03001190static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001191intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001192 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001193{
1194 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001195 const struct dp_link_dpll *divisor = NULL;
1196 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001197
1198 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001199 divisor = gen4_dpll;
1200 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001201 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001202 divisor = pch_dpll;
1203 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001204 } else if (IS_CHERRYVIEW(dev)) {
1205 divisor = chv_dpll;
1206 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001207 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001208 divisor = vlv_dpll;
1209 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001210 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001211
1212 if (divisor && count) {
1213 for (i = 0; i < count; i++) {
1214 if (link_bw == divisor[i].link_bw) {
1215 pipe_config->dpll = divisor[i].dpll;
1216 pipe_config->clock_set = true;
1217 break;
1218 }
1219 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001220 }
1221}
1222
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001223static int intersect_rates(const int *source_rates, int source_len,
1224 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001225 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301226{
1227 int i = 0, j = 0, k = 0;
1228
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301229 while (i < source_len && j < sink_len) {
1230 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001231 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1232 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001233 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301234 ++k;
1235 ++i;
1236 ++j;
1237 } else if (source_rates[i] < sink_rates[j]) {
1238 ++i;
1239 } else {
1240 ++j;
1241 }
1242 }
1243 return k;
1244}
1245
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001246static int intel_dp_common_rates(struct intel_dp *intel_dp,
1247 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001248{
1249 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1250 const int *source_rates, *sink_rates;
1251 int source_len, sink_len;
1252
1253 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1254 source_len = intel_dp_source_rates(dev, &source_rates);
1255
1256 return intersect_rates(source_rates, source_len,
1257 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001258 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001259}
1260
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001261static void snprintf_int_array(char *str, size_t len,
1262 const int *array, int nelem)
1263{
1264 int i;
1265
1266 str[0] = '\0';
1267
1268 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001269 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001270 if (r >= len)
1271 return;
1272 str += r;
1273 len -= r;
1274 }
1275}
1276
1277static void intel_dp_print_rates(struct intel_dp *intel_dp)
1278{
1279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1280 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001281 int source_len, sink_len, common_len;
1282 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001283 char str[128]; /* FIXME: too big for stack? */
1284
1285 if ((drm_debug & DRM_UT_KMS) == 0)
1286 return;
1287
1288 source_len = intel_dp_source_rates(dev, &source_rates);
1289 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1290 DRM_DEBUG_KMS("source rates: %s\n", str);
1291
1292 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1293 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1294 DRM_DEBUG_KMS("sink rates: %s\n", str);
1295
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 common_len = intel_dp_common_rates(intel_dp, common_rates);
1297 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1298 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001299}
1300
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001301static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301302{
1303 int i = 0;
1304
1305 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1306 if (find == rates[i])
1307 break;
1308
1309 return i;
1310}
1311
Ville Syrjälä50fec212015-03-12 17:10:34 +02001312int
1313intel_dp_max_link_rate(struct intel_dp *intel_dp)
1314{
1315 int rates[DP_MAX_SUPPORTED_RATES] = {};
1316 int len;
1317
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001318 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001319 if (WARN_ON(len <= 0))
1320 return 162000;
1321
1322 return rates[rate_to_index(0, rates) - 1];
1323}
1324
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001325int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1326{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001327 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001328}
1329
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001330bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001331intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001332 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001333{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001334 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001335 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001336 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001337 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001338 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001339 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001340 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001342 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001343 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001344 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001345 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301346 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001347 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001348 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001349 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1350 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301351
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001352 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301353
1354 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001357 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001358
Imre Deakbc7d38a2013-05-16 14:40:36 +03001359 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001360 pipe_config->has_pch_encoder = true;
1361
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001362 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001363 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001364 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001365
Jani Nikuladd06f902012-10-19 14:51:50 +03001366 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1367 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1368 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001369
1370 if (INTEL_INFO(dev)->gen >= 9) {
1371 int ret;
1372 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1373 if (ret)
1374 return ret;
1375 }
1376
Jesse Barnes2dd24552013-04-25 12:55:01 -07001377 if (!HAS_PCH_SPLIT(dev))
1378 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1379 intel_connector->panel.fitting_mode);
1380 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001381 intel_pch_panel_fitting(intel_crtc, pipe_config,
1382 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001383 }
1384
Daniel Vettercb1793c2012-06-04 18:39:21 +02001385 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001386 return false;
1387
Daniel Vetter083f9562012-04-20 20:23:49 +02001388 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301389 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001390 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001391 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001392
Daniel Vetter36008362013-03-27 00:44:59 +01001393 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1394 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001395 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001396 if (is_edp(intel_dp)) {
1397 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1398 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1399 dev_priv->vbt.edp_bpp);
1400 bpp = dev_priv->vbt.edp_bpp;
1401 }
1402
Jani Nikula344c5bb2014-09-09 11:25:13 +03001403 /*
1404 * Use the maximum clock and number of lanes the eDP panel
1405 * advertizes being capable of. The panels are generally
1406 * designed to support only a single clock and lane
1407 * configuration, and typically these values correspond to the
1408 * native resolution of the panel.
1409 */
1410 min_lane_count = max_lane_count;
1411 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001412 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001413
Daniel Vetter36008362013-03-27 00:44:59 +01001414 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001415 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1416 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001417
Dave Airliec6930992014-07-14 11:04:39 +10001418 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301419 for (lane_count = min_lane_count;
1420 lane_count <= max_lane_count;
1421 lane_count <<= 1) {
1422
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001423 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001424 link_avail = intel_dp_max_data_rate(link_clock,
1425 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001426
Daniel Vetter36008362013-03-27 00:44:59 +01001427 if (mode_rate <= link_avail) {
1428 goto found;
1429 }
1430 }
1431 }
1432 }
1433
1434 return false;
1435
1436found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001437 if (intel_dp->color_range_auto) {
1438 /*
1439 * See:
1440 * CEA-861-E - 5.1 Default Encoding Parameters
1441 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1442 */
Thierry Reding18316c82012-12-20 15:41:44 +01001443 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001444 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1445 else
1446 intel_dp->color_range = 0;
1447 }
1448
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001449 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001450 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001451
Daniel Vetter36008362013-03-27 00:44:59 +01001452 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301453
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001454 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001455 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001457 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001458 } else {
1459 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001460 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001461 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301462 }
1463
Daniel Vetter657445f2013-05-04 10:09:18 +02001464 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001466
Daniel Vetter36008362013-03-27 00:44:59 +01001467 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1468 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001469 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001470 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1471 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001472
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001473 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001474 adjusted_mode->crtc_clock,
1475 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001476 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001477
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301478 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301479 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001480 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301481 intel_link_compute_m_n(bpp, lane_count,
1482 intel_connector->panel.downclock_mode->clock,
1483 pipe_config->port_clock,
1484 &pipe_config->dp_m2_n2);
1485 }
1486
Damien Lespiau5416d872014-11-14 17:24:33 +00001487 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001488 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301489 else if (IS_BROXTON(dev))
1490 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001491 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001492 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1493 else
1494 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001495
Daniel Vetter36008362013-03-27 00:44:59 +01001496 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001497}
1498
Daniel Vetter7c62a162013-06-01 17:16:20 +02001499static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001500{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001501 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1502 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1503 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 u32 dpa_ctl;
1506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001507 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1508 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001509 dpa_ctl = I915_READ(DP_A);
1510 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1511
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001512 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001513 /* For a long time we've carried around a ILK-DevA w/a for the
1514 * 160MHz clock. If we're really unlucky, it's still required.
1515 */
1516 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001517 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001518 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001519 } else {
1520 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001521 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001523
Daniel Vetterea9b6002012-11-29 15:59:31 +01001524 I915_WRITE(DP_A, dpa_ctl);
1525
1526 POSTING_READ(DP_A);
1527 udelay(500);
1528}
1529
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001530static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001532 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001534 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001535 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001536 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001537 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538
Keith Packard417e8222011-11-01 19:54:11 -07001539 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001540 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001541 *
1542 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001543 * SNB CPU
1544 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001545 * CPT PCH
1546 *
1547 * IBX PCH and CPU are the same for almost everything,
1548 * except that the CPU DP PLL is configured in this
1549 * register
1550 *
1551 * CPT PCH is quite different, having many bits moved
1552 * to the TRANS_DP_CTL register instead. That
1553 * configuration happens (oddly) in ironlake_pch_enable
1554 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001555
Keith Packard417e8222011-11-01 19:54:11 -07001556 /* Preserve the BIOS-computed detected bit. This is
1557 * supposed to be read-only.
1558 */
1559 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560
Keith Packard417e8222011-11-01 19:54:11 -07001561 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001562 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001563 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001565 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001566 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001567
Keith Packard417e8222011-11-01 19:54:11 -07001568 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001569
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001570 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001571 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1572 intel_dp->DP |= DP_SYNC_HS_HIGH;
1573 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1574 intel_dp->DP |= DP_SYNC_VS_HIGH;
1575 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1576
Jani Nikula6aba5b62013-10-04 15:08:10 +03001577 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001578 intel_dp->DP |= DP_ENHANCED_FRAMING;
1579
Daniel Vetter7c62a162013-06-01 17:16:20 +02001580 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001581 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001582 u32 trans_dp;
1583
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001584 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001585
1586 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1587 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1588 trans_dp |= TRANS_DP_ENH_FRAMING;
1589 else
1590 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1591 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001592 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001593 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001594 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001595
1596 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1597 intel_dp->DP |= DP_SYNC_HS_HIGH;
1598 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1599 intel_dp->DP |= DP_SYNC_VS_HIGH;
1600 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1601
Jani Nikula6aba5b62013-10-04 15:08:10 +03001602 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001603 intel_dp->DP |= DP_ENHANCED_FRAMING;
1604
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001605 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001606 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001607 else if (crtc->pipe == PIPE_B)
1608 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001609 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001610}
1611
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001612#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1613#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001614
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001615#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1616#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001617
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001618#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1619#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001620
Daniel Vetter4be73782014-01-17 14:39:48 +01001621static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001622 u32 mask,
1623 u32 value)
1624{
Paulo Zanoni30add222012-10-26 19:05:45 -02001625 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001627 u32 pp_stat_reg, pp_ctrl_reg;
1628
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001629 lockdep_assert_held(&dev_priv->pps_mutex);
1630
Jani Nikulabf13e812013-09-06 07:40:05 +03001631 pp_stat_reg = _pp_stat_reg(intel_dp);
1632 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001633
1634 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001635 mask, value,
1636 I915_READ(pp_stat_reg),
1637 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001638
Jesse Barnes453c5422013-03-28 09:55:41 -07001639 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001640 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001641 I915_READ(pp_stat_reg),
1642 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001643 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001644
1645 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001646}
1647
Daniel Vetter4be73782014-01-17 14:39:48 +01001648static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001649{
1650 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001651 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001652}
1653
Daniel Vetter4be73782014-01-17 14:39:48 +01001654static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001655{
Keith Packardbd943152011-09-18 23:09:52 -07001656 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001657 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001658}
Keith Packardbd943152011-09-18 23:09:52 -07001659
Daniel Vetter4be73782014-01-17 14:39:48 +01001660static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001661{
1662 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001663
1664 /* When we disable the VDD override bit last we have to do the manual
1665 * wait. */
1666 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1667 intel_dp->panel_power_cycle_delay);
1668
Daniel Vetter4be73782014-01-17 14:39:48 +01001669 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001670}
Keith Packardbd943152011-09-18 23:09:52 -07001671
Daniel Vetter4be73782014-01-17 14:39:48 +01001672static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001673{
1674 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1675 intel_dp->backlight_on_delay);
1676}
1677
Daniel Vetter4be73782014-01-17 14:39:48 +01001678static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001679{
1680 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1681 intel_dp->backlight_off_delay);
1682}
Keith Packard99ea7122011-11-01 19:57:50 -07001683
Keith Packard832dd3c2011-11-01 19:34:06 -07001684/* Read the current pp_control value, unlocking the register if it
1685 * is locked
1686 */
1687
Jesse Barnes453c5422013-03-28 09:55:41 -07001688static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001689{
Jesse Barnes453c5422013-03-28 09:55:41 -07001690 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1691 struct drm_i915_private *dev_priv = dev->dev_private;
1692 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001693
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001694 lockdep_assert_held(&dev_priv->pps_mutex);
1695
Jani Nikulabf13e812013-09-06 07:40:05 +03001696 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001697 control &= ~PANEL_UNLOCK_MASK;
1698 control |= PANEL_UNLOCK_REGS;
1699 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001700}
1701
Ville Syrjälä951468f2014-09-04 14:55:31 +03001702/*
1703 * Must be paired with edp_panel_vdd_off().
1704 * Must hold pps_mutex around the whole on/off sequence.
1705 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1706 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001707static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001708{
Paulo Zanoni30add222012-10-26 19:05:45 -02001709 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001710 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1711 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001712 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001713 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001714 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001715 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001716 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001717
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001718 lockdep_assert_held(&dev_priv->pps_mutex);
1719
Keith Packard97af61f572011-09-28 16:23:51 -07001720 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001721 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001722
Egbert Eich2c623c12014-11-25 12:54:57 +01001723 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001724 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001725
Daniel Vetter4be73782014-01-17 14:39:48 +01001726 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001727 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001728
Imre Deak4e6e1a52014-03-27 17:45:11 +02001729 power_domain = intel_display_port_power_domain(intel_encoder);
1730 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001731
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001732 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1733 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001734
Daniel Vetter4be73782014-01-17 14:39:48 +01001735 if (!edp_have_panel_power(intel_dp))
1736 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001737
Jesse Barnes453c5422013-03-28 09:55:41 -07001738 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001739 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001740
Jani Nikulabf13e812013-09-06 07:40:05 +03001741 pp_stat_reg = _pp_stat_reg(intel_dp);
1742 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001743
1744 I915_WRITE(pp_ctrl_reg, pp);
1745 POSTING_READ(pp_ctrl_reg);
1746 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1747 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001748 /*
1749 * If the panel wasn't on, delay before accessing aux channel
1750 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001751 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001752 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1753 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001754 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001755 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001756
1757 return need_to_disable;
1758}
1759
Ville Syrjälä951468f2014-09-04 14:55:31 +03001760/*
1761 * Must be paired with intel_edp_panel_vdd_off() or
1762 * intel_edp_panel_off().
1763 * Nested calls to these functions are not allowed since
1764 * we drop the lock. Caller must use some higher level
1765 * locking to prevent nested calls from other threads.
1766 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001767void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001768{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001769 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001770
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001771 if (!is_edp(intel_dp))
1772 return;
1773
Ville Syrjälä773538e82014-09-04 14:54:56 +03001774 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001775 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001776 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001777
Rob Clarke2c719b2014-12-15 13:56:32 -05001778 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001779 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001780}
1781
Daniel Vetter4be73782014-01-17 14:39:48 +01001782static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001783{
Paulo Zanoni30add222012-10-26 19:05:45 -02001784 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001785 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001786 struct intel_digital_port *intel_dig_port =
1787 dp_to_dig_port(intel_dp);
1788 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1789 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001790 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001791 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001792
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001793 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001794
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001795 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001796
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001797 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001798 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001799
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001800 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1801 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001802
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001803 pp = ironlake_get_pp_control(intel_dp);
1804 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001805
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001806 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1807 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001808
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001809 I915_WRITE(pp_ctrl_reg, pp);
1810 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001811
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001812 /* Make sure sequencer is idle before allowing subsequent activity */
1813 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1814 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001815
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001816 if ((pp & POWER_TARGET_ON) == 0)
1817 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001818
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001819 power_domain = intel_display_port_power_domain(intel_encoder);
1820 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001821}
1822
Daniel Vetter4be73782014-01-17 14:39:48 +01001823static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001824{
1825 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1826 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001827
Ville Syrjälä773538e82014-09-04 14:54:56 +03001828 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001829 if (!intel_dp->want_panel_vdd)
1830 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001831 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001832}
1833
Imre Deakaba86892014-07-30 15:57:31 +03001834static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1835{
1836 unsigned long delay;
1837
1838 /*
1839 * Queue the timer to fire a long time from now (relative to the power
1840 * down delay) to keep the panel power up across a sequence of
1841 * operations.
1842 */
1843 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1844 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1845}
1846
Ville Syrjälä951468f2014-09-04 14:55:31 +03001847/*
1848 * Must be paired with edp_panel_vdd_on().
1849 * Must hold pps_mutex around the whole on/off sequence.
1850 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1851 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001852static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001853{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001854 struct drm_i915_private *dev_priv =
1855 intel_dp_to_dev(intel_dp)->dev_private;
1856
1857 lockdep_assert_held(&dev_priv->pps_mutex);
1858
Keith Packard97af61f572011-09-28 16:23:51 -07001859 if (!is_edp(intel_dp))
1860 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001861
Rob Clarke2c719b2014-12-15 13:56:32 -05001862 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001863 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001864
Keith Packardbd943152011-09-18 23:09:52 -07001865 intel_dp->want_panel_vdd = false;
1866
Imre Deakaba86892014-07-30 15:57:31 +03001867 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001868 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001869 else
1870 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001871}
1872
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001873static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001874{
Paulo Zanoni30add222012-10-26 19:05:45 -02001875 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001876 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001877 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001878 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001879
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001880 lockdep_assert_held(&dev_priv->pps_mutex);
1881
Keith Packard97af61f572011-09-28 16:23:51 -07001882 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001883 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001884
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001885 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1886 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001887
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001888 if (WARN(edp_have_panel_power(intel_dp),
1889 "eDP port %c panel power already on\n",
1890 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001891 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001892
Daniel Vetter4be73782014-01-17 14:39:48 +01001893 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001894
Jani Nikulabf13e812013-09-06 07:40:05 +03001895 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001896 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001897 if (IS_GEN5(dev)) {
1898 /* ILK workaround: disable reset around power sequence */
1899 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001900 I915_WRITE(pp_ctrl_reg, pp);
1901 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001902 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001903
Keith Packard1c0ae802011-09-19 13:59:29 -07001904 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001905 if (!IS_GEN5(dev))
1906 pp |= PANEL_POWER_RESET;
1907
Jesse Barnes453c5422013-03-28 09:55:41 -07001908 I915_WRITE(pp_ctrl_reg, pp);
1909 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001910
Daniel Vetter4be73782014-01-17 14:39:48 +01001911 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001912 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001913
Keith Packard05ce1a42011-09-29 16:33:01 -07001914 if (IS_GEN5(dev)) {
1915 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001916 I915_WRITE(pp_ctrl_reg, pp);
1917 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001918 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001919}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001920
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001921void intel_edp_panel_on(struct intel_dp *intel_dp)
1922{
1923 if (!is_edp(intel_dp))
1924 return;
1925
1926 pps_lock(intel_dp);
1927 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001928 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001929}
1930
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001931
1932static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001933{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001934 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1935 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001936 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001937 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001938 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001939 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001940 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001941
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001942 lockdep_assert_held(&dev_priv->pps_mutex);
1943
Keith Packard97af61f572011-09-28 16:23:51 -07001944 if (!is_edp(intel_dp))
1945 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001946
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001947 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1948 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001949
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001950 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1951 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001952
Jesse Barnes453c5422013-03-28 09:55:41 -07001953 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001954 /* We need to switch off panel power _and_ force vdd, for otherwise some
1955 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001956 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1957 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001958
Jani Nikulabf13e812013-09-06 07:40:05 +03001959 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001960
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001961 intel_dp->want_panel_vdd = false;
1962
Jesse Barnes453c5422013-03-28 09:55:41 -07001963 I915_WRITE(pp_ctrl_reg, pp);
1964 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001965
Paulo Zanonidce56b32013-12-19 14:29:40 -02001966 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001967 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001968
1969 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001970 power_domain = intel_display_port_power_domain(intel_encoder);
1971 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001972}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001973
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001974void intel_edp_panel_off(struct intel_dp *intel_dp)
1975{
1976 if (!is_edp(intel_dp))
1977 return;
1978
1979 pps_lock(intel_dp);
1980 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001981 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001982}
1983
Jani Nikula1250d102014-08-12 17:11:39 +03001984/* Enable backlight in the panel power control. */
1985static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001986{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001987 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1988 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001989 struct drm_i915_private *dev_priv = dev->dev_private;
1990 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001991 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001992
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001993 /*
1994 * If we enable the backlight right away following a panel power
1995 * on, we may see slight flicker as the panel syncs with the eDP
1996 * link. So delay a bit to make sure the image is solid before
1997 * allowing it to appear.
1998 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001999 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002000
Ville Syrjälä773538e82014-09-04 14:54:56 +03002001 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002002
Jesse Barnes453c5422013-03-28 09:55:41 -07002003 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002004 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002005
Jani Nikulabf13e812013-09-06 07:40:05 +03002006 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002007
2008 I915_WRITE(pp_ctrl_reg, pp);
2009 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002010
Ville Syrjälä773538e82014-09-04 14:54:56 +03002011 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002012}
2013
Jani Nikula1250d102014-08-12 17:11:39 +03002014/* Enable backlight PWM and backlight PP control. */
2015void intel_edp_backlight_on(struct intel_dp *intel_dp)
2016{
2017 if (!is_edp(intel_dp))
2018 return;
2019
2020 DRM_DEBUG_KMS("\n");
2021
2022 intel_panel_enable_backlight(intel_dp->attached_connector);
2023 _intel_edp_backlight_on(intel_dp);
2024}
2025
2026/* Disable backlight in the panel power control. */
2027static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002028{
Paulo Zanoni30add222012-10-26 19:05:45 -02002029 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002030 struct drm_i915_private *dev_priv = dev->dev_private;
2031 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002032 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002033
Keith Packardf01eca22011-09-28 16:48:10 -07002034 if (!is_edp(intel_dp))
2035 return;
2036
Ville Syrjälä773538e82014-09-04 14:54:56 +03002037 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002038
Jesse Barnes453c5422013-03-28 09:55:41 -07002039 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002040 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002041
Jani Nikulabf13e812013-09-06 07:40:05 +03002042 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002043
2044 I915_WRITE(pp_ctrl_reg, pp);
2045 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002046
Ville Syrjälä773538e82014-09-04 14:54:56 +03002047 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002048
Paulo Zanonidce56b32013-12-19 14:29:40 -02002049 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002050 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002051}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002052
Jani Nikula1250d102014-08-12 17:11:39 +03002053/* Disable backlight PP control and backlight PWM. */
2054void intel_edp_backlight_off(struct intel_dp *intel_dp)
2055{
2056 if (!is_edp(intel_dp))
2057 return;
2058
2059 DRM_DEBUG_KMS("\n");
2060
2061 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002062 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002063}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002064
Jani Nikula73580fb72014-08-12 17:11:41 +03002065/*
2066 * Hook for controlling the panel power control backlight through the bl_power
2067 * sysfs attribute. Take care to handle multiple calls.
2068 */
2069static void intel_edp_backlight_power(struct intel_connector *connector,
2070 bool enable)
2071{
2072 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002073 bool is_enabled;
2074
Ville Syrjälä773538e82014-09-04 14:54:56 +03002075 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002076 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002077 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002078
2079 if (is_enabled == enable)
2080 return;
2081
Jani Nikula23ba9372014-08-27 14:08:43 +03002082 DRM_DEBUG_KMS("panel power control backlight %s\n",
2083 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002084
2085 if (enable)
2086 _intel_edp_backlight_on(intel_dp);
2087 else
2088 _intel_edp_backlight_off(intel_dp);
2089}
2090
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002091static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002092{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002093 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2094 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2095 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 u32 dpa_ctl;
2098
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002099 assert_pipe_disabled(dev_priv,
2100 to_intel_crtc(crtc)->pipe);
2101
Jesse Barnesd240f202010-08-13 15:43:26 -07002102 DRM_DEBUG_KMS("\n");
2103 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002104 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2105 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2106
2107 /* We don't adjust intel_dp->DP while tearing down the link, to
2108 * facilitate link retraining (e.g. after hotplug). Hence clear all
2109 * enable bits here to ensure that we don't enable too much. */
2110 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2111 intel_dp->DP |= DP_PLL_ENABLE;
2112 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002113 POSTING_READ(DP_A);
2114 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002115}
2116
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002117static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002118{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2120 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2121 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002122 struct drm_i915_private *dev_priv = dev->dev_private;
2123 u32 dpa_ctl;
2124
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002125 assert_pipe_disabled(dev_priv,
2126 to_intel_crtc(crtc)->pipe);
2127
Jesse Barnesd240f202010-08-13 15:43:26 -07002128 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002129 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2130 "dp pll off, should be on\n");
2131 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2132
2133 /* We can't rely on the value tracked for the DP register in
2134 * intel_dp->DP because link_down must not change that (otherwise link
2135 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002136 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002137 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002138 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002139 udelay(200);
2140}
2141
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002142/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002143void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002144{
2145 int ret, i;
2146
2147 /* Should have a valid DPCD by this point */
2148 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2149 return;
2150
2151 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002152 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2153 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002154 } else {
2155 /*
2156 * When turning on, we need to retry for 1ms to give the sink
2157 * time to wake up.
2158 */
2159 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002160 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2161 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002162 if (ret == 1)
2163 break;
2164 msleep(1);
2165 }
2166 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002167
2168 if (ret != 1)
2169 DRM_DEBUG_KMS("failed to %s sink power state\n",
2170 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002171}
2172
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002173static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2174 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002175{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002176 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002177 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002178 struct drm_device *dev = encoder->base.dev;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002180 enum intel_display_power_domain power_domain;
2181 u32 tmp;
2182
2183 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002184 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002185 return false;
2186
2187 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002188
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002189 if (!(tmp & DP_PORT_EN))
2190 return false;
2191
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002192 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002193 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002194 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002195 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002196
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002197 for_each_pipe(dev_priv, p) {
2198 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2199 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2200 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002201 return true;
2202 }
2203 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002204
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002205 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2206 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002207 } else if (IS_CHERRYVIEW(dev)) {
2208 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2209 } else {
2210 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002211 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002212
2213 return true;
2214}
2215
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002216static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002217 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002218{
2219 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002220 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002221 struct drm_device *dev = encoder->base.dev;
2222 struct drm_i915_private *dev_priv = dev->dev_private;
2223 enum port port = dp_to_dig_port(intel_dp)->port;
2224 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002225 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002226
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002227 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002228
2229 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002230
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002231 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002232 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2233 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2234 flags |= DRM_MODE_FLAG_PHSYNC;
2235 else
2236 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002237
Xiong Zhang63000ef2013-06-28 12:59:06 +08002238 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2239 flags |= DRM_MODE_FLAG_PVSYNC;
2240 else
2241 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002242 } else {
2243 if (tmp & DP_SYNC_HS_HIGH)
2244 flags |= DRM_MODE_FLAG_PHSYNC;
2245 else
2246 flags |= DRM_MODE_FLAG_NHSYNC;
2247
2248 if (tmp & DP_SYNC_VS_HIGH)
2249 flags |= DRM_MODE_FLAG_PVSYNC;
2250 else
2251 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002252 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002253
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002254 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002255
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002256 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2257 tmp & DP_COLOR_RANGE_16_235)
2258 pipe_config->limited_color_range = true;
2259
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002260 pipe_config->has_dp_encoder = true;
2261
2262 intel_dp_get_m_n(crtc, pipe_config);
2263
Ville Syrjälä18442d02013-09-13 16:00:08 +03002264 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002265 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2266 pipe_config->port_clock = 162000;
2267 else
2268 pipe_config->port_clock = 270000;
2269 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002270
2271 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2272 &pipe_config->dp_m_n);
2273
2274 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2275 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2276
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002277 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002278
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002279 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2280 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2281 /*
2282 * This is a big fat ugly hack.
2283 *
2284 * Some machines in UEFI boot mode provide us a VBT that has 18
2285 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2286 * unknown we fail to light up. Yet the same BIOS boots up with
2287 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2288 * max, not what it tells us to use.
2289 *
2290 * Note: This will still be broken if the eDP panel is not lit
2291 * up by the BIOS, and thus we can't get the mode at module
2292 * load.
2293 */
2294 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2295 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2296 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2297 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002298}
2299
Daniel Vettere8cb4552012-07-01 13:05:48 +02002300static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002301{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002302 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002303 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002304 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2305
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002306 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002307 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002308
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002309 if (HAS_PSR(dev) && !HAS_DDI(dev))
2310 intel_psr_disable(intel_dp);
2311
Daniel Vetter6cb49832012-05-20 17:14:50 +02002312 /* Make sure the panel is off before trying to change the mode. But also
2313 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002314 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002315 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002316 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002317 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002318
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002319 /* disable the port before the pipe on g4x */
2320 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002321 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002322}
2323
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002324static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002325{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002326 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002327 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002328
Ville Syrjälä49277c32014-03-31 18:21:26 +03002329 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002330 if (port == PORT_A)
2331 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002332}
2333
2334static void vlv_post_disable_dp(struct intel_encoder *encoder)
2335{
2336 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2337
2338 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002339}
2340
Ville Syrjälä580d3812014-04-09 13:29:00 +03002341static void chv_post_disable_dp(struct intel_encoder *encoder)
2342{
2343 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2344 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2345 struct drm_device *dev = encoder->base.dev;
2346 struct drm_i915_private *dev_priv = dev->dev_private;
2347 struct intel_crtc *intel_crtc =
2348 to_intel_crtc(encoder->base.crtc);
2349 enum dpio_channel ch = vlv_dport_to_channel(dport);
2350 enum pipe pipe = intel_crtc->pipe;
2351 u32 val;
2352
2353 intel_dp_link_down(intel_dp);
2354
Ville Syrjäläa5805162015-05-26 20:42:30 +03002355 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002356
2357 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002358 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002359 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002360 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002361
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002362 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2363 val |= CHV_PCS_REQ_SOFTRESET_EN;
2364 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2365
2366 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002367 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002368 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2369
2370 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2371 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2372 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002373
Ville Syrjäläa5805162015-05-26 20:42:30 +03002374 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002375}
2376
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002377static void
2378_intel_dp_set_link_train(struct intel_dp *intel_dp,
2379 uint32_t *DP,
2380 uint8_t dp_train_pat)
2381{
2382 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2383 struct drm_device *dev = intel_dig_port->base.base.dev;
2384 struct drm_i915_private *dev_priv = dev->dev_private;
2385 enum port port = intel_dig_port->port;
2386
2387 if (HAS_DDI(dev)) {
2388 uint32_t temp = I915_READ(DP_TP_CTL(port));
2389
2390 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2391 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2392 else
2393 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2394
2395 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2396 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2397 case DP_TRAINING_PATTERN_DISABLE:
2398 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2399
2400 break;
2401 case DP_TRAINING_PATTERN_1:
2402 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2403 break;
2404 case DP_TRAINING_PATTERN_2:
2405 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2406 break;
2407 case DP_TRAINING_PATTERN_3:
2408 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2409 break;
2410 }
2411 I915_WRITE(DP_TP_CTL(port), temp);
2412
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002413 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2414 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002415 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2416
2417 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2418 case DP_TRAINING_PATTERN_DISABLE:
2419 *DP |= DP_LINK_TRAIN_OFF_CPT;
2420 break;
2421 case DP_TRAINING_PATTERN_1:
2422 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2423 break;
2424 case DP_TRAINING_PATTERN_2:
2425 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2426 break;
2427 case DP_TRAINING_PATTERN_3:
2428 DRM_ERROR("DP training pattern 3 not supported\n");
2429 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2430 break;
2431 }
2432
2433 } else {
2434 if (IS_CHERRYVIEW(dev))
2435 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2436 else
2437 *DP &= ~DP_LINK_TRAIN_MASK;
2438
2439 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2440 case DP_TRAINING_PATTERN_DISABLE:
2441 *DP |= DP_LINK_TRAIN_OFF;
2442 break;
2443 case DP_TRAINING_PATTERN_1:
2444 *DP |= DP_LINK_TRAIN_PAT_1;
2445 break;
2446 case DP_TRAINING_PATTERN_2:
2447 *DP |= DP_LINK_TRAIN_PAT_2;
2448 break;
2449 case DP_TRAINING_PATTERN_3:
2450 if (IS_CHERRYVIEW(dev)) {
2451 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2452 } else {
2453 DRM_ERROR("DP training pattern 3 not supported\n");
2454 *DP |= DP_LINK_TRAIN_PAT_2;
2455 }
2456 break;
2457 }
2458 }
2459}
2460
2461static void intel_dp_enable_port(struct intel_dp *intel_dp)
2462{
2463 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2464 struct drm_i915_private *dev_priv = dev->dev_private;
2465
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002466 /* enable with pattern 1 (as per spec) */
2467 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2468 DP_TRAINING_PATTERN_1);
2469
2470 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2471 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002472
2473 /*
2474 * Magic for VLV/CHV. We _must_ first set up the register
2475 * without actually enabling the port, and then do another
2476 * write to enable the port. Otherwise link training will
2477 * fail when the power sequencer is freshly used for this port.
2478 */
2479 intel_dp->DP |= DP_PORT_EN;
2480
2481 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2482 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002483}
2484
Daniel Vettere8cb4552012-07-01 13:05:48 +02002485static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002486{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002487 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2488 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002489 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002490 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002491 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002492 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002493
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002494 if (WARN_ON(dp_reg & DP_PORT_EN))
2495 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002496
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002497 pps_lock(intel_dp);
2498
2499 if (IS_VALLEYVIEW(dev))
2500 vlv_init_panel_power_sequencer(intel_dp);
2501
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002502 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002503
2504 edp_panel_vdd_on(intel_dp);
2505 edp_panel_on(intel_dp);
2506 edp_panel_vdd_off(intel_dp, true);
2507
2508 pps_unlock(intel_dp);
2509
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002510 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002511 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2512 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002513
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002514 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2515 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002516 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002517 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002518
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002519 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002520 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2521 pipe_name(crtc->pipe));
2522 intel_audio_codec_enable(encoder);
2523 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002524}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002525
Jani Nikulaecff4f32013-09-06 07:38:29 +03002526static void g4x_enable_dp(struct intel_encoder *encoder)
2527{
Jani Nikula828f5c62013-09-05 16:44:45 +03002528 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2529
Jani Nikulaecff4f32013-09-06 07:38:29 +03002530 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002531 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002532}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002533
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002534static void vlv_enable_dp(struct intel_encoder *encoder)
2535{
Jani Nikula828f5c62013-09-05 16:44:45 +03002536 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2537
Daniel Vetter4be73782014-01-17 14:39:48 +01002538 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002539 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540}
2541
Jani Nikulaecff4f32013-09-06 07:38:29 +03002542static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002544 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002545 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002546
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002547 intel_dp_prepare(encoder);
2548
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002549 /* Only ilk+ has port A */
2550 if (dport->port == PORT_A) {
2551 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002552 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002553 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002554}
2555
Ville Syrjälä83b84592014-10-16 21:29:51 +03002556static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2557{
2558 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2559 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2560 enum pipe pipe = intel_dp->pps_pipe;
2561 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2562
2563 edp_panel_vdd_off_sync(intel_dp);
2564
2565 /*
2566 * VLV seems to get confused when multiple power seqeuencers
2567 * have the same port selected (even if only one has power/vdd
2568 * enabled). The failure manifests as vlv_wait_port_ready() failing
2569 * CHV on the other hand doesn't seem to mind having the same port
2570 * selected in multiple power seqeuencers, but let's clear the
2571 * port select always when logically disconnecting a power sequencer
2572 * from a port.
2573 */
2574 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2575 pipe_name(pipe), port_name(intel_dig_port->port));
2576 I915_WRITE(pp_on_reg, 0);
2577 POSTING_READ(pp_on_reg);
2578
2579 intel_dp->pps_pipe = INVALID_PIPE;
2580}
2581
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002582static void vlv_steal_power_sequencer(struct drm_device *dev,
2583 enum pipe pipe)
2584{
2585 struct drm_i915_private *dev_priv = dev->dev_private;
2586 struct intel_encoder *encoder;
2587
2588 lockdep_assert_held(&dev_priv->pps_mutex);
2589
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002590 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2591 return;
2592
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002593 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2594 base.head) {
2595 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002596 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002597
2598 if (encoder->type != INTEL_OUTPUT_EDP)
2599 continue;
2600
2601 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002602 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002603
2604 if (intel_dp->pps_pipe != pipe)
2605 continue;
2606
2607 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002608 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002609
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002610 WARN(encoder->connectors_active,
2611 "stealing pipe %c power sequencer from active eDP port %c\n",
2612 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002613
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002614 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002615 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002616 }
2617}
2618
2619static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2620{
2621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2622 struct intel_encoder *encoder = &intel_dig_port->base;
2623 struct drm_device *dev = encoder->base.dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002626
2627 lockdep_assert_held(&dev_priv->pps_mutex);
2628
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002629 if (!is_edp(intel_dp))
2630 return;
2631
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002632 if (intel_dp->pps_pipe == crtc->pipe)
2633 return;
2634
2635 /*
2636 * If another power sequencer was being used on this
2637 * port previously make sure to turn off vdd there while
2638 * we still have control of it.
2639 */
2640 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002641 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002642
2643 /*
2644 * We may be stealing the power
2645 * sequencer from another port.
2646 */
2647 vlv_steal_power_sequencer(dev, crtc->pipe);
2648
2649 /* now it's all ours */
2650 intel_dp->pps_pipe = crtc->pipe;
2651
2652 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2653 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2654
2655 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002656 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2657 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002658}
2659
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002660static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2661{
2662 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2663 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002664 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002665 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002666 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002667 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002668 int pipe = intel_crtc->pipe;
2669 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002670
Ville Syrjäläa5805162015-05-26 20:42:30 +03002671 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002672
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002673 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674 val = 0;
2675 if (pipe)
2676 val |= (1<<21);
2677 else
2678 val &= ~(1<<21);
2679 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002680 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2681 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2682 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002683
Ville Syrjäläa5805162015-05-26 20:42:30 +03002684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002685
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002686 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002687}
2688
Jani Nikulaecff4f32013-09-06 07:38:29 +03002689static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002690{
2691 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2692 struct drm_device *dev = encoder->base.dev;
2693 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002694 struct intel_crtc *intel_crtc =
2695 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002696 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002697 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002698
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002699 intel_dp_prepare(encoder);
2700
Jesse Barnes89b667f2013-04-18 14:51:36 -07002701 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002702 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002703 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002704 DPIO_PCS_TX_LANE2_RESET |
2705 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002706 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2708 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2709 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2710 DPIO_PCS_CLK_SOFT_RESET);
2711
2712 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002713 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2714 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2715 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002716 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002717}
2718
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002719static void chv_pre_enable_dp(struct intel_encoder *encoder)
2720{
2721 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2722 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2723 struct drm_device *dev = encoder->base.dev;
2724 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002725 struct intel_crtc *intel_crtc =
2726 to_intel_crtc(encoder->base.crtc);
2727 enum dpio_channel ch = vlv_dport_to_channel(dport);
2728 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002729 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002730 u32 val;
2731
Ville Syrjäläa5805162015-05-26 20:42:30 +03002732 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002733
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002734 /* allow hardware to manage TX FIFO reset source */
2735 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2736 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2737 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2738
2739 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2740 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2741 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2742
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002743 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002744 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002745 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002746 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002747
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002748 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2749 val |= CHV_PCS_REQ_SOFTRESET_EN;
2750 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2751
2752 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002753 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002754 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2755
2756 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2757 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2758 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002759
2760 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002761 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002762 /* Set the upar bit */
2763 data = (i == 1) ? 0x0 : 0x1;
2764 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2765 data << DPIO_UPAR_SHIFT);
2766 }
2767
2768 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002769 if (intel_crtc->config->port_clock > 270000)
2770 stagger = 0x18;
2771 else if (intel_crtc->config->port_clock > 135000)
2772 stagger = 0xd;
2773 else if (intel_crtc->config->port_clock > 67500)
2774 stagger = 0x7;
2775 else if (intel_crtc->config->port_clock > 33750)
2776 stagger = 0x4;
2777 else
2778 stagger = 0x2;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002779
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002780 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2781 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2782 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2783
2784 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2785 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2786 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2787
2788 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2789 DPIO_LANESTAGGER_STRAP(stagger) |
2790 DPIO_LANESTAGGER_STRAP_OVRD |
2791 DPIO_TX1_STAGGER_MASK(0x1f) |
2792 DPIO_TX1_STAGGER_MULT(6) |
2793 DPIO_TX2_STAGGER_MULT(0));
2794
2795 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2796 DPIO_LANESTAGGER_STRAP(stagger) |
2797 DPIO_LANESTAGGER_STRAP_OVRD |
2798 DPIO_TX1_STAGGER_MASK(0x1f) |
2799 DPIO_TX1_STAGGER_MULT(7) |
2800 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002801
Ville Syrjäläa5805162015-05-26 20:42:30 +03002802 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002803
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002804 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002805}
2806
Ville Syrjälä9197c882014-04-09 13:29:05 +03002807static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2808{
2809 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2810 struct drm_device *dev = encoder->base.dev;
2811 struct drm_i915_private *dev_priv = dev->dev_private;
2812 struct intel_crtc *intel_crtc =
2813 to_intel_crtc(encoder->base.crtc);
2814 enum dpio_channel ch = vlv_dport_to_channel(dport);
2815 enum pipe pipe = intel_crtc->pipe;
2816 u32 val;
2817
Ville Syrjälä625695f2014-06-28 02:04:02 +03002818 intel_dp_prepare(encoder);
2819
Ville Syrjäläa5805162015-05-26 20:42:30 +03002820 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002821
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002822 /* program left/right clock distribution */
2823 if (pipe != PIPE_B) {
2824 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2825 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2826 if (ch == DPIO_CH0)
2827 val |= CHV_BUFLEFTENA1_FORCE;
2828 if (ch == DPIO_CH1)
2829 val |= CHV_BUFRIGHTENA1_FORCE;
2830 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2831 } else {
2832 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2833 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2834 if (ch == DPIO_CH0)
2835 val |= CHV_BUFLEFTENA2_FORCE;
2836 if (ch == DPIO_CH1)
2837 val |= CHV_BUFRIGHTENA2_FORCE;
2838 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2839 }
2840
Ville Syrjälä9197c882014-04-09 13:29:05 +03002841 /* program clock channel usage */
2842 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2843 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2844 if (pipe != PIPE_B)
2845 val &= ~CHV_PCS_USEDCLKCHANNEL;
2846 else
2847 val |= CHV_PCS_USEDCLKCHANNEL;
2848 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2849
2850 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2851 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2852 if (pipe != PIPE_B)
2853 val &= ~CHV_PCS_USEDCLKCHANNEL;
2854 else
2855 val |= CHV_PCS_USEDCLKCHANNEL;
2856 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2857
2858 /*
2859 * This a a bit weird since generally CL
2860 * matches the pipe, but here we need to
2861 * pick the CL based on the port.
2862 */
2863 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2864 if (pipe != PIPE_B)
2865 val &= ~CHV_CMN_USEDCLKCHANNEL;
2866 else
2867 val |= CHV_CMN_USEDCLKCHANNEL;
2868 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2869
Ville Syrjäläa5805162015-05-26 20:42:30 +03002870 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002871}
2872
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002873/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002874 * Native read with retry for link status and receiver capability reads for
2875 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002876 *
2877 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2878 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002879 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002880static ssize_t
2881intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2882 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002883{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002884 ssize_t ret;
2885 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002886
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002887 /*
2888 * Sometime we just get the same incorrect byte repeated
2889 * over the entire buffer. Doing just one throw away read
2890 * initially seems to "solve" it.
2891 */
2892 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2893
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002894 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002895 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2896 if (ret == size)
2897 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002898 msleep(1);
2899 }
2900
Jani Nikula9d1a1032014-03-14 16:51:15 +02002901 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002902}
2903
2904/*
2905 * Fetch AUX CH registers 0x202 - 0x207 which contain
2906 * link status information
2907 */
2908static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002909intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002910{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002911 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2912 DP_LANE0_1_STATUS,
2913 link_status,
2914 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002915}
2916
Paulo Zanoni11002442014-06-13 18:45:41 -03002917/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002919intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002920{
Paulo Zanoni30add222012-10-26 19:05:45 -02002921 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302922 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002923 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002924
Vandana Kannan93147262014-11-18 15:45:29 +05302925 if (IS_BROXTON(dev))
2926 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2927 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302928 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302929 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002930 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302931 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302932 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002933 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302934 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002935 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302936 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002937 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302938 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002939}
2940
2941static uint8_t
2942intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2943{
Paulo Zanoni30add222012-10-26 19:05:45 -02002944 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002945 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002946
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002947 if (INTEL_INFO(dev)->gen >= 9) {
2948 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2952 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2953 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2954 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2956 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002957 default:
2958 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2959 }
2960 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002961 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2965 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2967 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2968 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002969 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002971 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972 } else if (IS_VALLEYVIEW(dev)) {
2973 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302974 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2975 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2976 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2977 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2978 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2979 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002981 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002983 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002984 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002985 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2987 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2988 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2990 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002991 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302992 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002993 }
2994 } else {
2995 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302996 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2997 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2998 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2999 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3001 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003003 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003005 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003006 }
3007}
3008
Daniel Vetter5829975c2015-04-16 11:36:52 +02003009static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003010{
3011 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3012 struct drm_i915_private *dev_priv = dev->dev_private;
3013 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003014 struct intel_crtc *intel_crtc =
3015 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003016 unsigned long demph_reg_value, preemph_reg_value,
3017 uniqtranscale_reg_value;
3018 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003019 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003020 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003021
3022 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303023 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003024 preemph_reg_value = 0x0004000;
3025 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303026 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003027 demph_reg_value = 0x2B405555;
3028 uniqtranscale_reg_value = 0x552AB83A;
3029 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303030 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003031 demph_reg_value = 0x2B404040;
3032 uniqtranscale_reg_value = 0x5548B83A;
3033 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303034 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003035 demph_reg_value = 0x2B245555;
3036 uniqtranscale_reg_value = 0x5560B83A;
3037 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003039 demph_reg_value = 0x2B405555;
3040 uniqtranscale_reg_value = 0x5598DA3A;
3041 break;
3042 default:
3043 return 0;
3044 }
3045 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 preemph_reg_value = 0x0002000;
3048 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003050 demph_reg_value = 0x2B404040;
3051 uniqtranscale_reg_value = 0x5552B83A;
3052 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003054 demph_reg_value = 0x2B404848;
3055 uniqtranscale_reg_value = 0x5580B83A;
3056 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003058 demph_reg_value = 0x2B404040;
3059 uniqtranscale_reg_value = 0x55ADDA3A;
3060 break;
3061 default:
3062 return 0;
3063 }
3064 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003066 preemph_reg_value = 0x0000000;
3067 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003069 demph_reg_value = 0x2B305555;
3070 uniqtranscale_reg_value = 0x5570B83A;
3071 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003073 demph_reg_value = 0x2B2B4040;
3074 uniqtranscale_reg_value = 0x55ADDA3A;
3075 break;
3076 default:
3077 return 0;
3078 }
3079 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003081 preemph_reg_value = 0x0006000;
3082 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003084 demph_reg_value = 0x1B405555;
3085 uniqtranscale_reg_value = 0x55ADDA3A;
3086 break;
3087 default:
3088 return 0;
3089 }
3090 break;
3091 default:
3092 return 0;
3093 }
3094
Ville Syrjäläa5805162015-05-26 20:42:30 +03003095 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003096 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3097 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3098 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003099 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003100 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3101 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3102 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3103 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003104 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003105
3106 return 0;
3107}
3108
Daniel Vetter5829975c2015-04-16 11:36:52 +02003109static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003110{
3111 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3112 struct drm_i915_private *dev_priv = dev->dev_private;
3113 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3114 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003115 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003116 uint8_t train_set = intel_dp->train_set[0];
3117 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003118 enum pipe pipe = intel_crtc->pipe;
3119 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003120
3121 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003123 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125 deemph_reg_value = 128;
3126 margin_reg_value = 52;
3127 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129 deemph_reg_value = 128;
3130 margin_reg_value = 77;
3131 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003133 deemph_reg_value = 128;
3134 margin_reg_value = 102;
3135 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003137 deemph_reg_value = 128;
3138 margin_reg_value = 154;
3139 /* FIXME extra to set for 1200 */
3140 break;
3141 default:
3142 return 0;
3143 }
3144 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003146 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148 deemph_reg_value = 85;
3149 margin_reg_value = 78;
3150 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003152 deemph_reg_value = 85;
3153 margin_reg_value = 116;
3154 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003156 deemph_reg_value = 85;
3157 margin_reg_value = 154;
3158 break;
3159 default:
3160 return 0;
3161 }
3162 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003164 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303165 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003166 deemph_reg_value = 64;
3167 margin_reg_value = 104;
3168 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303169 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003170 deemph_reg_value = 64;
3171 margin_reg_value = 154;
3172 break;
3173 default:
3174 return 0;
3175 }
3176 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003178 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003180 deemph_reg_value = 43;
3181 margin_reg_value = 154;
3182 break;
3183 default:
3184 return 0;
3185 }
3186 break;
3187 default:
3188 return 0;
3189 }
3190
Ville Syrjäläa5805162015-05-26 20:42:30 +03003191 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003192
3193 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003194 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3195 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003196 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3197 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003198 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3199
3200 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3201 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003202 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3203 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003204 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003205
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003206 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3207 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3208 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3209 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3210
3211 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3212 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3213 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3214 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3215
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003216 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003217 for (i = 0; i < 4; i++) {
3218 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3219 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3220 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3221 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3222 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003223
3224 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003225 for (i = 0; i < 4; i++) {
3226 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003227 val &= ~DPIO_SWING_MARGIN000_MASK;
3228 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003229 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3230 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003231
3232 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003233 for (i = 0; i < 4; i++) {
3234 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3235 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3236 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3237 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003238
3239 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003241 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003243
3244 /*
3245 * The document said it needs to set bit 27 for ch0 and bit 26
3246 * for ch1. Might be a typo in the doc.
3247 * For now, for this unique transition scale selection, set bit
3248 * 27 for ch0 and ch1.
3249 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003250 for (i = 0; i < 4; i++) {
3251 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3252 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3253 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3254 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003255
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003256 for (i = 0; i < 4; i++) {
3257 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3258 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3259 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3260 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3261 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003262 }
3263
3264 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003265 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3266 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3267 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3268
3269 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3270 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3271 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003272
3273 /* LRC Bypass */
3274 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3275 val |= DPIO_LRC_BYPASS;
3276 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3277
Ville Syrjäläa5805162015-05-26 20:42:30 +03003278 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003279
3280 return 0;
3281}
3282
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003283static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003284intel_get_adjust_train(struct intel_dp *intel_dp,
3285 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286{
3287 uint8_t v = 0;
3288 uint8_t p = 0;
3289 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003290 uint8_t voltage_max;
3291 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292
Jesse Barnes33a34e42010-09-08 12:42:02 -07003293 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003294 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3295 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003296
3297 if (this_v > v)
3298 v = this_v;
3299 if (this_p > p)
3300 p = this_p;
3301 }
3302
Keith Packard1a2eb462011-11-16 16:26:07 -08003303 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003304 if (v >= voltage_max)
3305 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003306
Keith Packard1a2eb462011-11-16 16:26:07 -08003307 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3308 if (p >= preemph_max)
3309 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003310
3311 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003312 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003313}
3314
3315static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003316gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003317{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003318 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003319
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003320 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322 default:
3323 signal_levels |= DP_VOLTAGE_0_4;
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003326 signal_levels |= DP_VOLTAGE_0_6;
3327 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003329 signal_levels |= DP_VOLTAGE_0_8;
3330 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303331 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332 signal_levels |= DP_VOLTAGE_1_2;
3333 break;
3334 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003335 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337 default:
3338 signal_levels |= DP_PRE_EMPHASIS_0;
3339 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003341 signal_levels |= DP_PRE_EMPHASIS_3_5;
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003344 signal_levels |= DP_PRE_EMPHASIS_6;
3345 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347 signal_levels |= DP_PRE_EMPHASIS_9_5;
3348 break;
3349 }
3350 return signal_levels;
3351}
3352
Zhenyu Wange3421a12010-04-08 09:43:27 +08003353/* Gen6's DP voltage swing and pre-emphasis control */
3354static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003355gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003356{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003357 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3358 DP_TRAIN_PRE_EMPHASIS_MASK);
3359 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303360 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003362 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003364 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003367 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003370 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003373 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003374 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003375 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3376 "0x%x\n", signal_levels);
3377 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003378 }
3379}
3380
Keith Packard1a2eb462011-11-16 16:26:07 -08003381/* Gen7's DP voltage swing and pre-emphasis control */
3382static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003383gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003384{
3385 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3386 DP_TRAIN_PRE_EMPHASIS_MASK);
3387 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003389 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003391 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303392 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003393 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3394
Sonika Jindalbd600182014-08-08 16:23:41 +05303395 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003396 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003398 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3399
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003401 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003403 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3404
3405 default:
3406 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3407 "0x%x\n", signal_levels);
3408 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3409 }
3410}
3411
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003412/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3413static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003414hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003415{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003416 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3417 DP_TRAIN_PRE_EMPHASIS_MASK);
3418 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303420 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303421 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303422 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303423 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303424 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303425 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303426 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003427
Sonika Jindalbd600182014-08-08 16:23:41 +05303428 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303429 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303431 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303433 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003434
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303436 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303438 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303439
3440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3441 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003442 default:
3443 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3444 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303445 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003446 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003447}
3448
Daniel Vetter5829975c2015-04-16 11:36:52 +02003449static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303450{
3451 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3452 enum port port = dport->port;
3453 struct drm_device *dev = dport->base.base.dev;
3454 struct intel_encoder *encoder = &dport->base;
3455 uint8_t train_set = intel_dp->train_set[0];
3456 uint32_t level = 0;
3457
3458 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3459 DP_TRAIN_PRE_EMPHASIS_MASK);
3460 switch (signal_levels) {
3461 default:
3462 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3463 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3464 level = 0;
3465 break;
3466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3467 level = 1;
3468 break;
3469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3470 level = 2;
3471 break;
3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3473 level = 3;
3474 break;
3475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3476 level = 4;
3477 break;
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3479 level = 5;
3480 break;
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3482 level = 6;
3483 break;
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3485 level = 7;
3486 break;
3487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3488 level = 8;
3489 break;
3490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3491 level = 9;
3492 break;
3493 }
3494
3495 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3496}
3497
Paulo Zanonif0a34242012-12-06 16:51:50 -02003498/* Properly updates "DP" with the correct signal levels. */
3499static void
3500intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3501{
3502 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003503 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003504 struct drm_device *dev = intel_dig_port->base.base.dev;
3505 uint32_t signal_levels, mask;
3506 uint8_t train_set = intel_dp->train_set[0];
3507
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303508 if (IS_BROXTON(dev)) {
3509 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003510 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303511 mask = 0;
3512 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003513 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003514 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003515 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003516 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003517 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003518 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003519 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003520 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003521 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003522 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003523 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003524 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003525 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003526 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3527 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003528 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003529 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3530 }
3531
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303532 if (mask)
3533 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3534
3535 DRM_DEBUG_KMS("Using vswing level %d\n",
3536 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3537 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3538 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3539 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003540
3541 *DP = (*DP & ~mask) | signal_levels;
3542}
3543
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003544static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003545intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003546 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003547 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003548{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003549 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3550 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003551 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003552 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3553 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003554
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003555 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003556
Jani Nikula70aff662013-09-27 15:10:44 +03003557 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003558 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003560 buf[0] = dp_train_pat;
3561 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003562 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003563 /* don't write DP_TRAINING_LANEx_SET on disable */
3564 len = 1;
3565 } else {
3566 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3567 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3568 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003569 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003570
Jani Nikula9d1a1032014-03-14 16:51:15 +02003571 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3572 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003573
3574 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575}
3576
Jani Nikula70aff662013-09-27 15:10:44 +03003577static bool
3578intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3579 uint8_t dp_train_pat)
3580{
Mika Kahola4e96c972015-04-29 09:17:39 +03003581 if (!intel_dp->train_set_valid)
3582 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003583 intel_dp_set_signal_levels(intel_dp, DP);
3584 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3585}
3586
3587static bool
3588intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003589 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003590{
3591 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3592 struct drm_device *dev = intel_dig_port->base.base.dev;
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594 int ret;
3595
3596 intel_get_adjust_train(intel_dp, link_status);
3597 intel_dp_set_signal_levels(intel_dp, DP);
3598
3599 I915_WRITE(intel_dp->output_reg, *DP);
3600 POSTING_READ(intel_dp->output_reg);
3601
Jani Nikula9d1a1032014-03-14 16:51:15 +02003602 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3603 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003604
3605 return ret == intel_dp->lane_count;
3606}
3607
Imre Deak3ab9c632013-05-03 12:57:41 +03003608static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3609{
3610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3611 struct drm_device *dev = intel_dig_port->base.base.dev;
3612 struct drm_i915_private *dev_priv = dev->dev_private;
3613 enum port port = intel_dig_port->port;
3614 uint32_t val;
3615
3616 if (!HAS_DDI(dev))
3617 return;
3618
3619 val = I915_READ(DP_TP_CTL(port));
3620 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3621 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3622 I915_WRITE(DP_TP_CTL(port), val);
3623
3624 /*
3625 * On PORT_A we can have only eDP in SST mode. There the only reason
3626 * we need to set idle transmission mode is to work around a HW issue
3627 * where we enable the pipe while not in idle link-training mode.
3628 * In this case there is requirement to wait for a minimum number of
3629 * idle patterns to be sent.
3630 */
3631 if (port == PORT_A)
3632 return;
3633
3634 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3635 1))
3636 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3637}
3638
Jesse Barnes33a34e42010-09-08 12:42:02 -07003639/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003640void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003641intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003643 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003644 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645 int i;
3646 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003647 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003648 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003649 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003651 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003652 intel_ddi_prepare_link_retrain(encoder);
3653
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003654 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003655 link_config[0] = intel_dp->link_bw;
3656 link_config[1] = intel_dp->lane_count;
3657 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3658 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003659 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003660 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303661 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3662 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003663
3664 link_config[0] = 0;
3665 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003666 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003667
3668 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003669
Jani Nikula70aff662013-09-27 15:10:44 +03003670 /* clock recovery */
3671 if (!intel_dp_reset_link_train(intel_dp, &DP,
3672 DP_TRAINING_PATTERN_1 |
3673 DP_LINK_SCRAMBLING_DISABLE)) {
3674 DRM_ERROR("failed to enable link training\n");
3675 return;
3676 }
3677
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003678 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003679 voltage_tries = 0;
3680 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003681 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003682 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003683
Daniel Vettera7c96552012-10-18 10:15:30 +02003684 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003685 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3686 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003687 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003688 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003689
Daniel Vetter01916272012-10-18 10:15:25 +02003690 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003691 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003692 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003693 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003694
Mika Kahola4e96c972015-04-29 09:17:39 +03003695 /*
3696 * if we used previously trained voltage and pre-emphasis values
3697 * and we don't get clock recovery, reset link training values
3698 */
3699 if (intel_dp->train_set_valid) {
3700 DRM_DEBUG_KMS("clock recovery not ok, reset");
3701 /* clear the flag as we are not reusing train set */
3702 intel_dp->train_set_valid = false;
3703 if (!intel_dp_reset_link_train(intel_dp, &DP,
3704 DP_TRAINING_PATTERN_1 |
3705 DP_LINK_SCRAMBLING_DISABLE)) {
3706 DRM_ERROR("failed to enable link training\n");
3707 return;
3708 }
3709 continue;
3710 }
3711
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003712 /* Check to see if we've tried the max voltage */
3713 for (i = 0; i < intel_dp->lane_count; i++)
3714 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3715 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003716 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003717 ++loop_tries;
3718 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003719 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003720 break;
3721 }
Jani Nikula70aff662013-09-27 15:10:44 +03003722 intel_dp_reset_link_train(intel_dp, &DP,
3723 DP_TRAINING_PATTERN_1 |
3724 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003725 voltage_tries = 0;
3726 continue;
3727 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003728
3729 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003730 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003731 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003732 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003733 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003734 break;
3735 }
3736 } else
3737 voltage_tries = 0;
3738 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003739
Jani Nikula70aff662013-09-27 15:10:44 +03003740 /* Update training set as requested by target */
3741 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3742 DRM_ERROR("failed to update link training\n");
3743 break;
3744 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003745 }
3746
Jesse Barnes33a34e42010-09-08 12:42:02 -07003747 intel_dp->DP = DP;
3748}
3749
Paulo Zanonic19b0662012-10-15 15:51:41 -03003750void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003751intel_dp_complete_link_train(struct intel_dp *intel_dp)
3752{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003753 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003754 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003755 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003756 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3757
3758 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3759 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3760 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003761
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003762 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003763 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003764 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003765 DP_LINK_SCRAMBLING_DISABLE)) {
3766 DRM_ERROR("failed to start channel equalization\n");
3767 return;
3768 }
3769
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003770 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003771 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003772 channel_eq = false;
3773 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003774 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003775
Jesse Barnes37f80972011-01-05 14:45:24 -08003776 if (cr_tries > 5) {
3777 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003778 break;
3779 }
3780
Daniel Vettera7c96552012-10-18 10:15:30 +02003781 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003782 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3783 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003784 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003785 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003786
Jesse Barnes37f80972011-01-05 14:45:24 -08003787 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003788 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003789 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003790 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003791 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003792 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003793 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003794 cr_tries++;
3795 continue;
3796 }
3797
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003798 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003799 channel_eq = true;
3800 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003801 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003802
Jesse Barnes37f80972011-01-05 14:45:24 -08003803 /* Try 5 times, then try clock recovery if that fails */
3804 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003805 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003806 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003807 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003808 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003809 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003810 tries = 0;
3811 cr_tries++;
3812 continue;
3813 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003814
Jani Nikula70aff662013-09-27 15:10:44 +03003815 /* Update training set as requested by target */
3816 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3817 DRM_ERROR("failed to update link training\n");
3818 break;
3819 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003820 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003821 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003822
Imre Deak3ab9c632013-05-03 12:57:41 +03003823 intel_dp_set_idle_link_train(intel_dp);
3824
3825 intel_dp->DP = DP;
3826
Mika Kahola4e96c972015-04-29 09:17:39 +03003827 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003828 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003829 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003830 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003831}
3832
3833void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3834{
Jani Nikula70aff662013-09-27 15:10:44 +03003835 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003836 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003837}
3838
3839static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003840intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003841{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003842 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003843 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003844 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003845 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003847 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003848
Daniel Vetterbc76e322014-05-20 22:46:50 +02003849 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003850 return;
3851
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003852 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003853 return;
3854
Zhao Yakui28c97732009-10-09 11:39:41 +08003855 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003856
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003857 if ((IS_GEN7(dev) && port == PORT_A) ||
3858 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003859 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003860 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003861 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003862 if (IS_CHERRYVIEW(dev))
3863 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3864 else
3865 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003866 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003867 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003868 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003869 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003870
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003871 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3872 I915_WRITE(intel_dp->output_reg, DP);
3873 POSTING_READ(intel_dp->output_reg);
3874
3875 /*
3876 * HW workaround for IBX, we need to move the port
3877 * to transcoder A after disabling it to allow the
3878 * matching HDMI port to be enabled on transcoder A.
3879 */
3880 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3881 /* always enable with pattern 1 (as per spec) */
3882 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3883 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3884 I915_WRITE(intel_dp->output_reg, DP);
3885 POSTING_READ(intel_dp->output_reg);
3886
3887 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003888 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003889 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003890 }
3891
Keith Packardf01eca22011-09-28 16:48:10 -07003892 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003893}
3894
Keith Packard26d61aa2011-07-25 20:01:09 -07003895static bool
3896intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003897{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003898 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3899 struct drm_device *dev = dig_port->base.base.dev;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303901 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003902
Jani Nikula9d1a1032014-03-14 16:51:15 +02003903 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3904 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003905 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003906
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003907 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003908
Adam Jacksonedb39242012-09-18 10:58:49 -04003909 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3910 return false; /* DPCD not present */
3911
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003912 /* Check if the panel supports PSR */
3913 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003914 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003915 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3916 intel_dp->psr_dpcd,
3917 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003918 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3919 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003920 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003921 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303922
3923 if (INTEL_INFO(dev)->gen >= 9 &&
3924 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3925 uint8_t frame_sync_cap;
3926
3927 dev_priv->psr.sink_support = true;
3928 intel_dp_dpcd_read_wake(&intel_dp->aux,
3929 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3930 &frame_sync_cap, 1);
3931 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3932 /* PSR2 needs frame sync as well */
3933 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3934 DRM_DEBUG_KMS("PSR2 %s on sink",
3935 dev_priv->psr.psr2_support ? "supported" : "not supported");
3936 }
Jani Nikula50003932013-09-20 16:42:17 +03003937 }
3938
Jani Nikula7809a612014-10-29 11:03:26 +02003939 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003940 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003941 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3942 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003943 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003944 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003945 } else
3946 intel_dp->use_tps3 = false;
3947
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303948 /* Intermediate frequency support */
3949 if (is_edp(intel_dp) &&
3950 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3951 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3952 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003953 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003954 int i;
3955
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303956 intel_dp_dpcd_read_wake(&intel_dp->aux,
3957 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003958 sink_rates,
3959 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003960
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003961 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3962 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003963
3964 if (val == 0)
3965 break;
3966
Sonika Jindalaf77b972015-05-07 13:59:28 +05303967 /* Value read is in kHz while drm clock is saved in deca-kHz */
3968 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003969 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003970 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303971 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003972
3973 intel_dp_print_rates(intel_dp);
3974
Adam Jacksonedb39242012-09-18 10:58:49 -04003975 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3976 DP_DWN_STRM_PORT_PRESENT))
3977 return true; /* native DP sink */
3978
3979 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3980 return true; /* no per-port downstream info */
3981
Jani Nikula9d1a1032014-03-14 16:51:15 +02003982 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3983 intel_dp->downstream_ports,
3984 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003985 return false; /* downstream port status fetch failed */
3986
3987 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003988}
3989
Adam Jackson0d198322012-05-14 16:05:47 -04003990static void
3991intel_dp_probe_oui(struct intel_dp *intel_dp)
3992{
3993 u8 buf[3];
3994
3995 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3996 return;
3997
Jani Nikula9d1a1032014-03-14 16:51:15 +02003998 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003999 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4000 buf[0], buf[1], buf[2]);
4001
Jani Nikula9d1a1032014-03-14 16:51:15 +02004002 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004003 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4004 buf[0], buf[1], buf[2]);
4005}
4006
Dave Airlie0e32b392014-05-02 14:02:48 +10004007static bool
4008intel_dp_probe_mst(struct intel_dp *intel_dp)
4009{
4010 u8 buf[1];
4011
4012 if (!intel_dp->can_mst)
4013 return false;
4014
4015 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4016 return false;
4017
Dave Airlie0e32b392014-05-02 14:02:48 +10004018 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4019 if (buf[0] & DP_MST_CAP) {
4020 DRM_DEBUG_KMS("Sink is MST capable\n");
4021 intel_dp->is_mst = true;
4022 } else {
4023 DRM_DEBUG_KMS("Sink is not MST capable\n");
4024 intel_dp->is_mst = false;
4025 }
4026 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004027
4028 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4029 return intel_dp->is_mst;
4030}
4031
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004032int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4033{
4034 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4035 struct drm_device *dev = intel_dig_port->base.base.dev;
4036 struct intel_crtc *intel_crtc =
4037 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004038 u8 buf;
4039 int test_crc_count;
4040 int attempts = 6;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004041 int ret = 0;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004042
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004043 hsw_disable_ips(intel_crtc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004044
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004045 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4046 ret = -EIO;
4047 goto out;
4048 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004049
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004050 if (!(buf & DP_TEST_CRC_SUPPORTED)) {
4051 ret = -ENOTTY;
4052 goto out;
4053 }
4054
4055 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4056 ret = -EIO;
4057 goto out;
4058 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004059
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004060 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004061 buf | DP_TEST_SINK_START) < 0) {
4062 ret = -EIO;
4063 goto out;
4064 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004065
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004066 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4067 ret = -EIO;
4068 goto out;
4069 }
4070
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004071 test_crc_count = buf & DP_TEST_COUNT_MASK;
4072
4073 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004074 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004075 DP_TEST_SINK_MISC, &buf) < 0) {
4076 ret = -EIO;
4077 goto out;
4078 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004079 intel_wait_for_vblank(dev, intel_crtc->pipe);
4080 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4081
4082 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004083 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004084 ret = -ETIMEDOUT;
4085 goto out;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004086 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004087
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004088 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4089 ret = -EIO;
4090 goto out;
4091 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004092
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004093 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4094 ret = -EIO;
4095 goto out;
4096 }
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004097 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004098 buf & ~DP_TEST_SINK_START) < 0) {
4099 ret = -EIO;
4100 goto out;
4101 }
4102out:
4103 hsw_enable_ips(intel_crtc);
4104 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004105}
4106
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004107static bool
4108intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4109{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004110 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4111 DP_DEVICE_SERVICE_IRQ_VECTOR,
4112 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004113}
4114
Dave Airlie0e32b392014-05-02 14:02:48 +10004115static bool
4116intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4117{
4118 int ret;
4119
4120 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4121 DP_SINK_COUNT_ESI,
4122 sink_irq_vector, 14);
4123 if (ret != 14)
4124 return false;
4125
4126 return true;
4127}
4128
Todd Previtec5d5ab72015-04-15 08:38:38 -07004129static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004130{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004131 uint8_t test_result = DP_TEST_ACK;
4132 return test_result;
4133}
4134
4135static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4136{
4137 uint8_t test_result = DP_TEST_NAK;
4138 return test_result;
4139}
4140
4141static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4142{
4143 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004144 struct intel_connector *intel_connector = intel_dp->attached_connector;
4145 struct drm_connector *connector = &intel_connector->base;
4146
4147 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004148 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004149 intel_dp->aux.i2c_defer_count > 6) {
4150 /* Check EDID read for NACKs, DEFERs and corruption
4151 * (DP CTS 1.2 Core r1.1)
4152 * 4.2.2.4 : Failed EDID read, I2C_NAK
4153 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4154 * 4.2.2.6 : EDID corruption detected
4155 * Use failsafe mode for all cases
4156 */
4157 if (intel_dp->aux.i2c_nack_count > 0 ||
4158 intel_dp->aux.i2c_defer_count > 0)
4159 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4160 intel_dp->aux.i2c_nack_count,
4161 intel_dp->aux.i2c_defer_count);
4162 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4163 } else {
4164 if (!drm_dp_dpcd_write(&intel_dp->aux,
4165 DP_TEST_EDID_CHECKSUM,
4166 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004167 1))
Todd Previte559be302015-05-04 07:48:20 -07004168 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4169
4170 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4171 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4172 }
4173
4174 /* Set test active flag here so userspace doesn't interrupt things */
4175 intel_dp->compliance_test_active = 1;
4176
Todd Previtec5d5ab72015-04-15 08:38:38 -07004177 return test_result;
4178}
4179
4180static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4181{
4182 uint8_t test_result = DP_TEST_NAK;
4183 return test_result;
4184}
4185
4186static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4187{
4188 uint8_t response = DP_TEST_NAK;
4189 uint8_t rxdata = 0;
4190 int status = 0;
4191
Todd Previte559be302015-05-04 07:48:20 -07004192 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004193 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004194 intel_dp->compliance_test_data = 0;
4195
Todd Previtec5d5ab72015-04-15 08:38:38 -07004196 intel_dp->aux.i2c_nack_count = 0;
4197 intel_dp->aux.i2c_defer_count = 0;
4198
4199 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4200 if (status <= 0) {
4201 DRM_DEBUG_KMS("Could not read test request from sink\n");
4202 goto update_status;
4203 }
4204
4205 switch (rxdata) {
4206 case DP_TEST_LINK_TRAINING:
4207 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4208 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4209 response = intel_dp_autotest_link_training(intel_dp);
4210 break;
4211 case DP_TEST_LINK_VIDEO_PATTERN:
4212 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4213 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4214 response = intel_dp_autotest_video_pattern(intel_dp);
4215 break;
4216 case DP_TEST_LINK_EDID_READ:
4217 DRM_DEBUG_KMS("EDID test requested\n");
4218 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4219 response = intel_dp_autotest_edid(intel_dp);
4220 break;
4221 case DP_TEST_LINK_PHY_TEST_PATTERN:
4222 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4223 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4224 response = intel_dp_autotest_phy_pattern(intel_dp);
4225 break;
4226 default:
4227 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4228 break;
4229 }
4230
4231update_status:
4232 status = drm_dp_dpcd_write(&intel_dp->aux,
4233 DP_TEST_RESPONSE,
4234 &response, 1);
4235 if (status <= 0)
4236 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004237}
4238
Dave Airlie0e32b392014-05-02 14:02:48 +10004239static int
4240intel_dp_check_mst_status(struct intel_dp *intel_dp)
4241{
4242 bool bret;
4243
4244 if (intel_dp->is_mst) {
4245 u8 esi[16] = { 0 };
4246 int ret = 0;
4247 int retry;
4248 bool handled;
4249 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4250go_again:
4251 if (bret == true) {
4252
4253 /* check link status - esi[10] = 0x200c */
4254 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4255 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4256 intel_dp_start_link_train(intel_dp);
4257 intel_dp_complete_link_train(intel_dp);
4258 intel_dp_stop_link_train(intel_dp);
4259 }
4260
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004261 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004262 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4263
4264 if (handled) {
4265 for (retry = 0; retry < 3; retry++) {
4266 int wret;
4267 wret = drm_dp_dpcd_write(&intel_dp->aux,
4268 DP_SINK_COUNT_ESI+1,
4269 &esi[1], 3);
4270 if (wret == 3) {
4271 break;
4272 }
4273 }
4274
4275 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4276 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004277 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004278 goto go_again;
4279 }
4280 } else
4281 ret = 0;
4282
4283 return ret;
4284 } else {
4285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4286 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4287 intel_dp->is_mst = false;
4288 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4289 /* send a hotplug event */
4290 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4291 }
4292 }
4293 return -EINVAL;
4294}
4295
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004296/*
4297 * According to DP spec
4298 * 5.1.2:
4299 * 1. Read DPCD
4300 * 2. Configure link according to Receiver Capabilities
4301 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4302 * 4. Check link status on receipt of hot-plug interrupt
4303 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004304static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004305intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004306{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004308 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004309 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004310 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004311
Dave Airlie5b215bc2014-08-05 10:40:20 +10004312 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4313
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004314 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004315 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004316
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004317 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004318 return;
4319
Imre Deak1a125d82014-08-18 14:42:46 +03004320 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4321 return;
4322
Keith Packard92fd8fd2011-07-25 19:50:10 -07004323 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004324 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004325 return;
4326 }
4327
Keith Packard92fd8fd2011-07-25 19:50:10 -07004328 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004329 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004330 return;
4331 }
4332
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004333 /* Try to read the source of the interrupt */
4334 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4335 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4336 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004337 drm_dp_dpcd_writeb(&intel_dp->aux,
4338 DP_DEVICE_SERVICE_IRQ_VECTOR,
4339 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004340
4341 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004342 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004343 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4344 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4345 }
4346
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004347 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004348 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004349 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004350 intel_dp_start_link_train(intel_dp);
4351 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004352 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004353 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004354}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004355
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004356/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004357static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004358intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004359{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004360 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004361 uint8_t type;
4362
4363 if (!intel_dp_get_dpcd(intel_dp))
4364 return connector_status_disconnected;
4365
4366 /* if there's no downstream port, we're done */
4367 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004368 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004369
4370 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004371 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4372 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004373 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004374
4375 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4376 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004377 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004378
Adam Jackson23235172012-09-20 16:42:45 -04004379 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4380 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004381 }
4382
4383 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004384 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004385 return connector_status_connected;
4386
4387 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004388 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4389 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4390 if (type == DP_DS_PORT_TYPE_VGA ||
4391 type == DP_DS_PORT_TYPE_NON_EDID)
4392 return connector_status_unknown;
4393 } else {
4394 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4395 DP_DWN_STRM_PORT_TYPE_MASK;
4396 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4397 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4398 return connector_status_unknown;
4399 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004400
4401 /* Anything else is out of spec, warn and ignore */
4402 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004403 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004404}
4405
4406static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004407edp_detect(struct intel_dp *intel_dp)
4408{
4409 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4410 enum drm_connector_status status;
4411
4412 status = intel_panel_detect(dev);
4413 if (status == connector_status_unknown)
4414 status = connector_status_connected;
4415
4416 return status;
4417}
4418
4419static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004420ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004421{
Paulo Zanoni30add222012-10-26 19:05:45 -02004422 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004423 struct drm_i915_private *dev_priv = dev->dev_private;
4424 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004425
Damien Lespiau1b469632012-12-13 16:09:01 +00004426 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4427 return connector_status_disconnected;
4428
Keith Packard26d61aa2011-07-25 20:01:09 -07004429 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004430}
4431
Dave Airlie2a592be2014-09-01 16:58:12 +10004432static int g4x_digital_port_connected(struct drm_device *dev,
4433 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004434{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004436 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004437
Todd Previte232a6ee2014-01-23 00:13:41 -07004438 if (IS_VALLEYVIEW(dev)) {
4439 switch (intel_dig_port->port) {
4440 case PORT_B:
4441 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4442 break;
4443 case PORT_C:
4444 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4445 break;
4446 case PORT_D:
4447 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4448 break;
4449 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004450 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004451 }
4452 } else {
4453 switch (intel_dig_port->port) {
4454 case PORT_B:
4455 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4456 break;
4457 case PORT_C:
4458 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4459 break;
4460 case PORT_D:
4461 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4462 break;
4463 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004464 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004465 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004466 }
4467
Chris Wilson10f76a32012-05-11 18:01:32 +01004468 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004469 return 0;
4470 return 1;
4471}
4472
4473static enum drm_connector_status
4474g4x_dp_detect(struct intel_dp *intel_dp)
4475{
4476 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4477 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4478 int ret;
4479
4480 /* Can't disconnect eDP, but you can close the lid... */
4481 if (is_edp(intel_dp)) {
4482 enum drm_connector_status status;
4483
4484 status = intel_panel_detect(dev);
4485 if (status == connector_status_unknown)
4486 status = connector_status_connected;
4487 return status;
4488 }
4489
4490 ret = g4x_digital_port_connected(dev, intel_dig_port);
4491 if (ret == -EINVAL)
4492 return connector_status_unknown;
4493 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004494 return connector_status_disconnected;
4495
Keith Packard26d61aa2011-07-25 20:01:09 -07004496 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004497}
4498
Keith Packard8c241fe2011-09-28 16:38:44 -07004499static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004500intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004501{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004502 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004503
Jani Nikula9cd300e2012-10-19 14:51:52 +03004504 /* use cached edid if we have one */
4505 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004506 /* invalid edid */
4507 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004508 return NULL;
4509
Jani Nikula55e9ede2013-10-01 10:38:54 +03004510 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004511 } else
4512 return drm_get_edid(&intel_connector->base,
4513 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004514}
4515
Chris Wilsonbeb60602014-09-02 20:04:00 +01004516static void
4517intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004518{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004519 struct intel_connector *intel_connector = intel_dp->attached_connector;
4520 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004521
Chris Wilsonbeb60602014-09-02 20:04:00 +01004522 edid = intel_dp_get_edid(intel_dp);
4523 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004524
Chris Wilsonbeb60602014-09-02 20:04:00 +01004525 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4526 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4527 else
4528 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4529}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004530
Chris Wilsonbeb60602014-09-02 20:04:00 +01004531static void
4532intel_dp_unset_edid(struct intel_dp *intel_dp)
4533{
4534 struct intel_connector *intel_connector = intel_dp->attached_connector;
4535
4536 kfree(intel_connector->detect_edid);
4537 intel_connector->detect_edid = NULL;
4538
4539 intel_dp->has_audio = false;
4540}
4541
4542static enum intel_display_power_domain
4543intel_dp_power_get(struct intel_dp *dp)
4544{
4545 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4546 enum intel_display_power_domain power_domain;
4547
4548 power_domain = intel_display_port_power_domain(encoder);
4549 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4550
4551 return power_domain;
4552}
4553
4554static void
4555intel_dp_power_put(struct intel_dp *dp,
4556 enum intel_display_power_domain power_domain)
4557{
4558 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4559 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004560}
4561
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004562static enum drm_connector_status
4563intel_dp_detect(struct drm_connector *connector, bool force)
4564{
4565 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004566 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4567 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004568 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004569 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004570 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004571 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004572 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004573
Chris Wilson164c8592013-07-20 20:27:08 +01004574 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004575 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004576 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004577
Dave Airlie0e32b392014-05-02 14:02:48 +10004578 if (intel_dp->is_mst) {
4579 /* MST devices are disconnected from a monitor POV */
4580 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4581 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004582 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004583 }
4584
Chris Wilsonbeb60602014-09-02 20:04:00 +01004585 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004586
Chris Wilsond410b562014-09-02 20:03:59 +01004587 /* Can't disconnect eDP, but you can close the lid... */
4588 if (is_edp(intel_dp))
4589 status = edp_detect(intel_dp);
4590 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004591 status = ironlake_dp_detect(intel_dp);
4592 else
4593 status = g4x_dp_detect(intel_dp);
4594 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004595 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004596
Adam Jackson0d198322012-05-14 16:05:47 -04004597 intel_dp_probe_oui(intel_dp);
4598
Dave Airlie0e32b392014-05-02 14:02:48 +10004599 ret = intel_dp_probe_mst(intel_dp);
4600 if (ret) {
4601 /* if we are in MST mode then this connector
4602 won't appear connected or have anything with EDID on it */
4603 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4604 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4605 status = connector_status_disconnected;
4606 goto out;
4607 }
4608
Chris Wilsonbeb60602014-09-02 20:04:00 +01004609 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004610
Paulo Zanonid63885d2012-10-26 19:05:49 -02004611 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4612 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004613 status = connector_status_connected;
4614
Todd Previte09b1eb12015-04-20 15:27:34 -07004615 /* Try to read the source of the interrupt */
4616 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4617 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4618 /* Clear interrupt source */
4619 drm_dp_dpcd_writeb(&intel_dp->aux,
4620 DP_DEVICE_SERVICE_IRQ_VECTOR,
4621 sink_irq_vector);
4622
4623 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4624 intel_dp_handle_test_request(intel_dp);
4625 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4626 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4627 }
4628
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004629out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004630 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004631 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004632}
4633
Chris Wilsonbeb60602014-09-02 20:04:00 +01004634static void
4635intel_dp_force(struct drm_connector *connector)
4636{
4637 struct intel_dp *intel_dp = intel_attached_dp(connector);
4638 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4639 enum intel_display_power_domain power_domain;
4640
4641 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4642 connector->base.id, connector->name);
4643 intel_dp_unset_edid(intel_dp);
4644
4645 if (connector->status != connector_status_connected)
4646 return;
4647
4648 power_domain = intel_dp_power_get(intel_dp);
4649
4650 intel_dp_set_edid(intel_dp);
4651
4652 intel_dp_power_put(intel_dp, power_domain);
4653
4654 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4655 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4656}
4657
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004658static int intel_dp_get_modes(struct drm_connector *connector)
4659{
Jani Nikuladd06f902012-10-19 14:51:50 +03004660 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004661 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004662
Chris Wilsonbeb60602014-09-02 20:04:00 +01004663 edid = intel_connector->detect_edid;
4664 if (edid) {
4665 int ret = intel_connector_update_modes(connector, edid);
4666 if (ret)
4667 return ret;
4668 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004669
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004670 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671 if (is_edp(intel_attached_dp(connector)) &&
4672 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004673 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004674
4675 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004676 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004677 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004678 drm_mode_probed_add(connector, mode);
4679 return 1;
4680 }
4681 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004682
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004683 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004684}
4685
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004686static bool
4687intel_dp_detect_audio(struct drm_connector *connector)
4688{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004689 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004690 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004691
Chris Wilsonbeb60602014-09-02 20:04:00 +01004692 edid = to_intel_connector(connector)->detect_edid;
4693 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004694 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004695
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004696 return has_audio;
4697}
4698
Chris Wilsonf6849602010-09-19 09:29:33 +01004699static int
4700intel_dp_set_property(struct drm_connector *connector,
4701 struct drm_property *property,
4702 uint64_t val)
4703{
Chris Wilsone953fd72011-02-21 22:23:52 +00004704 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004705 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004706 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4707 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004708 int ret;
4709
Rob Clark662595d2012-10-11 20:36:04 -05004710 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004711 if (ret)
4712 return ret;
4713
Chris Wilson3f43c482011-05-12 22:17:24 +01004714 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004715 int i = val;
4716 bool has_audio;
4717
4718 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004719 return 0;
4720
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004721 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004722
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004723 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004724 has_audio = intel_dp_detect_audio(connector);
4725 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004726 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004727
4728 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004729 return 0;
4730
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004731 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004732 goto done;
4733 }
4734
Chris Wilsone953fd72011-02-21 22:23:52 +00004735 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004736 bool old_auto = intel_dp->color_range_auto;
4737 uint32_t old_range = intel_dp->color_range;
4738
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004739 switch (val) {
4740 case INTEL_BROADCAST_RGB_AUTO:
4741 intel_dp->color_range_auto = true;
4742 break;
4743 case INTEL_BROADCAST_RGB_FULL:
4744 intel_dp->color_range_auto = false;
4745 intel_dp->color_range = 0;
4746 break;
4747 case INTEL_BROADCAST_RGB_LIMITED:
4748 intel_dp->color_range_auto = false;
4749 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4750 break;
4751 default:
4752 return -EINVAL;
4753 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004754
4755 if (old_auto == intel_dp->color_range_auto &&
4756 old_range == intel_dp->color_range)
4757 return 0;
4758
Chris Wilsone953fd72011-02-21 22:23:52 +00004759 goto done;
4760 }
4761
Yuly Novikov53b41832012-10-26 12:04:00 +03004762 if (is_edp(intel_dp) &&
4763 property == connector->dev->mode_config.scaling_mode_property) {
4764 if (val == DRM_MODE_SCALE_NONE) {
4765 DRM_DEBUG_KMS("no scaling not supported\n");
4766 return -EINVAL;
4767 }
4768
4769 if (intel_connector->panel.fitting_mode == val) {
4770 /* the eDP scaling property is not changed */
4771 return 0;
4772 }
4773 intel_connector->panel.fitting_mode = val;
4774
4775 goto done;
4776 }
4777
Chris Wilsonf6849602010-09-19 09:29:33 +01004778 return -EINVAL;
4779
4780done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004781 if (intel_encoder->base.crtc)
4782 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004783
4784 return 0;
4785}
4786
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004787static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004788intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004789{
Jani Nikula1d508702012-10-19 14:51:49 +03004790 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004791
Chris Wilson10e972d2014-09-04 21:43:45 +01004792 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004793
Jani Nikula9cd300e2012-10-19 14:51:52 +03004794 if (!IS_ERR_OR_NULL(intel_connector->edid))
4795 kfree(intel_connector->edid);
4796
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004797 /* Can't call is_edp() since the encoder may have been destroyed
4798 * already. */
4799 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004800 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004801
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004802 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004803 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004804}
4805
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004806void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004807{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004808 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4809 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004810
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004811 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004812 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004813 if (is_edp(intel_dp)) {
4814 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004815 /*
4816 * vdd might still be enabled do to the delayed vdd off.
4817 * Make sure vdd is actually turned off here.
4818 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004819 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004820 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004821 pps_unlock(intel_dp);
4822
Clint Taylor01527b32014-07-07 13:01:46 -07004823 if (intel_dp->edp_notifier.notifier_call) {
4824 unregister_reboot_notifier(&intel_dp->edp_notifier);
4825 intel_dp->edp_notifier.notifier_call = NULL;
4826 }
Keith Packardbd943152011-09-18 23:09:52 -07004827 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004828 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004829 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004830}
4831
Imre Deak07f9cd02014-08-18 14:42:45 +03004832static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4833{
4834 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4835
4836 if (!is_edp(intel_dp))
4837 return;
4838
Ville Syrjälä951468f2014-09-04 14:55:31 +03004839 /*
4840 * vdd might still be enabled do to the delayed vdd off.
4841 * Make sure vdd is actually turned off here.
4842 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004843 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004844 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004845 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004846 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004847}
4848
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004849static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4850{
4851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4852 struct drm_device *dev = intel_dig_port->base.base.dev;
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854 enum intel_display_power_domain power_domain;
4855
4856 lockdep_assert_held(&dev_priv->pps_mutex);
4857
4858 if (!edp_have_panel_vdd(intel_dp))
4859 return;
4860
4861 /*
4862 * The VDD bit needs a power domain reference, so if the bit is
4863 * already enabled when we boot or resume, grab this reference and
4864 * schedule a vdd off, so we don't hold on to the reference
4865 * indefinitely.
4866 */
4867 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4868 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4869 intel_display_power_get(dev_priv, power_domain);
4870
4871 edp_panel_vdd_schedule_off(intel_dp);
4872}
4873
Imre Deak6d93c0c2014-07-31 14:03:36 +03004874static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4875{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004876 struct intel_dp *intel_dp;
4877
4878 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4879 return;
4880
4881 intel_dp = enc_to_intel_dp(encoder);
4882
4883 pps_lock(intel_dp);
4884
4885 /*
4886 * Read out the current power sequencer assignment,
4887 * in case the BIOS did something with it.
4888 */
4889 if (IS_VALLEYVIEW(encoder->dev))
4890 vlv_initial_power_sequencer_setup(intel_dp);
4891
4892 intel_edp_panel_vdd_sanitize(intel_dp);
4893
4894 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004895}
4896
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004897static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004898 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004899 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004900 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004901 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004902 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004903 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004904 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004905 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004906 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004907};
4908
4909static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4910 .get_modes = intel_dp_get_modes,
4911 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004912 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004913};
4914
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004915static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004916 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004917 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004918};
4919
Dave Airlie0e32b392014-05-02 14:02:48 +10004920void
Eric Anholt21d40d32010-03-25 11:11:14 -07004921intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004922{
Dave Airlie0e32b392014-05-02 14:02:48 +10004923 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004924}
4925
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004926enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004927intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4928{
4929 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004930 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004931 struct drm_device *dev = intel_dig_port->base.base.dev;
4932 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004933 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004934 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004935
Dave Airlie0e32b392014-05-02 14:02:48 +10004936 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4937 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004938
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004939 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4940 /*
4941 * vdd off can generate a long pulse on eDP which
4942 * would require vdd on to handle it, and thus we
4943 * would end up in an endless cycle of
4944 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4945 */
4946 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4947 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004948 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004949 }
4950
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004951 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4952 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004953 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004954
Imre Deak1c767b32014-08-18 14:42:42 +03004955 power_domain = intel_display_port_power_domain(intel_encoder);
4956 intel_display_power_get(dev_priv, power_domain);
4957
Dave Airlie0e32b392014-05-02 14:02:48 +10004958 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004959 /* indicate that we need to restart link training */
4960 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004961
4962 if (HAS_PCH_SPLIT(dev)) {
4963 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4964 goto mst_fail;
4965 } else {
4966 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4967 goto mst_fail;
4968 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004969
4970 if (!intel_dp_get_dpcd(intel_dp)) {
4971 goto mst_fail;
4972 }
4973
4974 intel_dp_probe_oui(intel_dp);
4975
4976 if (!intel_dp_probe_mst(intel_dp))
4977 goto mst_fail;
4978
4979 } else {
4980 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004981 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004982 goto mst_fail;
4983 }
4984
4985 if (!intel_dp->is_mst) {
4986 /*
4987 * we'll check the link status via the normal hot plug path later -
4988 * but for short hpds we should check it now
4989 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004990 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004991 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004992 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004993 }
4994 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004995
4996 ret = IRQ_HANDLED;
4997
Imre Deak1c767b32014-08-18 14:42:42 +03004998 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004999mst_fail:
5000 /* if we were in MST mode, and device is not there get out of MST mode */
5001 if (intel_dp->is_mst) {
5002 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5003 intel_dp->is_mst = false;
5004 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5005 }
Imre Deak1c767b32014-08-18 14:42:42 +03005006put_power:
5007 intel_display_power_put(dev_priv, power_domain);
5008
5009 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005010}
5011
Zhenyu Wange3421a12010-04-08 09:43:27 +08005012/* Return which DP Port should be selected for Transcoder DP control */
5013int
Akshay Joshi0206e352011-08-16 15:34:10 -04005014intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005015{
5016 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005017 struct intel_encoder *intel_encoder;
5018 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005019
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005020 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5021 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005022
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005023 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5024 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005025 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005026 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005027
Zhenyu Wange3421a12010-04-08 09:43:27 +08005028 return -1;
5029}
5030
Zhao Yakui36e83a12010-06-12 14:32:21 +08005031/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005032bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005033{
5034 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005035 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005036 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005037 static const short port_mapping[] = {
5038 [PORT_B] = PORT_IDPB,
5039 [PORT_C] = PORT_IDPC,
5040 [PORT_D] = PORT_IDPD,
5041 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005042
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005043 if (port == PORT_A)
5044 return true;
5045
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005046 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005047 return false;
5048
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005049 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5050 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005051
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005052 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005053 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5054 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005055 return true;
5056 }
5057 return false;
5058}
5059
Dave Airlie0e32b392014-05-02 14:02:48 +10005060void
Chris Wilsonf6849602010-09-19 09:29:33 +01005061intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5062{
Yuly Novikov53b41832012-10-26 12:04:00 +03005063 struct intel_connector *intel_connector = to_intel_connector(connector);
5064
Chris Wilson3f43c482011-05-12 22:17:24 +01005065 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005066 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005067 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005068
5069 if (is_edp(intel_dp)) {
5070 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005071 drm_object_attach_property(
5072 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005073 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005074 DRM_MODE_SCALE_ASPECT);
5075 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005076 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005077}
5078
Imre Deakdada1a92014-01-29 13:25:41 +02005079static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5080{
5081 intel_dp->last_power_cycle = jiffies;
5082 intel_dp->last_power_on = jiffies;
5083 intel_dp->last_backlight_off = jiffies;
5084}
5085
Daniel Vetter67a54562012-10-20 20:57:45 +02005086static void
5087intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005088 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005089{
5090 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005091 struct edp_power_seq cur, vbt, spec,
5092 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005093 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005094 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005095
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005096 lockdep_assert_held(&dev_priv->pps_mutex);
5097
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005098 /* already initialized? */
5099 if (final->t11_t12 != 0)
5100 return;
5101
Jesse Barnes453c5422013-03-28 09:55:41 -07005102 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005103 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005104 pp_on_reg = PCH_PP_ON_DELAYS;
5105 pp_off_reg = PCH_PP_OFF_DELAYS;
5106 pp_div_reg = PCH_PP_DIVISOR;
5107 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005108 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5109
5110 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5111 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5112 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5113 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005114 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005115
5116 /* Workaround: Need to write PP_CONTROL with the unlock key as
5117 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005118 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005119 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005120
Jesse Barnes453c5422013-03-28 09:55:41 -07005121 pp_on = I915_READ(pp_on_reg);
5122 pp_off = I915_READ(pp_off_reg);
5123 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005124
5125 /* Pull timing values out of registers */
5126 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5127 PANEL_POWER_UP_DELAY_SHIFT;
5128
5129 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5130 PANEL_LIGHT_ON_DELAY_SHIFT;
5131
5132 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5133 PANEL_LIGHT_OFF_DELAY_SHIFT;
5134
5135 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5136 PANEL_POWER_DOWN_DELAY_SHIFT;
5137
5138 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5139 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5140
5141 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5142 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5143
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005144 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005145
5146 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5147 * our hw here, which are all in 100usec. */
5148 spec.t1_t3 = 210 * 10;
5149 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5150 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5151 spec.t10 = 500 * 10;
5152 /* This one is special and actually in units of 100ms, but zero
5153 * based in the hw (so we need to add 100 ms). But the sw vbt
5154 * table multiplies it with 1000 to make it in units of 100usec,
5155 * too. */
5156 spec.t11_t12 = (510 + 100) * 10;
5157
5158 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5159 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5160
5161 /* Use the max of the register settings and vbt. If both are
5162 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005163#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005164 spec.field : \
5165 max(cur.field, vbt.field))
5166 assign_final(t1_t3);
5167 assign_final(t8);
5168 assign_final(t9);
5169 assign_final(t10);
5170 assign_final(t11_t12);
5171#undef assign_final
5172
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005173#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005174 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5175 intel_dp->backlight_on_delay = get_delay(t8);
5176 intel_dp->backlight_off_delay = get_delay(t9);
5177 intel_dp->panel_power_down_delay = get_delay(t10);
5178 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5179#undef get_delay
5180
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005181 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5182 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5183 intel_dp->panel_power_cycle_delay);
5184
5185 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5186 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005187}
5188
5189static void
5190intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005191 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005192{
5193 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005194 u32 pp_on, pp_off, pp_div, port_sel = 0;
5195 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5196 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005197 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005198 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005199
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005200 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005201
5202 if (HAS_PCH_SPLIT(dev)) {
5203 pp_on_reg = PCH_PP_ON_DELAYS;
5204 pp_off_reg = PCH_PP_OFF_DELAYS;
5205 pp_div_reg = PCH_PP_DIVISOR;
5206 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005207 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5208
5209 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5210 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5211 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005212 }
5213
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005214 /*
5215 * And finally store the new values in the power sequencer. The
5216 * backlight delays are set to 1 because we do manual waits on them. For
5217 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5218 * we'll end up waiting for the backlight off delay twice: once when we
5219 * do the manual sleep, and once when we disable the panel and wait for
5220 * the PP_STATUS bit to become zero.
5221 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005222 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005223 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5224 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005225 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005226 /* Compute the divisor for the pp clock, simply match the Bspec
5227 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005228 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005229 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005230 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5231
5232 /* Haswell doesn't have any port selection bits for the panel
5233 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005234 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005235 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005236 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005237 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005238 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005239 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005240 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005241 }
5242
Jesse Barnes453c5422013-03-28 09:55:41 -07005243 pp_on |= port_sel;
5244
5245 I915_WRITE(pp_on_reg, pp_on);
5246 I915_WRITE(pp_off_reg, pp_off);
5247 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005248
Daniel Vetter67a54562012-10-20 20:57:45 +02005249 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005250 I915_READ(pp_on_reg),
5251 I915_READ(pp_off_reg),
5252 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005253}
5254
Vandana Kannanb33a2812015-02-13 15:33:03 +05305255/**
5256 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5257 * @dev: DRM device
5258 * @refresh_rate: RR to be programmed
5259 *
5260 * This function gets called when refresh rate (RR) has to be changed from
5261 * one frequency to another. Switches can be between high and low RR
5262 * supported by the panel or to any other RR based on media playback (in
5263 * this case, RR value needs to be passed from user space).
5264 *
5265 * The caller of this function needs to take a lock on dev_priv->drrs.
5266 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305267static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305268{
5269 struct drm_i915_private *dev_priv = dev->dev_private;
5270 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305271 struct intel_digital_port *dig_port = NULL;
5272 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005273 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305274 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305275 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305276 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305277
5278 if (refresh_rate <= 0) {
5279 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5280 return;
5281 }
5282
Vandana Kannan96178ee2015-01-10 02:25:56 +05305283 if (intel_dp == NULL) {
5284 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305285 return;
5286 }
5287
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005288 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005289 * FIXME: This needs proper synchronization with psr state for some
5290 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005291 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305292
Vandana Kannan96178ee2015-01-10 02:25:56 +05305293 dig_port = dp_to_dig_port(intel_dp);
5294 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005295 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305296
5297 if (!intel_crtc) {
5298 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5299 return;
5300 }
5301
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005302 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305303
Vandana Kannan96178ee2015-01-10 02:25:56 +05305304 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305305 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5306 return;
5307 }
5308
Vandana Kannan96178ee2015-01-10 02:25:56 +05305309 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5310 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305311 index = DRRS_LOW_RR;
5312
Vandana Kannan96178ee2015-01-10 02:25:56 +05305313 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305314 DRM_DEBUG_KMS(
5315 "DRRS requested for previously set RR...ignoring\n");
5316 return;
5317 }
5318
5319 if (!intel_crtc->active) {
5320 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5321 return;
5322 }
5323
Durgadoss R44395bf2015-02-13 15:33:02 +05305324 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305325 switch (index) {
5326 case DRRS_HIGH_RR:
5327 intel_dp_set_m_n(intel_crtc, M1_N1);
5328 break;
5329 case DRRS_LOW_RR:
5330 intel_dp_set_m_n(intel_crtc, M2_N2);
5331 break;
5332 case DRRS_MAX_RR:
5333 default:
5334 DRM_ERROR("Unsupported refreshrate type\n");
5335 }
5336 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005337 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305338 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305339
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305340 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305341 if (IS_VALLEYVIEW(dev))
5342 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5343 else
5344 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305345 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305346 if (IS_VALLEYVIEW(dev))
5347 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5348 else
5349 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305350 }
5351 I915_WRITE(reg, val);
5352 }
5353
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305354 dev_priv->drrs.refresh_rate_type = index;
5355
5356 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5357}
5358
Vandana Kannanb33a2812015-02-13 15:33:03 +05305359/**
5360 * intel_edp_drrs_enable - init drrs struct if supported
5361 * @intel_dp: DP struct
5362 *
5363 * Initializes frontbuffer_bits and drrs.dp
5364 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305365void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5366{
5367 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5368 struct drm_i915_private *dev_priv = dev->dev_private;
5369 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5370 struct drm_crtc *crtc = dig_port->base.base.crtc;
5371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5372
5373 if (!intel_crtc->config->has_drrs) {
5374 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5375 return;
5376 }
5377
5378 mutex_lock(&dev_priv->drrs.mutex);
5379 if (WARN_ON(dev_priv->drrs.dp)) {
5380 DRM_ERROR("DRRS already enabled\n");
5381 goto unlock;
5382 }
5383
5384 dev_priv->drrs.busy_frontbuffer_bits = 0;
5385
5386 dev_priv->drrs.dp = intel_dp;
5387
5388unlock:
5389 mutex_unlock(&dev_priv->drrs.mutex);
5390}
5391
Vandana Kannanb33a2812015-02-13 15:33:03 +05305392/**
5393 * intel_edp_drrs_disable - Disable DRRS
5394 * @intel_dp: DP struct
5395 *
5396 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305397void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5398{
5399 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5400 struct drm_i915_private *dev_priv = dev->dev_private;
5401 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5402 struct drm_crtc *crtc = dig_port->base.base.crtc;
5403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5404
5405 if (!intel_crtc->config->has_drrs)
5406 return;
5407
5408 mutex_lock(&dev_priv->drrs.mutex);
5409 if (!dev_priv->drrs.dp) {
5410 mutex_unlock(&dev_priv->drrs.mutex);
5411 return;
5412 }
5413
5414 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5415 intel_dp_set_drrs_state(dev_priv->dev,
5416 intel_dp->attached_connector->panel.
5417 fixed_mode->vrefresh);
5418
5419 dev_priv->drrs.dp = NULL;
5420 mutex_unlock(&dev_priv->drrs.mutex);
5421
5422 cancel_delayed_work_sync(&dev_priv->drrs.work);
5423}
5424
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305425static void intel_edp_drrs_downclock_work(struct work_struct *work)
5426{
5427 struct drm_i915_private *dev_priv =
5428 container_of(work, typeof(*dev_priv), drrs.work.work);
5429 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305430
Vandana Kannan96178ee2015-01-10 02:25:56 +05305431 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305432
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305433 intel_dp = dev_priv->drrs.dp;
5434
5435 if (!intel_dp)
5436 goto unlock;
5437
5438 /*
5439 * The delayed work can race with an invalidate hence we need to
5440 * recheck.
5441 */
5442
5443 if (dev_priv->drrs.busy_frontbuffer_bits)
5444 goto unlock;
5445
5446 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5447 intel_dp_set_drrs_state(dev_priv->dev,
5448 intel_dp->attached_connector->panel.
5449 downclock_mode->vrefresh);
5450
5451unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305452 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305453}
5454
Vandana Kannanb33a2812015-02-13 15:33:03 +05305455/**
5456 * intel_edp_drrs_invalidate - Invalidate DRRS
5457 * @dev: DRM device
5458 * @frontbuffer_bits: frontbuffer plane tracking bits
5459 *
5460 * When there is a disturbance on screen (due to cursor movement/time
5461 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5462 * high RR.
5463 *
5464 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5465 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305466void intel_edp_drrs_invalidate(struct drm_device *dev,
5467 unsigned frontbuffer_bits)
5468{
5469 struct drm_i915_private *dev_priv = dev->dev_private;
5470 struct drm_crtc *crtc;
5471 enum pipe pipe;
5472
Daniel Vetter9da7d692015-04-09 16:44:15 +02005473 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305474 return;
5475
Daniel Vetter88f933a2015-04-09 16:44:16 +02005476 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305477
Vandana Kannana93fad02015-01-10 02:25:59 +05305478 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005479 if (!dev_priv->drrs.dp) {
5480 mutex_unlock(&dev_priv->drrs.mutex);
5481 return;
5482 }
5483
Vandana Kannana93fad02015-01-10 02:25:59 +05305484 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5485 pipe = to_intel_crtc(crtc)->pipe;
5486
5487 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305488 intel_dp_set_drrs_state(dev_priv->dev,
5489 dev_priv->drrs.dp->attached_connector->panel.
5490 fixed_mode->vrefresh);
5491 }
5492
5493 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5494
5495 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5496 mutex_unlock(&dev_priv->drrs.mutex);
5497}
5498
Vandana Kannanb33a2812015-02-13 15:33:03 +05305499/**
5500 * intel_edp_drrs_flush - Flush DRRS
5501 * @dev: DRM device
5502 * @frontbuffer_bits: frontbuffer plane tracking bits
5503 *
5504 * When there is no movement on screen, DRRS work can be scheduled.
5505 * This DRRS work is responsible for setting relevant registers after a
5506 * timeout of 1 second.
5507 *
5508 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5509 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305510void intel_edp_drrs_flush(struct drm_device *dev,
5511 unsigned frontbuffer_bits)
5512{
5513 struct drm_i915_private *dev_priv = dev->dev_private;
5514 struct drm_crtc *crtc;
5515 enum pipe pipe;
5516
Daniel Vetter9da7d692015-04-09 16:44:15 +02005517 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305518 return;
5519
Daniel Vetter88f933a2015-04-09 16:44:16 +02005520 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305521
Vandana Kannana93fad02015-01-10 02:25:59 +05305522 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005523 if (!dev_priv->drrs.dp) {
5524 mutex_unlock(&dev_priv->drrs.mutex);
5525 return;
5526 }
5527
Vandana Kannana93fad02015-01-10 02:25:59 +05305528 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5529 pipe = to_intel_crtc(crtc)->pipe;
5530 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5531
Vandana Kannana93fad02015-01-10 02:25:59 +05305532 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5533 !dev_priv->drrs.busy_frontbuffer_bits)
5534 schedule_delayed_work(&dev_priv->drrs.work,
5535 msecs_to_jiffies(1000));
5536 mutex_unlock(&dev_priv->drrs.mutex);
5537}
5538
Vandana Kannanb33a2812015-02-13 15:33:03 +05305539/**
5540 * DOC: Display Refresh Rate Switching (DRRS)
5541 *
5542 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5543 * which enables swtching between low and high refresh rates,
5544 * dynamically, based on the usage scenario. This feature is applicable
5545 * for internal panels.
5546 *
5547 * Indication that the panel supports DRRS is given by the panel EDID, which
5548 * would list multiple refresh rates for one resolution.
5549 *
5550 * DRRS is of 2 types - static and seamless.
5551 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5552 * (may appear as a blink on screen) and is used in dock-undock scenario.
5553 * Seamless DRRS involves changing RR without any visual effect to the user
5554 * and can be used during normal system usage. This is done by programming
5555 * certain registers.
5556 *
5557 * Support for static/seamless DRRS may be indicated in the VBT based on
5558 * inputs from the panel spec.
5559 *
5560 * DRRS saves power by switching to low RR based on usage scenarios.
5561 *
5562 * eDP DRRS:-
5563 * The implementation is based on frontbuffer tracking implementation.
5564 * When there is a disturbance on the screen triggered by user activity or a
5565 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5566 * When there is no movement on screen, after a timeout of 1 second, a switch
5567 * to low RR is made.
5568 * For integration with frontbuffer tracking code,
5569 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5570 *
5571 * DRRS can be further extended to support other internal panels and also
5572 * the scenario of video playback wherein RR is set based on the rate
5573 * requested by userspace.
5574 */
5575
5576/**
5577 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5578 * @intel_connector: eDP connector
5579 * @fixed_mode: preferred mode of panel
5580 *
5581 * This function is called only once at driver load to initialize basic
5582 * DRRS stuff.
5583 *
5584 * Returns:
5585 * Downclock mode if panel supports it, else return NULL.
5586 * DRRS support is determined by the presence of downclock mode (apart
5587 * from VBT setting).
5588 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305589static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305590intel_dp_drrs_init(struct intel_connector *intel_connector,
5591 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305592{
5593 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305594 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305595 struct drm_i915_private *dev_priv = dev->dev_private;
5596 struct drm_display_mode *downclock_mode = NULL;
5597
Daniel Vetter9da7d692015-04-09 16:44:15 +02005598 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5599 mutex_init(&dev_priv->drrs.mutex);
5600
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305601 if (INTEL_INFO(dev)->gen <= 6) {
5602 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5603 return NULL;
5604 }
5605
5606 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005607 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305608 return NULL;
5609 }
5610
5611 downclock_mode = intel_find_panel_downclock
5612 (dev, fixed_mode, connector);
5613
5614 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305615 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305616 return NULL;
5617 }
5618
Vandana Kannan96178ee2015-01-10 02:25:56 +05305619 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305620
Vandana Kannan96178ee2015-01-10 02:25:56 +05305621 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005622 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305623 return downclock_mode;
5624}
5625
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005626static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005627 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005628{
5629 struct drm_connector *connector = &intel_connector->base;
5630 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005631 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5632 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005633 struct drm_i915_private *dev_priv = dev->dev_private;
5634 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305635 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005636 bool has_dpcd;
5637 struct drm_display_mode *scan;
5638 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005639 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005640
5641 if (!is_edp(intel_dp))
5642 return true;
5643
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005644 pps_lock(intel_dp);
5645 intel_edp_panel_vdd_sanitize(intel_dp);
5646 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005647
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005648 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005649 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005650
5651 if (has_dpcd) {
5652 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5653 dev_priv->no_aux_handshake =
5654 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5655 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5656 } else {
5657 /* if this fails, presume the device is a ghost */
5658 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005659 return false;
5660 }
5661
5662 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005663 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005664 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005665 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005666
Daniel Vetter060c8772014-03-21 23:22:35 +01005667 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005668 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005669 if (edid) {
5670 if (drm_add_edid_modes(connector, edid)) {
5671 drm_mode_connector_update_edid_property(connector,
5672 edid);
5673 drm_edid_to_eld(connector, edid);
5674 } else {
5675 kfree(edid);
5676 edid = ERR_PTR(-EINVAL);
5677 }
5678 } else {
5679 edid = ERR_PTR(-ENOENT);
5680 }
5681 intel_connector->edid = edid;
5682
5683 /* prefer fixed mode from EDID if available */
5684 list_for_each_entry(scan, &connector->probed_modes, head) {
5685 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5686 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305687 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305688 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005689 break;
5690 }
5691 }
5692
5693 /* fallback to VBT if available for eDP */
5694 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5695 fixed_mode = drm_mode_duplicate(dev,
5696 dev_priv->vbt.lfp_lvds_vbt_mode);
5697 if (fixed_mode)
5698 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5699 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005700 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005701
Clint Taylor01527b32014-07-07 13:01:46 -07005702 if (IS_VALLEYVIEW(dev)) {
5703 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5704 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005705
5706 /*
5707 * Figure out the current pipe for the initial backlight setup.
5708 * If the current pipe isn't valid, try the PPS pipe, and if that
5709 * fails just assume pipe A.
5710 */
5711 if (IS_CHERRYVIEW(dev))
5712 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5713 else
5714 pipe = PORT_TO_PIPE(intel_dp->DP);
5715
5716 if (pipe != PIPE_A && pipe != PIPE_B)
5717 pipe = intel_dp->pps_pipe;
5718
5719 if (pipe != PIPE_A && pipe != PIPE_B)
5720 pipe = PIPE_A;
5721
5722 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5723 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005724 }
5725
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305726 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005727 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005728 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005729
5730 return true;
5731}
5732
Paulo Zanoni16c25532013-06-12 17:27:25 -03005733bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005734intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5735 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005736{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005737 struct drm_connector *connector = &intel_connector->base;
5738 struct intel_dp *intel_dp = &intel_dig_port->dp;
5739 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5740 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005741 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005742 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005743 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005744
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005745 intel_dp->pps_pipe = INVALID_PIPE;
5746
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005747 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005748 if (INTEL_INFO(dev)->gen >= 9)
5749 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5750 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005751 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5752 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5753 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5754 else if (HAS_PCH_SPLIT(dev))
5755 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5756 else
5757 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5758
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005759 if (INTEL_INFO(dev)->gen >= 9)
5760 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5761 else
5762 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005763
Daniel Vetter07679352012-09-06 22:15:42 +02005764 /* Preserve the current hw state. */
5765 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005766 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005767
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005768 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305769 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005770 else
5771 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005772
Imre Deakf7d24902013-05-08 13:14:05 +03005773 /*
5774 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5775 * for DP the encoder type can be set by the caller to
5776 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5777 */
5778 if (type == DRM_MODE_CONNECTOR_eDP)
5779 intel_encoder->type = INTEL_OUTPUT_EDP;
5780
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005781 /* eDP only on port B and/or C on vlv/chv */
5782 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5783 port != PORT_B && port != PORT_C))
5784 return false;
5785
Imre Deake7281ea2013-05-08 13:14:08 +03005786 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5787 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5788 port_name(port));
5789
Adam Jacksonb3295302010-07-16 14:46:28 -04005790 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005791 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5792
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005793 connector->interlace_allowed = true;
5794 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005795
Daniel Vetter66a92782012-07-12 20:08:18 +02005796 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005797 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005798
Chris Wilsondf0e9242010-09-09 16:20:55 +01005799 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005800 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005801
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005802 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005803 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5804 else
5805 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005806 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005807
Jani Nikula0b998362014-03-14 16:51:17 +02005808 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005809 switch (port) {
5810 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005811 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005812 break;
5813 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005814 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005815 break;
5816 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005817 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005818 break;
5819 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005820 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005821 break;
5822 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005823 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005824 }
5825
Imre Deakdada1a92014-01-29 13:25:41 +02005826 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005827 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005828 intel_dp_init_panel_power_timestamps(intel_dp);
5829 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005830 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005831 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005832 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005833 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005834 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005835
Jani Nikula9d1a1032014-03-14 16:51:15 +02005836 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005837
Dave Airlie0e32b392014-05-02 14:02:48 +10005838 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005839 if (HAS_DP_MST(dev) &&
5840 (port == PORT_B || port == PORT_C || port == PORT_D))
5841 intel_dp_mst_encoder_init(intel_dig_port,
5842 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005843
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005844 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005845 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005846 if (is_edp(intel_dp)) {
5847 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005848 /*
5849 * vdd might still be enabled do to the delayed vdd off.
5850 * Make sure vdd is actually turned off here.
5851 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005852 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005853 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005854 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005855 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005856 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005857 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005858 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005859 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005860
Chris Wilsonf6849602010-09-19 09:29:33 +01005861 intel_dp_add_properties(intel_dp, connector);
5862
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005863 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5864 * 0xd. Failure to do so will result in spurious interrupts being
5865 * generated on the port when a cable is not attached.
5866 */
5867 if (IS_G4X(dev) && !IS_GM45(dev)) {
5868 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5869 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5870 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005871
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005872 i915_debugfs_connector_add(connector);
5873
Paulo Zanoni16c25532013-06-12 17:27:25 -03005874 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005875}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005876
5877void
5878intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5879{
Dave Airlie13cf5502014-06-18 11:29:35 +10005880 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005881 struct intel_digital_port *intel_dig_port;
5882 struct intel_encoder *intel_encoder;
5883 struct drm_encoder *encoder;
5884 struct intel_connector *intel_connector;
5885
Daniel Vetterb14c5672013-09-19 12:18:32 +02005886 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005887 if (!intel_dig_port)
5888 return;
5889
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005890 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005891 if (!intel_connector) {
5892 kfree(intel_dig_port);
5893 return;
5894 }
5895
5896 intel_encoder = &intel_dig_port->base;
5897 encoder = &intel_encoder->base;
5898
5899 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5900 DRM_MODE_ENCODER_TMDS);
5901
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005902 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005903 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005904 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005905 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005906 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005907 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005908 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005909 intel_encoder->pre_enable = chv_pre_enable_dp;
5910 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005911 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005912 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005913 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005914 intel_encoder->pre_enable = vlv_pre_enable_dp;
5915 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005916 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005917 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005918 intel_encoder->pre_enable = g4x_pre_enable_dp;
5919 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005920 if (INTEL_INFO(dev)->gen >= 5)
5921 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005922 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005923
Paulo Zanoni174edf12012-10-26 19:05:50 -02005924 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005925 intel_dig_port->dp.output_reg = output_reg;
5926
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005927 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005928 if (IS_CHERRYVIEW(dev)) {
5929 if (port == PORT_D)
5930 intel_encoder->crtc_mask = 1 << 2;
5931 else
5932 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5933 } else {
5934 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5935 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005936 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005937 intel_encoder->hot_plug = intel_dp_hot_plug;
5938
Dave Airlie13cf5502014-06-18 11:29:35 +10005939 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5940 dev_priv->hpd_irq_port[port] = intel_dig_port;
5941
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005942 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5943 drm_encoder_cleanup(encoder);
5944 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005945 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005946 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005947}
Dave Airlie0e32b392014-05-02 14:02:48 +10005948
5949void intel_dp_mst_suspend(struct drm_device *dev)
5950{
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 int i;
5953
5954 /* disable MST */
5955 for (i = 0; i < I915_MAX_PORTS; i++) {
5956 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5957 if (!intel_dig_port)
5958 continue;
5959
5960 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5961 if (!intel_dig_port->dp.can_mst)
5962 continue;
5963 if (intel_dig_port->dp.is_mst)
5964 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5965 }
5966 }
5967}
5968
5969void intel_dp_mst_resume(struct drm_device *dev)
5970{
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int i;
5973
5974 for (i = 0; i < I915_MAX_PORTS; i++) {
5975 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5976 if (!intel_dig_port)
5977 continue;
5978 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5979 int ret;
5980
5981 if (!intel_dig_port->dp.can_mst)
5982 continue;
5983
5984 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5985 if (ret != 0) {
5986 intel_dp_check_mst_status(&intel_dig_port->dp);
5987 }
5988 }
5989 }
5990}