blob: 8abfe2a2ff4a61f74f1d765e1bbf70059d7f4b06 [file] [log] [blame]
AnilKumar Ch571ccb22012-10-15 18:05:39 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/*
10 * AM335x Starter Kit
11 * http://www.ti.com/tool/tmdssk3358
12 */
13
14/dts-v1/;
15
Florian Vaussardeb33ef662013-06-03 16:12:22 +020016#include "am33xx.dtsi"
Laurent Pincharteb9bdef2013-07-18 00:54:24 +020017#include <dt-bindings/pwm/pwm.h>
Eliad Peller99f84ca2015-03-18 18:38:29 +020018#include <dt-bindings/interrupt-controller/irq.h>
AnilKumar Ch571ccb22012-10-15 18:05:39 +053019
20/ {
21 model = "TI AM335x EVM-SK";
22 compatible = "ti,am335x-evmsk", "ti,am33xx";
23
24 cpus {
25 cpu@0 {
26 cpu0-supply = <&vdd1_reg>;
27 };
28 };
29
30 memory {
31 device_type = "memory";
32 reg = <0x80000000 0x10000000>; /* 256 MB */
33 };
34
AnilKumar Ch571ccb22012-10-15 18:05:39 +053035 vbat: fixedregulator@0 {
36 compatible = "regulator-fixed";
37 regulator-name = "vbat";
38 regulator-min-microvolt = <5000000>;
39 regulator-max-microvolt = <5000000>;
40 regulator-boot-on;
41 };
42
43 lis3_reg: fixedregulator@1 {
44 compatible = "regulator-fixed";
45 regulator-name = "lis3_reg";
46 regulator-boot-on;
47 };
AnilKumar Ch29b0b8432012-11-06 19:18:36 +053048
Imre Kaloz90f4f012014-03-03 10:02:56 +010049 wl12xx_vmmc: fixedregulator@2 {
50 pinctrl-names = "default";
51 pinctrl-0 = <&wl12xx_gpio>;
52 compatible = "regulator-fixed";
53 regulator-name = "vwl1271";
54 regulator-min-microvolt = <1800000>;
55 regulator-max-microvolt = <1800000>;
56 gpio = <&gpio1 29 0>;
57 startup-delay-us = <70000>;
58 enable-active-high;
59 };
60
Dave Gerlach12f03232014-05-05 14:58:29 -050061 vtt_fixed: fixedregulator@3 {
62 compatible = "regulator-fixed";
63 regulator-name = "vtt";
64 regulator-min-microvolt = <1500000>;
65 regulator-max-microvolt = <1500000>;
66 gpio = <&gpio0 7 GPIO_ACTIVE_HIGH>;
67 regulator-always-on;
68 regulator-boot-on;
69 enable-active-high;
70 };
71
AnilKumar Ch29b0b8432012-11-06 19:18:36 +053072 leds {
Vaibhav Hiremathb8f70c32013-03-26 15:42:15 +053073 pinctrl-names = "default";
74 pinctrl-0 = <&user_leds_s0>;
75
AnilKumar Ch29b0b8432012-11-06 19:18:36 +053076 compatible = "gpio-leds";
77
78 led@1 {
79 label = "evmsk:green:usr0";
Florian Vaussarde94233c2013-06-03 16:12:23 +020080 gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>;
AnilKumar Ch29b0b8432012-11-06 19:18:36 +053081 default-state = "off";
82 };
83
84 led@2 {
85 label = "evmsk:green:usr1";
Florian Vaussarde94233c2013-06-03 16:12:23 +020086 gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>;
AnilKumar Ch29b0b8432012-11-06 19:18:36 +053087 default-state = "off";
88 };
89
90 led@3 {
91 label = "evmsk:green:mmc0";
Florian Vaussarde94233c2013-06-03 16:12:23 +020092 gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
AnilKumar Ch29b0b8432012-11-06 19:18:36 +053093 linux,default-trigger = "mmc0";
94 default-state = "off";
95 };
96
97 led@4 {
98 label = "evmsk:green:heartbeat";
Florian Vaussarde94233c2013-06-03 16:12:23 +020099 gpios = <&gpio1 7 GPIO_ACTIVE_HIGH>;
AnilKumar Ch29b0b8432012-11-06 19:18:36 +0530100 linux,default-trigger = "heartbeat";
101 default-state = "off";
102 };
103 };
AnilKumar Ch00834b72012-11-06 19:18:38 +0530104
105 gpio_buttons: gpio_buttons@0 {
106 compatible = "gpio-keys";
107 #address-cells = <1>;
108 #size-cells = <0>;
109
110 switch@1 {
111 label = "button0";
112 linux,code = <0x100>;
Florian Vaussarde94233c2013-06-03 16:12:23 +0200113 gpios = <&gpio2 3 GPIO_ACTIVE_HIGH>;
AnilKumar Ch00834b72012-11-06 19:18:38 +0530114 };
115
116 switch@2 {
117 label = "button1";
118 linux,code = <0x101>;
Florian Vaussarde94233c2013-06-03 16:12:23 +0200119 gpios = <&gpio2 2 GPIO_ACTIVE_HIGH>;
AnilKumar Ch00834b72012-11-06 19:18:38 +0530120 };
121
122 switch@3 {
123 label = "button2";
124 linux,code = <0x102>;
Florian Vaussarde94233c2013-06-03 16:12:23 +0200125 gpios = <&gpio0 30 GPIO_ACTIVE_HIGH>;
AnilKumar Ch00834b72012-11-06 19:18:38 +0530126 gpio-key,wakeup;
127 };
128
129 switch@4 {
130 label = "button3";
131 linux,code = <0x103>;
Florian Vaussarde94233c2013-06-03 16:12:23 +0200132 gpios = <&gpio2 5 GPIO_ACTIVE_HIGH>;
AnilKumar Ch00834b72012-11-06 19:18:38 +0530133 };
134 };
Philip Avinash1632fbd2013-06-06 15:52:39 +0200135
136 backlight {
137 compatible = "pwm-backlight";
Laurent Pincharteb9bdef2013-07-18 00:54:24 +0200138 pwms = <&ecap2 0 50000 PWM_POLARITY_INVERTED>;
Philip Avinash1632fbd2013-06-06 15:52:39 +0200139 brightness-levels = <0 58 61 66 75 90 125 170 255>;
140 default-brightness-level = <8>;
141 };
Peter Ujfalusib4529852013-10-20 20:04:11 +0300142
143 sound {
144 compatible = "ti,da830-evm-audio";
145 ti,model = "AM335x-EVMSK";
146 ti,audio-codec = <&tlv320aic3106>;
147 ti,mcasp-controller = <&mcasp1>;
Peter Ujfalusid2c28922014-01-24 10:19:07 +0200148 ti,codec-clock-rate = <24000000>;
Peter Ujfalusib4529852013-10-20 20:04:11 +0300149 ti,audio-routing =
150 "Headphone Jack", "HPLOUT",
151 "Headphone Jack", "HPROUT";
152 };
Darren Etheridgeb675d1e2014-07-01 16:00:20 -0500153
154 panel {
155 compatible = "ti,tilcdc,panel";
156 pinctrl-names = "default", "sleep";
157 pinctrl-0 = <&lcd_pins_default>;
158 pinctrl-1 = <&lcd_pins_sleep>;
159 status = "okay";
160 panel-info {
161 ac-bias = <255>;
162 ac-bias-intrpt = <0>;
163 dma-burst-sz = <16>;
164 bpp = <32>;
165 fdd = <0x80>;
166 sync-edge = <0>;
167 sync-ctrl = <1>;
168 raster-order = <0>;
169 fifo-th = <0>;
170 };
171 display-timings {
172 480x272 {
173 hactive = <480>;
174 vactive = <272>;
175 hback-porch = <43>;
176 hfront-porch = <8>;
177 hsync-len = <4>;
178 vback-porch = <12>;
179 vfront-porch = <4>;
180 vsync-len = <10>;
181 clock-frequency = <9000000>;
182 hsync-active = <0>;
183 vsync-active = <0>;
184 };
185 };
186 };
AnilKumar Ch571ccb22012-10-15 18:05:39 +0530187};
188
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200189&am33xx_pinmux {
190 pinctrl-names = "default";
191 pinctrl-0 = <&gpio_keys_s0 &clkout2_pin>;
192
Darren Etheridgeb675d1e2014-07-01 16:00:20 -0500193 lcd_pins_default: lcd_pins_default {
194 pinctrl-single,pins = <
195 0x20 (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad8.lcd_data23 */
196 0x24 (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad9.lcd_data22 */
197 0x28 (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad10.lcd_data21 */
198 0x2c (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad11.lcd_data20 */
199 0x30 (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad12.lcd_data19 */
200 0x34 (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad13.lcd_data18 */
201 0x38 (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad14.lcd_data17 */
202 0x3c (PIN_OUTPUT | MUX_MODE1) /* gpmc_ad15.lcd_data16 */
203 0xa0 (PIN_OUTPUT | MUX_MODE0) /* lcd_data0.lcd_data0 */
204 0xa4 (PIN_OUTPUT | MUX_MODE0) /* lcd_data1.lcd_data1 */
205 0xa8 (PIN_OUTPUT | MUX_MODE0) /* lcd_data2.lcd_data2 */
206 0xac (PIN_OUTPUT | MUX_MODE0) /* lcd_data3.lcd_data3 */
207 0xb0 (PIN_OUTPUT | MUX_MODE0) /* lcd_data4.lcd_data4 */
208 0xb4 (PIN_OUTPUT | MUX_MODE0) /* lcd_data5.lcd_data5 */
209 0xb8 (PIN_OUTPUT | MUX_MODE0) /* lcd_data6.lcd_data6 */
210 0xbc (PIN_OUTPUT | MUX_MODE0) /* lcd_data7.lcd_data7 */
211 0xc0 (PIN_OUTPUT | MUX_MODE0) /* lcd_data8.lcd_data8 */
212 0xc4 (PIN_OUTPUT | MUX_MODE0) /* lcd_data9.lcd_data9 */
213 0xc8 (PIN_OUTPUT | MUX_MODE0) /* lcd_data10.lcd_data10 */
214 0xcc (PIN_OUTPUT | MUX_MODE0) /* lcd_data11.lcd_data11 */
215 0xd0 (PIN_OUTPUT | MUX_MODE0) /* lcd_data12.lcd_data12 */
216 0xd4 (PIN_OUTPUT | MUX_MODE0) /* lcd_data13.lcd_data13 */
217 0xd8 (PIN_OUTPUT | MUX_MODE0) /* lcd_data14.lcd_data14 */
218 0xdc (PIN_OUTPUT | MUX_MODE0) /* lcd_data15.lcd_data15 */
219 0xe0 (PIN_OUTPUT | MUX_MODE0) /* lcd_vsync.lcd_vsync */
220 0xe4 (PIN_OUTPUT | MUX_MODE0) /* lcd_hsync.lcd_hsync */
221 0xe8 (PIN_OUTPUT | MUX_MODE0) /* lcd_pclk.lcd_pclk */
222 0xec (PIN_OUTPUT | MUX_MODE0) /* lcd_ac_bias_en.lcd_ac_bias_en */
223 >;
224 };
225
226 lcd_pins_sleep: lcd_pins_sleep {
227 pinctrl-single,pins = <
228 0x20 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad8.lcd_data23 */
229 0x24 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad9.lcd_data22 */
230 0x28 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad10.lcd_data21 */
231 0x2c (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad11.lcd_data20 */
232 0x30 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad12.lcd_data19 */
233 0x34 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad13.lcd_data18 */
234 0x38 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad14.lcd_data17 */
235 0x3c (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad15.lcd_data16 */
236 0xa0 (PULL_DISABLE | MUX_MODE7) /* lcd_data0.lcd_data0 */
237 0xa4 (PULL_DISABLE | MUX_MODE7) /* lcd_data1.lcd_data1 */
238 0xa8 (PULL_DISABLE | MUX_MODE7) /* lcd_data2.lcd_data2 */
239 0xac (PULL_DISABLE | MUX_MODE7) /* lcd_data3.lcd_data3 */
240 0xb0 (PULL_DISABLE | MUX_MODE7) /* lcd_data4.lcd_data4 */
241 0xb4 (PULL_DISABLE | MUX_MODE7) /* lcd_data5.lcd_data5 */
242 0xb8 (PULL_DISABLE | MUX_MODE7) /* lcd_data6.lcd_data6 */
243 0xbc (PULL_DISABLE | MUX_MODE7) /* lcd_data7.lcd_data7 */
244 0xc0 (PULL_DISABLE | MUX_MODE7) /* lcd_data8.lcd_data8 */
245 0xc4 (PULL_DISABLE | MUX_MODE7) /* lcd_data9.lcd_data9 */
246 0xc8 (PULL_DISABLE | MUX_MODE7) /* lcd_data10.lcd_data10 */
247 0xcc (PULL_DISABLE | MUX_MODE7) /* lcd_data11.lcd_data11 */
248 0xd0 (PULL_DISABLE | MUX_MODE7) /* lcd_data12.lcd_data12 */
249 0xd4 (PULL_DISABLE | MUX_MODE7) /* lcd_data13.lcd_data13 */
250 0xd8 (PULL_DISABLE | MUX_MODE7) /* lcd_data14.lcd_data14 */
251 0xdc (PULL_DISABLE | MUX_MODE7) /* lcd_data15.lcd_data15 */
252 0xe0 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* lcd_vsync.lcd_vsync */
253 0xe4 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* lcd_hsync.lcd_hsync */
254 0xe8 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* lcd_pclk.lcd_pclk */
255 0xec (PIN_INPUT_PULLDOWN | MUX_MODE7) /* lcd_ac_bias_en.lcd_ac_bias_en */
256 >;
257 };
258
259
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200260 user_leds_s0: user_leds_s0 {
261 pinctrl-single,pins = <
262 0x10 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad4.gpio1_4 */
263 0x14 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad5.gpio1_5 */
264 0x18 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad6.gpio1_6 */
265 0x1c (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad7.gpio1_7 */
266 >;
267 };
268
269 gpio_keys_s0: gpio_keys_s0 {
270 pinctrl-single,pins = <
271 0x94 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_oen_ren.gpio2_3 */
272 0x90 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_advn_ale.gpio2_2 */
273 0x70 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_wait0.gpio0_30 */
274 0x9c (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ben0_cle.gpio2_5 */
275 >;
276 };
277
278 i2c0_pins: pinmux_i2c0_pins {
279 pinctrl-single,pins = <
280 0x188 (PIN_INPUT_PULLUP | MUX_MODE0) /* i2c0_sda.i2c0_sda */
281 0x18c (PIN_INPUT_PULLUP | MUX_MODE0) /* i2c0_scl.i2c0_scl */
282 >;
283 };
284
285 uart0_pins: pinmux_uart0_pins {
286 pinctrl-single,pins = <
287 0x170 (PIN_INPUT_PULLUP | MUX_MODE0) /* uart0_rxd.uart0_rxd */
288 0x174 (PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart0_txd.uart0_txd */
289 >;
290 };
291
292 clkout2_pin: pinmux_clkout2_pin {
293 pinctrl-single,pins = <
294 0x1b4 (PIN_OUTPUT_PULLDOWN | MUX_MODE3) /* xdma_event_intr1.clkout2 */
295 >;
296 };
297
298 ecap2_pins: backlight_pins {
299 pinctrl-single,pins = <
300 0x19c 0x4 /* mcasp0_ahclkr.ecap2_in_pwm2_out MODE4 */
301 >;
302 };
303
304 cpsw_default: cpsw_default {
305 pinctrl-single,pins = <
306 /* Slave 1 */
307 0x114 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txen.rgmii1_tctl */
308 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxdv.rgmii1_rctl */
309 0x11c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd3.rgmii1_td3 */
310 0x120 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd2.rgmii1_td2 */
311 0x124 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_td1 */
312 0x128 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_td0 */
313 0x12c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txclk.rgmii1_tclk */
314 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxclk.rgmii1_rclk */
315 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd3.rgmii1_rd3 */
316 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd2.rgmii1_rd2 */
317 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rd1 */
318 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rd0 */
319
320 /* Slave 2 */
321 0x40 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a0.rgmii2_tctl */
322 0x44 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a1.rgmii2_rctl */
323 0x48 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a2.rgmii2_td3 */
324 0x4c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a3.rgmii2_td2 */
325 0x50 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a4.rgmii2_td1 */
326 0x54 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a5.rgmii2_td0 */
327 0x58 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a6.rgmii2_tclk */
328 0x5c (PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a7.rgmii2_rclk */
329 0x60 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a8.rgmii2_rd3 */
330 0x64 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a9.rgmii2_rd2 */
331 0x68 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a10.rgmii2_rd1 */
332 0x6c (PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a11.rgmii2_rd0 */
333 >;
334 };
335
336 cpsw_sleep: cpsw_sleep {
337 pinctrl-single,pins = <
338 /* Slave 1 reset value */
339 0x114 (PIN_INPUT_PULLDOWN | MUX_MODE7)
340 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE7)
341 0x11c (PIN_INPUT_PULLDOWN | MUX_MODE7)
342 0x120 (PIN_INPUT_PULLDOWN | MUX_MODE7)
343 0x124 (PIN_INPUT_PULLDOWN | MUX_MODE7)
344 0x128 (PIN_INPUT_PULLDOWN | MUX_MODE7)
345 0x12c (PIN_INPUT_PULLDOWN | MUX_MODE7)
346 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE7)
347 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE7)
348 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE7)
349 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE7)
350 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE7)
351
352 /* Slave 2 reset value*/
353 0x40 (PIN_INPUT_PULLDOWN | MUX_MODE7)
354 0x44 (PIN_INPUT_PULLDOWN | MUX_MODE7)
355 0x48 (PIN_INPUT_PULLDOWN | MUX_MODE7)
356 0x4c (PIN_INPUT_PULLDOWN | MUX_MODE7)
357 0x50 (PIN_INPUT_PULLDOWN | MUX_MODE7)
358 0x54 (PIN_INPUT_PULLDOWN | MUX_MODE7)
359 0x58 (PIN_INPUT_PULLDOWN | MUX_MODE7)
360 0x5c (PIN_INPUT_PULLDOWN | MUX_MODE7)
361 0x60 (PIN_INPUT_PULLDOWN | MUX_MODE7)
362 0x64 (PIN_INPUT_PULLDOWN | MUX_MODE7)
363 0x68 (PIN_INPUT_PULLDOWN | MUX_MODE7)
364 0x6c (PIN_INPUT_PULLDOWN | MUX_MODE7)
365 >;
366 };
367
368 davinci_mdio_default: davinci_mdio_default {
369 pinctrl-single,pins = <
370 /* MDIO */
371 0x148 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
372 0x14c (PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
373 >;
374 };
375
376 davinci_mdio_sleep: davinci_mdio_sleep {
377 pinctrl-single,pins = <
378 /* MDIO reset value */
379 0x148 (PIN_INPUT_PULLDOWN | MUX_MODE7)
380 0x14c (PIN_INPUT_PULLDOWN | MUX_MODE7)
381 >;
382 };
Peter Ujfalusib4529852013-10-20 20:04:11 +0300383
Peter Ujfalusi29ea5ef2013-12-23 11:28:35 +0200384 mmc1_pins: pinmux_mmc1_pins {
385 pinctrl-single,pins = <
386 0x160 (PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
387 >;
388 };
389
Peter Ujfalusib4529852013-10-20 20:04:11 +0300390 mcasp1_pins: mcasp1_pins {
391 pinctrl-single,pins = <
392 0x10c (PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
393 0x110 (PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
394 0x108 (PIN_OUTPUT_PULLDOWN | MUX_MODE4) /* mii1_col.mcasp1_axr2 */
395 0x144 (PIN_INPUT_PULLDOWN | MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
396 >;
397 };
Imre Kaloz90f4f012014-03-03 10:02:56 +0100398
Peter Ujfalusied8830f2015-07-02 17:06:30 +0300399 mcasp1_pins_sleep: mcasp1_pins_sleep {
400 pinctrl-single,pins = <
401 0x10c (PIN_INPUT_PULLDOWN | MUX_MODE7)
402 0x110 (PIN_INPUT_PULLDOWN | MUX_MODE7)
403 0x108 (PIN_INPUT_PULLDOWN | MUX_MODE7)
404 0x144 (PIN_INPUT_PULLDOWN | MUX_MODE7)
405 >;
406 };
407
Imre Kaloz90f4f012014-03-03 10:02:56 +0100408 mmc2_pins: pinmux_mmc2_pins {
409 pinctrl-single,pins = <
410 0x74 (PIN_INPUT_PULLUP | MUX_MODE7) /* gpmc_wpn.gpio0_31 */
411 0x80 (PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_csn1.mmc1_clk */
412 0x84 (PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_csn2.mmc1_cmd */
413 0x00 (PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_ad0.mmc1_dat0 */
414 0x04 (PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_ad1.mmc1_dat1 */
415 0x08 (PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_ad2.mmc1_dat2 */
416 0x0c (PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_ad3.mmc1_dat3 */
417 >;
418 };
419
420 wl12xx_gpio: pinmux_wl12xx_gpio {
421 pinctrl-single,pins = <
422 0x7c (PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_csn0.gpio1_29 */
423 >;
424 };
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200425};
426
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200427&uart0 {
428 pinctrl-names = "default";
429 pinctrl-0 = <&uart0_pins>;
430
431 status = "okay";
432};
433
434&i2c0 {
435 pinctrl-names = "default";
436 pinctrl-0 = <&i2c0_pins>;
437
438 status = "okay";
439 clock-frequency = <400000>;
440
441 tps: tps@2d {
442 reg = <0x2d>;
443 };
444
445 lis331dlh: lis331dlh@18 {
446 compatible = "st,lis331dlh", "st,lis3lv02d";
447 reg = <0x18>;
448 Vdd-supply = <&lis3_reg>;
449 Vdd_IO-supply = <&lis3_reg>;
450
451 st,click-single-x;
452 st,click-single-y;
453 st,click-single-z;
454 st,click-thresh-x = <10>;
455 st,click-thresh-y = <10>;
456 st,click-thresh-z = <10>;
457 st,irq1-click;
458 st,irq2-click;
459 st,wakeup-x-lo;
460 st,wakeup-x-hi;
461 st,wakeup-y-lo;
462 st,wakeup-y-hi;
463 st,wakeup-z-lo;
464 st,wakeup-z-hi;
465 st,min-limit-x = <120>;
466 st,min-limit-y = <120>;
467 st,min-limit-z = <140>;
468 st,max-limit-x = <550>;
469 st,max-limit-y = <550>;
470 st,max-limit-z = <750>;
471 };
Peter Ujfalusib4529852013-10-20 20:04:11 +0300472
473 tlv320aic3106: tlv320aic3106@1b {
474 compatible = "ti,tlv320aic3106";
475 reg = <0x1b>;
476 status = "okay";
477
478 /* Regulators */
479 AVDD-supply = <&vaux2_reg>;
480 IOVDD-supply = <&vaux2_reg>;
481 DRVDD-supply = <&vaux2_reg>;
482 DVDD-supply = <&vbat>;
483 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200484};
485
486&usb {
487 status = "okay";
Guido Martínez0f686d22014-04-28 17:54:34 -0300488};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200489
Guido Martínez0f686d22014-04-28 17:54:34 -0300490&usb_ctrl_mod {
491 status = "okay";
492};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200493
Guido Martínez0f686d22014-04-28 17:54:34 -0300494&usb0_phy {
495 status = "okay";
496};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200497
Guido Martínez0f686d22014-04-28 17:54:34 -0300498&usb1_phy {
499 status = "okay";
500};
Yegor Yefremoveda1a4b2014-02-28 08:19:04 +0100501
Guido Martínez0f686d22014-04-28 17:54:34 -0300502&usb0 {
503 status = "okay";
504};
Yegor Yefremoveda1a4b2014-02-28 08:19:04 +0100505
Guido Martínez0f686d22014-04-28 17:54:34 -0300506&usb1 {
507 status = "okay";
508 dr_mode = "host";
509};
Yegor Yefremovcae2a9e2014-03-10 16:26:57 +0100510
Guido Martínez0f686d22014-04-28 17:54:34 -0300511&cppi41dma {
512 status = "okay";
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200513};
514
515&epwmss2 {
516 status = "okay";
517
518 ecap2: ecap@48304100 {
519 status = "okay";
520 pinctrl-names = "default";
521 pinctrl-0 = <&ecap2_pins>;
522 };
523};
524
Florian Vaussardeb33ef662013-06-03 16:12:22 +0200525#include "tps65910.dtsi"
AnilKumar Ch571ccb22012-10-15 18:05:39 +0530526
527&tps {
528 vcc1-supply = <&vbat>;
529 vcc2-supply = <&vbat>;
530 vcc3-supply = <&vbat>;
531 vcc4-supply = <&vbat>;
532 vcc5-supply = <&vbat>;
533 vcc6-supply = <&vbat>;
534 vcc7-supply = <&vbat>;
535 vccio-supply = <&vbat>;
536
537 regulators {
538 vrtc_reg: regulator@0 {
539 regulator-always-on;
540 };
541
542 vio_reg: regulator@1 {
543 regulator-always-on;
544 };
545
546 vdd1_reg: regulator@2 {
547 /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
548 regulator-name = "vdd_mpu";
549 regulator-min-microvolt = <912500>;
550 regulator-max-microvolt = <1312500>;
551 regulator-boot-on;
552 regulator-always-on;
553 };
554
555 vdd2_reg: regulator@3 {
556 /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
557 regulator-name = "vdd_core";
558 regulator-min-microvolt = <912500>;
559 regulator-max-microvolt = <1150000>;
560 regulator-boot-on;
561 regulator-always-on;
562 };
563
564 vdd3_reg: regulator@4 {
565 regulator-always-on;
566 };
567
568 vdig1_reg: regulator@5 {
569 regulator-always-on;
570 };
571
572 vdig2_reg: regulator@6 {
573 regulator-always-on;
574 };
575
576 vpll_reg: regulator@7 {
577 regulator-always-on;
578 };
579
580 vdac_reg: regulator@8 {
581 regulator-always-on;
582 };
583
584 vaux1_reg: regulator@9 {
585 regulator-always-on;
586 };
587
588 vaux2_reg: regulator@10 {
589 regulator-always-on;
590 };
591
592 vaux33_reg: regulator@11 {
593 regulator-always-on;
594 };
595
596 vmmc_reg: regulator@12 {
Matt Porter55b44522013-09-10 14:24:39 -0500597 regulator-min-microvolt = <1800000>;
598 regulator-max-microvolt = <3300000>;
AnilKumar Ch571ccb22012-10-15 18:05:39 +0530599 regulator-always-on;
600 };
601 };
602};
Mugunthan V N94a924c2013-06-07 17:02:53 +0530603
604&mac {
605 pinctrl-names = "default", "sleep";
606 pinctrl-0 = <&cpsw_default>;
607 pinctrl-1 = <&cpsw_sleep>;
Yegor Yefremov18c49af2014-03-05 08:29:19 +0100608 dual_emac = <1>;
Johan Hovold16c75a12014-05-08 10:57:36 +0200609 status = "okay";
Mugunthan V N94a924c2013-06-07 17:02:53 +0530610};
611
612&davinci_mdio {
613 pinctrl-names = "default", "sleep";
614 pinctrl-0 = <&davinci_mdio_default>;
615 pinctrl-1 = <&davinci_mdio_sleep>;
Johan Hovold16c75a12014-05-08 10:57:36 +0200616 status = "okay";
Mugunthan V N94a924c2013-06-07 17:02:53 +0530617};
Linus Torvalds496322b2013-07-09 18:24:39 -0700618
Mugunthan V Nf6655d62013-06-03 20:10:09 +0000619&cpsw_emac0 {
620 phy_id = <&davinci_mdio>, <0>;
Mugunthan V N6d75afe2013-06-03 20:10:11 +0000621 phy-mode = "rgmii-txid";
Yegor Yefremov18c49af2014-03-05 08:29:19 +0100622 dual_emac_res_vlan = <1>;
Mugunthan V Nf6655d62013-06-03 20:10:09 +0000623};
624
625&cpsw_emac1 {
626 phy_id = <&davinci_mdio>, <1>;
Mugunthan V N6d75afe2013-06-03 20:10:11 +0000627 phy-mode = "rgmii-txid";
Yegor Yefremov18c49af2014-03-05 08:29:19 +0100628 dual_emac_res_vlan = <2>;
Mugunthan V Nf6655d62013-06-03 20:10:09 +0000629};
Matt Porter55b44522013-09-10 14:24:39 -0500630
631&mmc1 {
632 status = "okay";
633 vmmc-supply = <&vmmc_reg>;
Balaji T K0d8d40f2013-09-27 17:05:10 +0530634 bus-width = <4>;
Peter Ujfalusi29ea5ef2013-12-23 11:28:35 +0200635 pinctrl-names = "default";
636 pinctrl-0 = <&mmc1_pins>;
637 cd-gpios = <&gpio0 6 GPIO_ACTIVE_HIGH>;
Matt Porter55b44522013-09-10 14:24:39 -0500638};
Mark A. Greerf8302e12013-08-23 14:12:35 -0700639
640&sham {
641 status = "okay";
642};
Mark A. Greer99919e5e2013-08-23 14:12:36 -0700643
644&aes {
645 status = "okay";
646};
Rajendra Nayak6046adb2013-10-09 15:42:01 +0530647
648&gpio0 {
649 ti,no-reset-on-init;
650};
Peter Ujfalusib4529852013-10-20 20:04:11 +0300651
Imre Kaloz90f4f012014-03-03 10:02:56 +0100652&mmc2 {
653 status = "okay";
654 vmmc-supply = <&wl12xx_vmmc>;
655 ti,non-removable;
656 bus-width = <4>;
657 cap-power-off-card;
658 pinctrl-names = "default";
659 pinctrl-0 = <&mmc2_pins>;
Eliad Peller99f84ca2015-03-18 18:38:29 +0200660
661 #address-cells = <1>;
662 #size-cells = <0>;
663 wlcore: wlcore@2 {
664 compatible = "ti,wl1271";
665 reg = <2>;
Romain Izardf25bf742015-05-20 10:00:10 -0700666 interrupt-parent = <&gpio0>;
Eliad Peller99f84ca2015-03-18 18:38:29 +0200667 interrupts = <31 IRQ_TYPE_LEVEL_HIGH>; /* gpio 31 */
668 ref-clock-frequency = <38400000>;
669 };
Imre Kaloz90f4f012014-03-03 10:02:56 +0100670};
671
Peter Ujfalusib4529852013-10-20 20:04:11 +0300672&mcasp1 {
Peter Ujfalusied8830f2015-07-02 17:06:30 +0300673 pinctrl-names = "default", "sleep";
Peter Ujfalusic8b518a2015-07-02 17:06:29 +0300674 pinctrl-0 = <&mcasp1_pins>;
Peter Ujfalusied8830f2015-07-02 17:06:30 +0300675 pinctrl-1 = <&mcasp1_pins_sleep>;
Peter Ujfalusib4529852013-10-20 20:04:11 +0300676
Peter Ujfalusic8b518a2015-07-02 17:06:29 +0300677 status = "okay";
Peter Ujfalusib4529852013-10-20 20:04:11 +0300678
Peter Ujfalusic8b518a2015-07-02 17:06:29 +0300679 op-mode = <0>; /* MCASP_IIS_MODE */
680 tdm-slots = <2>;
681 /* 4 serializers */
682 serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */
683 0 0 1 2
684 >;
685 tx-num-evt = <32>;
686 rx-num-evt = <32>;
Peter Ujfalusib4529852013-10-20 20:04:11 +0300687};
Linus Torvalds4937e2a2013-11-15 16:43:53 -0800688
Felipe Balbi2c027b72013-11-10 23:58:31 -0800689&tscadc {
690 status = "okay";
691 tsc {
692 ti,wires = <4>;
693 ti,x-plate-resistance = <200>;
694 ti,coordinate-readouts = <5>;
695 ti,wire-config = <0x00 0x11 0x22 0x33>;
696 };
697};
Darren Etheridgeb675d1e2014-07-01 16:00:20 -0500698
699&lcdc {
700 status = "okay";
701};