blob: 2fd5fd1abb4f765651e02909f607587310364467 [file] [log] [blame]
Paul Walmsley69d88a02008-03-18 10:02:50 +02001/*
2 * OMAP2/3 System Control Module register access
3 *
4 * Copyright (C) 2007 Texas Instruments, Inc.
5 * Copyright (C) 2007 Nokia Corporation
6 *
7 * Written by Paul Walmsley
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#undef DEBUG
14
15#include <linux/kernel.h>
Tony Lindgrena58caad2008-07-03 12:24:44 +030016#include <linux/io.h>
Paul Walmsley69d88a02008-03-18 10:02:50 +020017
Rajendra Nayak80140782008-09-26 17:48:46 +053018#include <plat/sdrc.h>
Paul Walmsley4814ced2010-10-08 11:40:20 -060019
Tony Lindgrenee0839c2012-02-24 10:34:35 -080020#include "iomap.h"
21#include "common.h"
Rajendra Nayak80140782008-09-26 17:48:46 +053022#include "cm-regbits-34xx.h"
23#include "prm-regbits-34xx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070024#include "prm2xxx_3xxx.h"
25#include "cm2xxx_3xxx.h"
Rajendra Nayak80140782008-09-26 17:48:46 +053026#include "sdrc.h"
Manjunath Kondaiah G38815732010-10-08 09:56:37 -070027#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060028#include "control.h"
Paul Walmsley69d88a02008-03-18 10:02:50 +020029
Paul Walmsley596efe42010-12-21 21:05:16 -070030/* Used by omap3_ctrl_save_padconf() */
31#define START_PADCONF_SAVE 0x2
32#define PADCONF_SAVE_DONE 0x1
33
Tony Lindgrena58caad2008-07-03 12:24:44 +030034static void __iomem *omap2_ctrl_base;
Santosh Shilimkar0c349242010-09-27 14:02:57 -060035static void __iomem *omap4_ctrl_pad_base;
Paul Walmsley69d88a02008-03-18 10:02:50 +020036
Rajendra Nayakc96631e2008-09-26 17:49:02 +053037#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
Rajendra Nayak80140782008-09-26 17:48:46 +053038struct omap3_scratchpad {
39 u32 boot_config_ptr;
40 u32 public_restore_ptr;
41 u32 secure_ram_restore_ptr;
42 u32 sdrc_module_semaphore;
43 u32 prcm_block_offset;
44 u32 sdrc_block_offset;
45};
46
47struct omap3_scratchpad_prcm_block {
48 u32 prm_clksrc_ctrl;
49 u32 prm_clksel;
50 u32 cm_clksel_core;
51 u32 cm_clksel_wkup;
52 u32 cm_clken_pll;
53 u32 cm_autoidle_pll;
54 u32 cm_clksel1_pll;
55 u32 cm_clksel2_pll;
56 u32 cm_clksel3_pll;
57 u32 cm_clken_pll_mpu;
58 u32 cm_autoidle_pll_mpu;
59 u32 cm_clksel1_pll_mpu;
60 u32 cm_clksel2_pll_mpu;
61 u32 prcm_block_size;
62};
63
64struct omap3_scratchpad_sdrc_block {
65 u16 sysconfig;
66 u16 cs_cfg;
67 u16 sharing;
68 u16 err_type;
69 u32 dll_a_ctrl;
70 u32 dll_b_ctrl;
71 u32 power;
72 u32 cs_0;
73 u32 mcfg_0;
74 u16 mr_0;
75 u16 emr_1_0;
76 u16 emr_2_0;
77 u16 emr_3_0;
78 u32 actim_ctrla_0;
79 u32 actim_ctrlb_0;
80 u32 rfr_ctrl_0;
81 u32 cs_1;
82 u32 mcfg_1;
83 u16 mr_1;
84 u16 emr_1_1;
85 u16 emr_2_1;
86 u16 emr_3_1;
87 u32 actim_ctrla_1;
88 u32 actim_ctrlb_1;
89 u32 rfr_ctrl_1;
90 u16 dcdl_1_ctrl;
91 u16 dcdl_2_ctrl;
92 u32 flags;
93 u32 block_size;
94};
95
Tero Kristo27d59a42008-10-13 13:15:00 +030096void *omap3_secure_ram_storage;
97
Rajendra Nayak80140782008-09-26 17:48:46 +053098/*
99 * This is used to store ARM registers in SDRAM before attempting
100 * an MPU OFF. The save and restore happens from the SRAM sleep code.
101 * The address is stored in scratchpad, so that it can be used
102 * during the restore path.
103 */
104u32 omap3_arm_context[128];
105
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530106struct omap3_control_regs {
107 u32 sysconfig;
108 u32 devconf0;
109 u32 mem_dftrw0;
110 u32 mem_dftrw1;
111 u32 msuspendmux_0;
112 u32 msuspendmux_1;
113 u32 msuspendmux_2;
114 u32 msuspendmux_3;
115 u32 msuspendmux_4;
116 u32 msuspendmux_5;
117 u32 sec_ctrl;
118 u32 devconf1;
119 u32 csirxfe;
120 u32 iva2_bootaddr;
121 u32 iva2_bootmod;
122 u32 debobs_0;
123 u32 debobs_1;
124 u32 debobs_2;
125 u32 debobs_3;
126 u32 debobs_4;
127 u32 debobs_5;
128 u32 debobs_6;
129 u32 debobs_7;
130 u32 debobs_8;
131 u32 prog_io0;
132 u32 prog_io1;
133 u32 dss_dpll_spreading;
134 u32 core_dpll_spreading;
135 u32 per_dpll_spreading;
136 u32 usbhost_dpll_spreading;
137 u32 pbias_lite;
138 u32 temp_sensor;
139 u32 sramldo4;
140 u32 sramldo5;
141 u32 csi;
Paul Walmsleyf5f9d132010-12-21 15:30:53 -0700142 u32 padconf_sys_nirq;
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530143};
144
145static struct omap3_control_regs control_context;
146#endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
147
Tony Lindgrena58caad2008-07-03 12:24:44 +0300148#define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
Santosh Shilimkar70ba71a2010-09-27 14:02:57 -0600149#define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
Paul Walmsley69d88a02008-03-18 10:02:50 +0200150
Tony Lindgrena58caad2008-07-03 12:24:44 +0300151void __init omap2_set_globals_control(struct omap_globals *omap2_globals)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200152{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700153 if (omap2_globals->ctrl)
154 omap2_ctrl_base = omap2_globals->ctrl;
Santosh Shilimkar0c349242010-09-27 14:02:57 -0600155
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700156 if (omap2_globals->ctrl_pad)
157 omap4_ctrl_pad_base = omap2_globals->ctrl_pad;
Paul Walmsley69d88a02008-03-18 10:02:50 +0200158}
159
Tony Lindgrena58caad2008-07-03 12:24:44 +0300160void __iomem *omap_ctrl_base_get(void)
Paul Walmsley69d88a02008-03-18 10:02:50 +0200161{
162 return omap2_ctrl_base;
163}
164
165u8 omap_ctrl_readb(u16 offset)
166{
167 return __raw_readb(OMAP_CTRL_REGADDR(offset));
168}
169
170u16 omap_ctrl_readw(u16 offset)
171{
172 return __raw_readw(OMAP_CTRL_REGADDR(offset));
173}
174
175u32 omap_ctrl_readl(u16 offset)
176{
177 return __raw_readl(OMAP_CTRL_REGADDR(offset));
178}
179
180void omap_ctrl_writeb(u8 val, u16 offset)
181{
Paul Walmsley69d88a02008-03-18 10:02:50 +0200182 __raw_writeb(val, OMAP_CTRL_REGADDR(offset));
183}
184
185void omap_ctrl_writew(u16 val, u16 offset)
186{
Paul Walmsley69d88a02008-03-18 10:02:50 +0200187 __raw_writew(val, OMAP_CTRL_REGADDR(offset));
188}
189
190void omap_ctrl_writel(u32 val, u16 offset)
191{
Paul Walmsley69d88a02008-03-18 10:02:50 +0200192 __raw_writel(val, OMAP_CTRL_REGADDR(offset));
193}
194
Santosh Shilimkar70ba71a2010-09-27 14:02:57 -0600195/*
196 * On OMAP4 control pad are not addressable from control
197 * core base. So the common omap_ctrl_read/write APIs breaks
198 * Hence export separate APIs to manage the omap4 pad control
199 * registers. This APIs will work only for OMAP4
200 */
201
202u32 omap4_ctrl_pad_readl(u16 offset)
203{
204 return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
205}
206
207void omap4_ctrl_pad_writel(u32 val, u16 offset)
208{
209 __raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
210}
211
Paul Walmsley166353b2010-12-21 20:01:21 -0700212#ifdef CONFIG_ARCH_OMAP3
213
214/**
215 * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
216 * @bootmode: 8-bit value to pass to some boot code
217 *
218 * Set the bootmode in the scratchpad RAM. This is used after the
219 * system restarts. Not sure what actually uses this - it may be the
220 * bootloader, rather than the boot ROM - contrary to the preserved
221 * comment below. No return value.
222 */
223void omap3_ctrl_write_boot_mode(u8 bootmode)
224{
225 u32 l;
226
227 l = ('B' << 24) | ('M' << 16) | bootmode;
228
229 /*
230 * Reserve the first word in scratchpad for communicating
231 * with the boot ROM. A pointer to a data structure
232 * describing the boot process can be stored there,
233 * cf. OMAP34xx TRM, Initialization / Software Booting
234 * Configuration.
235 *
236 * XXX This should use some omap_ctrl_writel()-type function
237 */
238 __raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
239}
240
241#endif
242
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530243#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
Rajendra Nayak80140782008-09-26 17:48:46 +0530244/*
245 * Clears the scratchpad contents in case of cold boot-
246 * called during bootup
247 */
248void omap3_clear_scratchpad_contents(void)
249{
250 u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
Manjunath Kondaiah G4d63bc12010-10-08 09:56:11 -0700251 void __iomem *v_addr;
Rajendra Nayak80140782008-09-26 17:48:46 +0530252 u32 offset = 0;
253 v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700254 if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600255 OMAP3430_GLOBAL_COLD_RST_MASK) {
Rajendra Nayak80140782008-09-26 17:48:46 +0530256 for ( ; offset <= max_offset; offset += 0x4)
257 __raw_writel(0x0, (v_addr + offset));
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700258 omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
259 OMAP3430_GR_MOD,
260 OMAP3_PRM_RSTST_OFFSET);
Rajendra Nayak80140782008-09-26 17:48:46 +0530261 }
262}
263
264/* Populate the scratchpad structure with restore structure */
265void omap3_save_scratchpad_contents(void)
266{
Manjunath Kondaiah G4d63bc12010-10-08 09:56:11 -0700267 void __iomem *scratchpad_address;
Rajendra Nayak80140782008-09-26 17:48:46 +0530268 u32 arm_context_addr;
269 struct omap3_scratchpad scratchpad_contents;
270 struct omap3_scratchpad_prcm_block prcm_block_contents;
271 struct omap3_scratchpad_sdrc_block sdrc_block_contents;
272
Jean Pihetf7dfe3d2010-12-18 16:44:45 +0100273 /*
274 * Populate the Scratchpad contents
275 *
276 * The "get_*restore_pointer" functions are used to provide a
277 * physical restore address where the ROM code jumps while waking
278 * up from MPU OFF/OSWR state.
279 * The restore pointer is stored into the scratchpad.
280 */
Rajendra Nayak80140782008-09-26 17:48:46 +0530281 scratchpad_contents.boot_config_ptr = 0x0;
Nishanth Menon458e9992010-12-20 14:05:06 -0600282 if (cpu_is_omap3630())
283 scratchpad_contents.public_restore_ptr =
Kevin Hilman14c79bb2011-06-23 17:16:14 -0700284 virt_to_phys(omap3_restore_3630);
Nishanth Menon458e9992010-12-20 14:05:06 -0600285 else if (omap_rev() != OMAP3430_REV_ES3_0 &&
Tero Kristo0795a752008-10-13 17:58:50 +0300286 omap_rev() != OMAP3430_REV_ES3_1)
287 scratchpad_contents.public_restore_ptr =
Kevin Hilman14c79bb2011-06-23 17:16:14 -0700288 virt_to_phys(omap3_restore);
Tero Kristo0795a752008-10-13 17:58:50 +0300289 else
290 scratchpad_contents.public_restore_ptr =
Kevin Hilman14c79bb2011-06-23 17:16:14 -0700291 virt_to_phys(omap3_restore_es3);
292
Tero Kristo27d59a42008-10-13 13:15:00 +0300293 if (omap_type() == OMAP2_DEVICE_TYPE_GP)
294 scratchpad_contents.secure_ram_restore_ptr = 0x0;
295 else
296 scratchpad_contents.secure_ram_restore_ptr =
297 (u32) __pa(omap3_secure_ram_storage);
Rajendra Nayak80140782008-09-26 17:48:46 +0530298 scratchpad_contents.sdrc_module_semaphore = 0x0;
299 scratchpad_contents.prcm_block_offset = 0x2C;
300 scratchpad_contents.sdrc_block_offset = 0x64;
301
302 /* Populate the PRCM block contents */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700303 prcm_block_contents.prm_clksrc_ctrl =
304 omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
305 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
306 prcm_block_contents.prm_clksel =
307 omap2_prm_read_mod_reg(OMAP3430_CCR_MOD,
308 OMAP3_PRM_CLKSEL_OFFSET);
Rajendra Nayak80140782008-09-26 17:48:46 +0530309 prcm_block_contents.cm_clksel_core =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700310 omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530311 prcm_block_contents.cm_clksel_wkup =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700312 omap2_cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530313 prcm_block_contents.cm_clken_pll =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700314 omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
Eduardo Valentina8ae6452011-04-13 18:21:07 +0300315 /*
316 * As per erratum i671, ROM code does not respect the PER DPLL
317 * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1.
318 * Then, in anycase, clear these bits to avoid extra latencies.
319 */
Rajendra Nayak80140782008-09-26 17:48:46 +0530320 prcm_block_contents.cm_autoidle_pll =
Eduardo Valentina8ae6452011-04-13 18:21:07 +0300321 omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE) &
322 ~OMAP3430_AUTO_PERIPH_DPLL_MASK;
Rajendra Nayak80140782008-09-26 17:48:46 +0530323 prcm_block_contents.cm_clksel1_pll =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700324 omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530325 prcm_block_contents.cm_clksel2_pll =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700326 omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530327 prcm_block_contents.cm_clksel3_pll =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700328 omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
Rajendra Nayak80140782008-09-26 17:48:46 +0530329 prcm_block_contents.cm_clken_pll_mpu =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700330 omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530331 prcm_block_contents.cm_autoidle_pll_mpu =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700332 omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530333 prcm_block_contents.cm_clksel1_pll_mpu =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700334 omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530335 prcm_block_contents.cm_clksel2_pll_mpu =
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700336 omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
Rajendra Nayak80140782008-09-26 17:48:46 +0530337 prcm_block_contents.prcm_block_size = 0x0;
338
339 /* Populate the SDRC block contents */
340 sdrc_block_contents.sysconfig =
341 (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
342 sdrc_block_contents.cs_cfg =
343 (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
344 sdrc_block_contents.sharing =
345 (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
346 sdrc_block_contents.err_type =
347 (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
348 sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
349 sdrc_block_contents.dll_b_ctrl = 0x0;
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530350 /*
351 * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
352 * be programed to issue automatic self refresh on timeout
353 * of AUTO_CNT = 1 prior to any transition to OFF mode.
354 */
355 if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
356 && (omap_rev() >= OMAP3430_REV_ES3_0))
357 sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
358 ~(SDRC_POWER_AUTOCOUNT_MASK|
359 SDRC_POWER_CLKCTRL_MASK)) |
360 (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
361 SDRC_SELF_REFRESH_ON_AUTOCOUNT;
362 else
363 sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
364
Rajendra Nayak80140782008-09-26 17:48:46 +0530365 sdrc_block_contents.cs_0 = 0x0;
366 sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
367 sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
368 sdrc_block_contents.emr_1_0 = 0x0;
369 sdrc_block_contents.emr_2_0 = 0x0;
370 sdrc_block_contents.emr_3_0 = 0x0;
371 sdrc_block_contents.actim_ctrla_0 =
372 sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
373 sdrc_block_contents.actim_ctrlb_0 =
374 sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
375 sdrc_block_contents.rfr_ctrl_0 =
376 sdrc_read_reg(SDRC_RFR_CTRL_0);
377 sdrc_block_contents.cs_1 = 0x0;
378 sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
379 sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
380 sdrc_block_contents.emr_1_1 = 0x0;
381 sdrc_block_contents.emr_2_1 = 0x0;
382 sdrc_block_contents.emr_3_1 = 0x0;
383 sdrc_block_contents.actim_ctrla_1 =
384 sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
385 sdrc_block_contents.actim_ctrlb_1 =
386 sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
387 sdrc_block_contents.rfr_ctrl_1 =
388 sdrc_read_reg(SDRC_RFR_CTRL_1);
389 sdrc_block_contents.dcdl_1_ctrl = 0x0;
390 sdrc_block_contents.dcdl_2_ctrl = 0x0;
391 sdrc_block_contents.flags = 0x0;
392 sdrc_block_contents.block_size = 0x0;
393
394 arm_context_addr = virt_to_phys(omap3_arm_context);
395
396 /* Copy all the contents to the scratchpad location */
397 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
398 memcpy_toio(scratchpad_address, &scratchpad_contents,
399 sizeof(scratchpad_contents));
400 /* Scratchpad contents being 32 bits, a divide by 4 done here */
401 memcpy_toio(scratchpad_address +
402 scratchpad_contents.prcm_block_offset,
403 &prcm_block_contents, sizeof(prcm_block_contents));
404 memcpy_toio(scratchpad_address +
405 scratchpad_contents.sdrc_block_offset,
406 &sdrc_block_contents, sizeof(sdrc_block_contents));
407 /*
408 * Copies the address of the location in SDRAM where ARM
409 * registers get saved during a MPU OFF transition.
410 */
411 memcpy_toio(scratchpad_address +
412 scratchpad_contents.sdrc_block_offset +
413 sizeof(sdrc_block_contents), &arm_context_addr, 4);
414}
415
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530416void omap3_control_save_context(void)
417{
418 control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
419 control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
420 control_context.mem_dftrw0 =
421 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
422 control_context.mem_dftrw1 =
423 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
424 control_context.msuspendmux_0 =
425 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
426 control_context.msuspendmux_1 =
427 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
428 control_context.msuspendmux_2 =
429 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
430 control_context.msuspendmux_3 =
431 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
432 control_context.msuspendmux_4 =
433 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
434 control_context.msuspendmux_5 =
435 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
436 control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
437 control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
438 control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
439 control_context.iva2_bootaddr =
440 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
441 control_context.iva2_bootmod =
442 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
443 control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
444 control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
445 control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
446 control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
447 control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
448 control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
449 control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
450 control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
451 control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
452 control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
453 control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
454 control_context.dss_dpll_spreading =
455 omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
456 control_context.core_dpll_spreading =
457 omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
458 control_context.per_dpll_spreading =
459 omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
460 control_context.usbhost_dpll_spreading =
461 omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
462 control_context.pbias_lite =
463 omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
464 control_context.temp_sensor =
465 omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
466 control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
467 control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
468 control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
Paul Walmsleyf5f9d132010-12-21 15:30:53 -0700469 control_context.padconf_sys_nirq =
470 omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530471 return;
472}
473
474void omap3_control_restore_context(void)
475{
476 omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
477 omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
478 omap_ctrl_writel(control_context.mem_dftrw0,
479 OMAP343X_CONTROL_MEM_DFTRW0);
480 omap_ctrl_writel(control_context.mem_dftrw1,
481 OMAP343X_CONTROL_MEM_DFTRW1);
482 omap_ctrl_writel(control_context.msuspendmux_0,
483 OMAP2_CONTROL_MSUSPENDMUX_0);
484 omap_ctrl_writel(control_context.msuspendmux_1,
485 OMAP2_CONTROL_MSUSPENDMUX_1);
486 omap_ctrl_writel(control_context.msuspendmux_2,
487 OMAP2_CONTROL_MSUSPENDMUX_2);
488 omap_ctrl_writel(control_context.msuspendmux_3,
489 OMAP2_CONTROL_MSUSPENDMUX_3);
490 omap_ctrl_writel(control_context.msuspendmux_4,
491 OMAP2_CONTROL_MSUSPENDMUX_4);
492 omap_ctrl_writel(control_context.msuspendmux_5,
493 OMAP2_CONTROL_MSUSPENDMUX_5);
494 omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
495 omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
496 omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
497 omap_ctrl_writel(control_context.iva2_bootaddr,
498 OMAP343X_CONTROL_IVA2_BOOTADDR);
499 omap_ctrl_writel(control_context.iva2_bootmod,
500 OMAP343X_CONTROL_IVA2_BOOTMOD);
501 omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
502 omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
503 omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
504 omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
505 omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
506 omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
507 omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
508 omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
509 omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
510 omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
511 omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
512 omap_ctrl_writel(control_context.dss_dpll_spreading,
513 OMAP343X_CONTROL_DSS_DPLL_SPREADING);
514 omap_ctrl_writel(control_context.core_dpll_spreading,
515 OMAP343X_CONTROL_CORE_DPLL_SPREADING);
516 omap_ctrl_writel(control_context.per_dpll_spreading,
517 OMAP343X_CONTROL_PER_DPLL_SPREADING);
518 omap_ctrl_writel(control_context.usbhost_dpll_spreading,
519 OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
520 omap_ctrl_writel(control_context.pbias_lite,
521 OMAP343X_CONTROL_PBIAS_LITE);
522 omap_ctrl_writel(control_context.temp_sensor,
523 OMAP343X_CONTROL_TEMP_SENSOR);
524 omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
525 omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
526 omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
Paul Walmsleyf5f9d132010-12-21 15:30:53 -0700527 omap_ctrl_writel(control_context.padconf_sys_nirq,
528 OMAP343X_CONTROL_PADCONF_SYSNIRQ);
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530529 return;
530}
Nishanth Menon458e9992010-12-20 14:05:06 -0600531
532void omap3630_ctrl_disable_rta(void)
533{
534 if (!cpu_is_omap3630())
535 return;
536 omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
537}
538
Paul Walmsley596efe42010-12-21 21:05:16 -0700539/**
540 * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
541 *
542 * Tell the SCM to start saving the padconf registers, then wait for
543 * the process to complete. Returns 0 unconditionally, although it
544 * should also eventually be able to return -ETIMEDOUT, if the save
545 * does not complete.
546 *
547 * XXX This function is missing a timeout. What should it be?
548 */
549int omap3_ctrl_save_padconf(void)
550{
551 u32 cpo;
552
553 /* Save the padconf registers */
554 cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
555 cpo |= START_PADCONF_SAVE;
556 omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
557
558 /* wait for the save to complete */
559 while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
560 & PADCONF_SAVE_DONE))
561 udelay(1);
562
563 return 0;
564}
565
Rajendra Nayakc96631e2008-09-26 17:49:02 +0530566#endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */