blob: edd2002b0e9909de1bac54ecb8736340f97adcce [file] [log] [blame]
Guoqing Lid63028c2013-02-21 16:42:15 -08001/*
2 * drivers/video/mmp/hw/mmp_ctrl.h
3 *
4 *
5 * Copyright (C) 2012 Marvell Technology Group Ltd.
6 * Authors: Guoqing Li <ligq@marvell.com>
7 * Lisa Du <cldu@marvell.com>
8 * Zhou Zhu <zzhu3@marvell.com>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program. If not, see <http://www.gnu.org/licenses/>.
22 *
23 */
24
25#ifndef _MMP_CTRL_H_
26#define _MMP_CTRL_H_
27
28#include <video/mmp_disp.h>
29
30/* ------------< LCD register >------------ */
31struct lcd_regs {
32/* TV patch register for MMP2 */
33/* 32 bit TV Video Frame0 Y Starting Address */
34#define LCD_TVD_START_ADDR_Y0 (0x0000)
35/* 32 bit TV Video Frame0 U Starting Address */
36#define LCD_TVD_START_ADDR_U0 (0x0004)
37/* 32 bit TV Video Frame0 V Starting Address */
38#define LCD_TVD_START_ADDR_V0 (0x0008)
39/* 32 bit TV Video Frame0 Command Starting Address */
40#define LCD_TVD_START_ADDR_C0 (0x000C)
41/* 32 bit TV Video Frame1 Y Starting Address Register*/
42#define LCD_TVD_START_ADDR_Y1 (0x0010)
43/* 32 bit TV Video Frame1 U Starting Address Register*/
44#define LCD_TVD_START_ADDR_U1 (0x0014)
45/* 32 bit TV Video Frame1 V Starting Address Register*/
46#define LCD_TVD_START_ADDR_V1 (0x0018)
47/* 32 bit TV Video Frame1 Command Starting Address Register*/
48#define LCD_TVD_START_ADDR_C1 (0x001C)
49/* 32 bit TV Video Y andC Line Length(Pitch)Register*/
50#define LCD_TVD_PITCH_YC (0x0020)
51/* 32 bit TV Video U andV Line Length(Pitch)Register*/
52#define LCD_TVD_PITCH_UV (0x0024)
53/* 32 bit TV Video Starting Point on Screen Register*/
54#define LCD_TVD_OVSA_HPXL_VLN (0x0028)
55/* 32 bit TV Video Source Size Register*/
56#define LCD_TVD_HPXL_VLN (0x002C)
57/* 32 bit TV Video Destination Size (After Zooming)Register*/
58#define LCD_TVDZM_HPXL_VLN (0x0030)
59 u32 v_y0;
60 u32 v_u0;
61 u32 v_v0;
62 u32 v_c0;
63 u32 v_y1;
64 u32 v_u1;
65 u32 v_v1;
66 u32 v_c1;
67 u32 v_pitch_yc; /* Video Y and C Line Length (Pitch) */
68 u32 v_pitch_uv; /* Video U and V Line Length (Pitch) */
69 u32 v_start; /* Video Starting Point on Screen */
70 u32 v_size; /* Video Source Size */
71 u32 v_size_z; /* Video Destination Size (After Zooming) */
72
73/* 32 bit TV Graphic Frame 0 Starting Address Register*/
74#define LCD_TVG_START_ADDR0 (0x0034)
75/* 32 bit TV Graphic Frame 1 Starting Address Register*/
76#define LCD_TVG_START_ADDR1 (0x0038)
77/* 32 bit TV Graphic Line Length(Pitch)Register*/
78#define LCD_TVG_PITCH (0x003C)
79/* 32 bit TV Graphic Starting Point on Screen Register*/
80#define LCD_TVG_OVSA_HPXL_VLN (0x0040)
81/* 32 bit TV Graphic Source Size Register*/
82#define LCD_TVG_HPXL_VLN (0x0044)
83/* 32 bit TV Graphic Destination size (after Zooming)Register*/
84#define LCD_TVGZM_HPXL_VLN (0x0048)
85 u32 g_0; /* Graphic Frame 0/1 Starting Address */
86 u32 g_1;
87 u32 g_pitch; /* Graphic Line Length (Pitch) */
88 u32 g_start; /* Graphic Starting Point on Screen */
89 u32 g_size; /* Graphic Source Size */
90 u32 g_size_z; /* Graphic Destination Size (After Zooming) */
91
92/* 32 bit TV Hardware Cursor Starting Point on screen Register*/
93#define LCD_TVC_OVSA_HPXL_VLN (0x004C)
94/* 32 bit TV Hardware Cursor Size Register */
95#define LCD_TVC_HPXL_VLN (0x0050)
96 u32 hc_start; /* Hardware Cursor */
97 u32 hc_size; /* Hardware Cursor */
98
99/* 32 bit TV Total Screen Size Register*/
100#define LCD_TV_V_H_TOTAL (0x0054)
101/* 32 bit TV Screen Active Size Register*/
102#define LCD_TV_V_H_ACTIVE (0x0058)
103/* 32 bit TV Screen Horizontal Porch Register*/
104#define LCD_TV_H_PORCH (0x005C)
105/* 32 bit TV Screen Vertical Porch Register*/
106#define LCD_TV_V_PORCH (0x0060)
107 u32 screen_size; /* Screen Total Size */
108 u32 screen_active; /* Screen Active Size */
109 u32 screen_h_porch; /* Screen Horizontal Porch */
110 u32 screen_v_porch; /* Screen Vertical Porch */
111
112/* 32 bit TV Screen Blank Color Register*/
113#define LCD_TV_BLANKCOLOR (0x0064)
114/* 32 bit TV Hardware Cursor Color1 Register*/
115#define LCD_TV_ALPHA_COLOR1 (0x0068)
116/* 32 bit TV Hardware Cursor Color2 Register*/
117#define LCD_TV_ALPHA_COLOR2 (0x006C)
118 u32 blank_color; /* Screen Blank Color */
119 u32 hc_Alpha_color1; /* Hardware Cursor Color1 */
120 u32 hc_Alpha_color2; /* Hardware Cursor Color2 */
121
122/* 32 bit TV Video Y Color Key Control*/
123#define LCD_TV_COLORKEY_Y (0x0070)
124/* 32 bit TV Video U Color Key Control*/
125#define LCD_TV_COLORKEY_U (0x0074)
126/* 32 bit TV Video V Color Key Control*/
127#define LCD_TV_COLORKEY_V (0x0078)
128 u32 v_colorkey_y; /* Video Y Color Key Control */
129 u32 v_colorkey_u; /* Video U Color Key Control */
130 u32 v_colorkey_v; /* Video V Color Key Control */
131
132/* 32 bit TV VSYNC PulsePixel Edge Control Register*/
133#define LCD_TV_SEPXLCNT (0x007C)
134 u32 vsync_ctrl; /* VSYNC PulsePixel Edge Control */
135};
136
137#define intf_ctrl(id) ((id) ? (((id) & 1) ? LCD_TVIF_CTRL : \
138 LCD_DUMB2_CTRL) : LCD_SPU_DUMB_CTRL)
139#define dma_ctrl0(id) ((id) ? (((id) & 1) ? LCD_TV_CTRL0 : \
140 LCD_PN2_CTRL0) : LCD_SPU_DMA_CTRL0)
141#define dma_ctrl1(id) ((id) ? (((id) & 1) ? LCD_TV_CTRL1 : \
142 LCD_PN2_CTRL1) : LCD_SPU_DMA_CTRL1)
143#define dma_ctrl(ctrl1, id) (ctrl1 ? dma_ctrl1(id) : dma_ctrl0(id))
144
145/* 32 bit TV Path DMA Control 0*/
146#define LCD_TV_CTRL0 (0x0080)
147/* 32 bit TV Path DMA Control 1*/
148#define LCD_TV_CTRL1 (0x0084)
149/* 32 bit TV Path Video Contrast*/
150#define LCD_TV_CONTRAST (0x0088)
151/* 32 bit TV Path Video Saturation*/
152#define LCD_TV_SATURATION (0x008C)
153/* 32 bit TV Path Video Hue Adjust*/
154#define LCD_TV_CBSH_HUE (0x0090)
155/* 32 bit TV Path TVIF Control Register */
156#define LCD_TVIF_CTRL (0x0094)
157#define TV_VBLNK_VALID_EN (1 << 12)
158
159/* 32 bit TV Path I/O Pad Control*/
160#define LCD_TVIOPAD_CTRL (0x0098)
161/* 32 bit TV Path Cloc Divider */
162#define LCD_TCLK_DIV (0x009C)
163
164#define LCD_SCLK(path) ((PATH_PN == path->id) ? LCD_CFG_SCLK_DIV :\
165 ((PATH_TV == path->id) ? LCD_TCLK_DIV : LCD_PN2_SCLK_DIV))
166
167/* dither configure */
168#ifdef CONFIG_CPU_PXA988
169#define LCD_DITHER_CTRL (0x01EC)
170#else
171#define LCD_DITHER_CTRL (0x00A0)
172#endif
173
174#define DITHER_TBL_INDEX_SEL(s) ((s) << 16)
175#define DITHER_MODE2(m) ((m) << 12)
176#define DITHER_MODE2_SHIFT (12)
177#define DITHER_4X8_EN2 (1 << 9)
178#define DITHER_4X8_EN2_SHIFT (9)
179#define DITHER_EN2 (1 << 8)
180#define DITHER_MODE1(m) ((m) << 4)
181#define DITHER_MODE1_SHIFT (4)
182#define DITHER_4X8_EN1 (1 << 1)
183#define DITHER_4X8_EN1_SHIFT (1)
184#define DITHER_EN1 (1)
185
186/* dither table data was fixed by video bpp of input and output*/
187#ifdef CONFIG_CPU_PXA988
188#define DITHER_TB_4X4_INDEX0 (0x6e4ca280)
189#define DITHER_TB_4X4_INDEX1 (0x5d7f91b3)
190#define DITHER_TB_4X8_INDEX0 (0xb391a280)
191#define DITHER_TB_4X8_INDEX1 (0x7f5d6e4c)
192#define DITHER_TB_4X8_INDEX2 (0x80a291b3)
193#define DITHER_TB_4X8_INDEX3 (0x4c6e5d7f)
194#define LCD_DITHER_TBL_DATA (0x01F0)
195#else
196#define DITHER_TB_4X4_INDEX0 (0x3b19f7d5)
197#define DITHER_TB_4X4_INDEX1 (0x082ac4e6)
198#define DITHER_TB_4X8_INDEX0 (0xf7d508e6)
199#define DITHER_TB_4X8_INDEX1 (0x3b194c2a)
200#define DITHER_TB_4X8_INDEX2 (0xc4e6d5f7)
201#define DITHER_TB_4X8_INDEX3 (0x082a193b)
202#define LCD_DITHER_TBL_DATA (0x00A4)
203#endif
204
205/* Video Frame 0&1 start address registers */
206#define LCD_SPU_DMA_START_ADDR_Y0 0x00C0
207#define LCD_SPU_DMA_START_ADDR_U0 0x00C4
208#define LCD_SPU_DMA_START_ADDR_V0 0x00C8
209#define LCD_CFG_DMA_START_ADDR_0 0x00CC /* Cmd address */
210#define LCD_SPU_DMA_START_ADDR_Y1 0x00D0
211#define LCD_SPU_DMA_START_ADDR_U1 0x00D4
212#define LCD_SPU_DMA_START_ADDR_V1 0x00D8
213#define LCD_CFG_DMA_START_ADDR_1 0x00DC /* Cmd address */
214
215/* YC & UV Pitch */
216#define LCD_SPU_DMA_PITCH_YC 0x00E0
217#define SPU_DMA_PITCH_C(c) ((c)<<16)
218#define SPU_DMA_PITCH_Y(y) (y)
219#define LCD_SPU_DMA_PITCH_UV 0x00E4
220#define SPU_DMA_PITCH_V(v) ((v)<<16)
221#define SPU_DMA_PITCH_U(u) (u)
222
223/* Video Starting Point on Screen Register */
224#define LCD_SPUT_DMA_OVSA_HPXL_VLN 0x00E8
225#define CFG_DMA_OVSA_VLN(y) ((y)<<16) /* 0~0xfff */
226#define CFG_DMA_OVSA_HPXL(x) (x) /* 0~0xfff */
227
228/* Video Size Register */
229#define LCD_SPU_DMA_HPXL_VLN 0x00EC
230#define CFG_DMA_VLN(y) ((y)<<16)
231#define CFG_DMA_HPXL(x) (x)
232
233/* Video Size After zooming Register */
234#define LCD_SPU_DZM_HPXL_VLN 0x00F0
235#define CFG_DZM_VLN(y) ((y)<<16)
236#define CFG_DZM_HPXL(x) (x)
237
238/* Graphic Frame 0&1 Starting Address Register */
239#define LCD_CFG_GRA_START_ADDR0 0x00F4
240#define LCD_CFG_GRA_START_ADDR1 0x00F8
241
242/* Graphic Frame Pitch */
243#define LCD_CFG_GRA_PITCH 0x00FC
244
245/* Graphic Starting Point on Screen Register */
246#define LCD_SPU_GRA_OVSA_HPXL_VLN 0x0100
247#define CFG_GRA_OVSA_VLN(y) ((y)<<16)
248#define CFG_GRA_OVSA_HPXL(x) (x)
249
250/* Graphic Size Register */
251#define LCD_SPU_GRA_HPXL_VLN 0x0104
252#define CFG_GRA_VLN(y) ((y)<<16)
253#define CFG_GRA_HPXL(x) (x)
254
255/* Graphic Size after Zooming Register */
256#define LCD_SPU_GZM_HPXL_VLN 0x0108
257#define CFG_GZM_VLN(y) ((y)<<16)
258#define CFG_GZM_HPXL(x) (x)
259
260/* HW Cursor Starting Point on Screen Register */
261#define LCD_SPU_HWC_OVSA_HPXL_VLN 0x010C
262#define CFG_HWC_OVSA_VLN(y) ((y)<<16)
263#define CFG_HWC_OVSA_HPXL(x) (x)
264
265/* HW Cursor Size */
266#define LCD_SPU_HWC_HPXL_VLN 0x0110
267#define CFG_HWC_VLN(y) ((y)<<16)
268#define CFG_HWC_HPXL(x) (x)
269
270/* Total Screen Size Register */
271#define LCD_SPUT_V_H_TOTAL 0x0114
272#define CFG_V_TOTAL(y) ((y)<<16)
273#define CFG_H_TOTAL(x) (x)
274
275/* Total Screen Active Size Register */
276#define LCD_SPU_V_H_ACTIVE 0x0118
277#define CFG_V_ACTIVE(y) ((y)<<16)
278#define CFG_H_ACTIVE(x) (x)
279
280/* Screen H&V Porch Register */
281#define LCD_SPU_H_PORCH 0x011C
282#define CFG_H_BACK_PORCH(b) ((b)<<16)
283#define CFG_H_FRONT_PORCH(f) (f)
284#define LCD_SPU_V_PORCH 0x0120
285#define CFG_V_BACK_PORCH(b) ((b)<<16)
286#define CFG_V_FRONT_PORCH(f) (f)
287
288/* Screen Blank Color Register */
289#define LCD_SPU_BLANKCOLOR 0x0124
290#define CFG_BLANKCOLOR_MASK 0x00FFFFFF
291#define CFG_BLANKCOLOR_R_MASK 0x000000FF
292#define CFG_BLANKCOLOR_G_MASK 0x0000FF00
293#define CFG_BLANKCOLOR_B_MASK 0x00FF0000
294
295/* HW Cursor Color 1&2 Register */
296#define LCD_SPU_ALPHA_COLOR1 0x0128
297#define CFG_HWC_COLOR1 0x00FFFFFF
298#define CFG_HWC_COLOR1_R(red) ((red)<<16)
299#define CFG_HWC_COLOR1_G(green) ((green)<<8)
300#define CFG_HWC_COLOR1_B(blue) (blue)
301#define CFG_HWC_COLOR1_R_MASK 0x000000FF
302#define CFG_HWC_COLOR1_G_MASK 0x0000FF00
303#define CFG_HWC_COLOR1_B_MASK 0x00FF0000
304#define LCD_SPU_ALPHA_COLOR2 0x012C
305#define CFG_HWC_COLOR2 0x00FFFFFF
306#define CFG_HWC_COLOR2_R_MASK 0x000000FF
307#define CFG_HWC_COLOR2_G_MASK 0x0000FF00
308#define CFG_HWC_COLOR2_B_MASK 0x00FF0000
309
310/* Video YUV Color Key Control */
311#define LCD_SPU_COLORKEY_Y 0x0130
312#define CFG_CKEY_Y2(y2) ((y2)<<24)
313#define CFG_CKEY_Y2_MASK 0xFF000000
314#define CFG_CKEY_Y1(y1) ((y1)<<16)
315#define CFG_CKEY_Y1_MASK 0x00FF0000
316#define CFG_CKEY_Y(y) ((y)<<8)
317#define CFG_CKEY_Y_MASK 0x0000FF00
318#define CFG_ALPHA_Y(y) (y)
319#define CFG_ALPHA_Y_MASK 0x000000FF
320#define LCD_SPU_COLORKEY_U 0x0134
321#define CFG_CKEY_U2(u2) ((u2)<<24)
322#define CFG_CKEY_U2_MASK 0xFF000000
323#define CFG_CKEY_U1(u1) ((u1)<<16)
324#define CFG_CKEY_U1_MASK 0x00FF0000
325#define CFG_CKEY_U(u) ((u)<<8)
326#define CFG_CKEY_U_MASK 0x0000FF00
327#define CFG_ALPHA_U(u) (u)
328#define CFG_ALPHA_U_MASK 0x000000FF
329#define LCD_SPU_COLORKEY_V 0x0138
330#define CFG_CKEY_V2(v2) ((v2)<<24)
331#define CFG_CKEY_V2_MASK 0xFF000000
332#define CFG_CKEY_V1(v1) ((v1)<<16)
333#define CFG_CKEY_V1_MASK 0x00FF0000
334#define CFG_CKEY_V(v) ((v)<<8)
335#define CFG_CKEY_V_MASK 0x0000FF00
336#define CFG_ALPHA_V(v) (v)
337#define CFG_ALPHA_V_MASK 0x000000FF
338
339/* Graphics/Video DMA color key enable bits in LCD_TV_CTRL1 */
340#define CFG_CKEY_GRA 0x2
341#define CFG_CKEY_DMA 0x1
342
343/* Interlace mode enable bits in LCD_TV_CTRL1 */
344#define CFG_TV_INTERLACE_EN (1 << 22)
345#define CFG_TV_NIB (1 << 0)
346
347#define LCD_PN_SEPXLCNT 0x013c /* MMP2 */
348
349/* SPI Read Data Register */
350#define LCD_SPU_SPI_RXDATA 0x0140
351
352/* Smart Panel Read Data Register */
353#define LCD_SPU_ISA_RSDATA 0x0144
354#define ISA_RXDATA_16BIT_1_DATA_MASK 0x000000FF
355#define ISA_RXDATA_16BIT_2_DATA_MASK 0x0000FF00
356#define ISA_RXDATA_16BIT_3_DATA_MASK 0x00FF0000
357#define ISA_RXDATA_16BIT_4_DATA_MASK 0xFF000000
358#define ISA_RXDATA_32BIT_1_DATA_MASK 0x00FFFFFF
359
360#define LCD_SPU_DBG_ISA (0x0148) /* TTC */
361#define LCD_SPU_DMAVLD_YC (0x014C)
362#define LCD_SPU_DMAVLD_UV (0x0150)
363#define LCD_SPU_DMAVLD_UVSPU_GRAVLD (0x0154)
364
365#define LCD_READ_IOPAD (0x0148) /* MMP2*/
366#define LCD_DMAVLD_YC (0x014C)
367#define LCD_DMAVLD_UV (0x0150)
368#define LCD_TVGGRAVLD_HLEN (0x0154)
369
370/* HWC SRAM Read Data Register */
371#define LCD_SPU_HWC_RDDAT 0x0158
372
373/* Gamma Table SRAM Read Data Register */
374#define LCD_SPU_GAMMA_RDDAT 0x015c
375#define CFG_GAMMA_RDDAT_MASK 0x000000FF
376
377/* Palette Table SRAM Read Data Register */
378#define LCD_SPU_PALETTE_RDDAT 0x0160
379#define CFG_PALETTE_RDDAT_MASK 0x00FFFFFF
380
381#define LCD_SPU_DBG_DMATOP (0x0164) /* TTC */
382#define LCD_SPU_DBG_GRATOP (0x0168)
383#define LCD_SPU_DBG_TXCTRL (0x016C)
384#define LCD_SPU_DBG_SLVTOP (0x0170)
385#define LCD_SPU_DBG_MUXTOP (0x0174)
386
387#define LCD_SLV_DBG (0x0164) /* MMP2 */
388#define LCD_TVDVLD_YC (0x0168)
389#define LCD_TVDVLD_UV (0x016C)
390#define LCD_TVC_RDDAT (0x0170)
391#define LCD_TV_GAMMA_RDDAT (0x0174)
392
393/* I/O Pads Input Read Only Register */
394#define LCD_SPU_IOPAD_IN 0x0178
395#define CFG_IOPAD_IN_MASK 0x0FFFFFFF
396
397#define LCD_TV_PALETTE_RDDAT (0x0178) /* MMP2 */
398
399/* Reserved Read Only Registers */
400#define LCD_CFG_RDREG5F 0x017C
401#define IRE_FRAME_CNT_MASK 0x000000C0
402#define IPE_FRAME_CNT_MASK 0x00000030
403#define GRA_FRAME_CNT_MASK 0x0000000C /* Graphic */
404#define DMA_FRAME_CNT_MASK 0x00000003 /* Video */
405
406#define LCD_FRAME_CNT (0x017C) /* MMP2 */
407
408/* SPI Control Register. */
409#define LCD_SPU_SPI_CTRL 0x0180
410#define CFG_SCLKCNT(div) ((div)<<24) /* 0xFF~0x2 */
411#define CFG_SCLKCNT_MASK 0xFF000000
412#define CFG_RXBITS(rx) (((rx) - 1)<<16) /* 0x1F~0x1 */
413#define CFG_RXBITS_MASK 0x00FF0000
414#define CFG_TXBITS(tx) (((tx) - 1)<<8) /* 0x1F~0x1 */
415#define CFG_TXBITS_MASK 0x0000FF00
416#define CFG_CLKINV(clk) ((clk)<<7)
417#define CFG_CLKINV_MASK 0x00000080
418#define CFG_KEEPXFER(transfer) ((transfer)<<6)
419#define CFG_KEEPXFER_MASK 0x00000040
420#define CFG_RXBITSTO0(rx) ((rx)<<5)
421#define CFG_RXBITSTO0_MASK 0x00000020
422#define CFG_TXBITSTO0(tx) ((tx)<<4)
423#define CFG_TXBITSTO0_MASK 0x00000010
424#define CFG_SPI_ENA(spi) ((spi)<<3)
425#define CFG_SPI_ENA_MASK 0x00000008
426#define CFG_SPI_SEL(spi) ((spi)<<2)
427#define CFG_SPI_SEL_MASK 0x00000004
428#define CFG_SPI_3W4WB(wire) ((wire)<<1)
429#define CFG_SPI_3W4WB_MASK 0x00000002
430#define CFG_SPI_START(start) (start)
431#define CFG_SPI_START_MASK 0x00000001
432
433/* SPI Tx Data Register */
434#define LCD_SPU_SPI_TXDATA 0x0184
435
436/*
437 1. Smart Pannel 8-bit Bus Control Register.
438 2. AHB Slave Path Data Port Register
439*/
440#define LCD_SPU_SMPN_CTRL 0x0188
441
442/* DMA Control 0 Register */
443#define LCD_SPU_DMA_CTRL0 0x0190
444#define CFG_NOBLENDING(nb) ((nb)<<31)
445#define CFG_NOBLENDING_MASK 0x80000000
446#define CFG_GAMMA_ENA(gn) ((gn)<<30)
447#define CFG_GAMMA_ENA_MASK 0x40000000
448#define CFG_CBSH_ENA(cn) ((cn)<<29)
449#define CFG_CBSH_ENA_MASK 0x20000000
450#define CFG_PALETTE_ENA(pn) ((pn)<<28)
451#define CFG_PALETTE_ENA_MASK 0x10000000
452#define CFG_ARBFAST_ENA(an) ((an)<<27)
453#define CFG_ARBFAST_ENA_MASK 0x08000000
454#define CFG_HWC_1BITMOD(mode) ((mode)<<26)
455#define CFG_HWC_1BITMOD_MASK 0x04000000
456#define CFG_HWC_1BITENA(mn) ((mn)<<25)
457#define CFG_HWC_1BITENA_MASK 0x02000000
458#define CFG_HWC_ENA(cn) ((cn)<<24)
459#define CFG_HWC_ENA_MASK 0x01000000
460#define CFG_DMAFORMAT(dmaformat) ((dmaformat)<<20)
461#define CFG_DMAFORMAT_MASK 0x00F00000
462#define CFG_GRAFORMAT(graformat) ((graformat)<<16)
463#define CFG_GRAFORMAT_MASK 0x000F0000
464/* for graphic part */
465#define CFG_GRA_FTOGGLE(toggle) ((toggle)<<15)
466#define CFG_GRA_FTOGGLE_MASK 0x00008000
467#define CFG_GRA_HSMOOTH(smooth) ((smooth)<<14)
468#define CFG_GRA_HSMOOTH_MASK 0x00004000
469#define CFG_GRA_TSTMODE(test) ((test)<<13)
470#define CFG_GRA_TSTMODE_MASK 0x00002000
471#define CFG_GRA_SWAPRB(swap) ((swap)<<12)
472#define CFG_GRA_SWAPRB_MASK 0x00001000
473#define CFG_GRA_SWAPUV(swap) ((swap)<<11)
474#define CFG_GRA_SWAPUV_MASK 0x00000800
475#define CFG_GRA_SWAPYU(swap) ((swap)<<10)
476#define CFG_GRA_SWAPYU_MASK 0x00000400
477#define CFG_GRA_SWAP_MASK 0x00001C00
478#define CFG_YUV2RGB_GRA(cvrt) ((cvrt)<<9)
479#define CFG_YUV2RGB_GRA_MASK 0x00000200
480#define CFG_GRA_ENA(gra) ((gra)<<8)
481#define CFG_GRA_ENA_MASK 0x00000100
482#define dma0_gfx_masks (CFG_GRAFORMAT_MASK | CFG_GRA_FTOGGLE_MASK | \
483 CFG_GRA_HSMOOTH_MASK | CFG_GRA_TSTMODE_MASK | CFG_GRA_SWAP_MASK | \
484 CFG_YUV2RGB_GRA_MASK | CFG_GRA_ENA_MASK)
485/* for video part */
486#define CFG_DMA_FTOGGLE(toggle) ((toggle)<<7)
487#define CFG_DMA_FTOGGLE_MASK 0x00000080
488#define CFG_DMA_HSMOOTH(smooth) ((smooth)<<6)
489#define CFG_DMA_HSMOOTH_MASK 0x00000040
490#define CFG_DMA_TSTMODE(test) ((test)<<5)
491#define CFG_DMA_TSTMODE_MASK 0x00000020
492#define CFG_DMA_SWAPRB(swap) ((swap)<<4)
493#define CFG_DMA_SWAPRB_MASK 0x00000010
494#define CFG_DMA_SWAPUV(swap) ((swap)<<3)
495#define CFG_DMA_SWAPUV_MASK 0x00000008
496#define CFG_DMA_SWAPYU(swap) ((swap)<<2)
497#define CFG_DMA_SWAPYU_MASK 0x00000004
498#define CFG_DMA_SWAP_MASK 0x0000001C
499#define CFG_YUV2RGB_DMA(cvrt) ((cvrt)<<1)
500#define CFG_YUV2RGB_DMA_MASK 0x00000002
501#define CFG_DMA_ENA(video) (video)
502#define CFG_DMA_ENA_MASK 0x00000001
503#define dma0_vid_masks (CFG_DMAFORMAT_MASK | CFG_DMA_FTOGGLE_MASK | \
504 CFG_DMA_HSMOOTH_MASK | CFG_DMA_TSTMODE_MASK | CFG_DMA_SWAP_MASK | \
505 CFG_YUV2RGB_DMA_MASK | CFG_DMA_ENA_MASK)
506#define dma_palette(val) ((val ? 1 : 0) << 28)
507#define dma_fmt(vid, val) ((val & 0xf) << ((vid) ? 20 : 16))
508#define dma_swaprb(vid, val) ((val ? 1 : 0) << ((vid) ? 4 : 12))
509#define dma_swapuv(vid, val) ((val ? 1 : 0) << ((vid) ? 3 : 11))
510#define dma_swapyuv(vid, val) ((val ? 1 : 0) << ((vid) ? 2 : 10))
511#define dma_csc(vid, val) ((val ? 1 : 0) << ((vid) ? 1 : 9))
512#define dma_hsmooth(vid, val) ((val ? 1 : 0) << ((vid) ? 6 : 14))
513#define dma_mask(vid) (dma_palette(1) | dma_fmt(vid, 0xf) | dma_csc(vid, 1) \
514 | dma_swaprb(vid, 1) | dma_swapuv(vid, 1) | dma_swapyuv(vid, 1))
515
516/* DMA Control 1 Register */
517#define LCD_SPU_DMA_CTRL1 0x0194
518#define CFG_FRAME_TRIG(trig) ((trig)<<31)
519#define CFG_FRAME_TRIG_MASK 0x80000000
520#define CFG_VSYNC_TRIG(trig) ((trig)<<28)
521#define CFG_VSYNC_TRIG_MASK 0x70000000
522#define CFG_VSYNC_INV(inv) ((inv)<<27)
523#define CFG_VSYNC_INV_MASK 0x08000000
524#define CFG_COLOR_KEY_MODE(cmode) ((cmode)<<24)
525#define CFG_COLOR_KEY_MASK 0x07000000
526#define CFG_CARRY(carry) ((carry)<<23)
527#define CFG_CARRY_MASK 0x00800000
528#define CFG_LNBUF_ENA(lnbuf) ((lnbuf)<<22)
529#define CFG_LNBUF_ENA_MASK 0x00400000
530#define CFG_GATED_ENA(gated) ((gated)<<21)
531#define CFG_GATED_ENA_MASK 0x00200000
532#define CFG_PWRDN_ENA(power) ((power)<<20)
533#define CFG_PWRDN_ENA_MASK 0x00100000
534#define CFG_DSCALE(dscale) ((dscale)<<18)
535#define CFG_DSCALE_MASK 0x000C0000
536#define CFG_ALPHA_MODE(amode) ((amode)<<16)
537#define CFG_ALPHA_MODE_MASK 0x00030000
538#define CFG_ALPHA(alpha) ((alpha)<<8)
539#define CFG_ALPHA_MASK 0x0000FF00
540#define CFG_PXLCMD(pxlcmd) (pxlcmd)
541#define CFG_PXLCMD_MASK 0x000000FF
542
543/* SRAM Control Register */
544#define LCD_SPU_SRAM_CTRL 0x0198
545#define CFG_SRAM_INIT_WR_RD(mode) ((mode)<<14)
546#define CFG_SRAM_INIT_WR_RD_MASK 0x0000C000
547#define CFG_SRAM_ADDR_LCDID(id) ((id)<<8)
548#define CFG_SRAM_ADDR_LCDID_MASK 0x00000F00
549#define CFG_SRAM_ADDR(addr) (addr)
550#define CFG_SRAM_ADDR_MASK 0x000000FF
551
552/* SRAM Write Data Register */
553#define LCD_SPU_SRAM_WRDAT 0x019C
554
555/* SRAM RTC/WTC Control Register */
556#define LCD_SPU_SRAM_PARA0 0x01A0
557
558/* SRAM Power Down Control Register */
559#define LCD_SPU_SRAM_PARA1 0x01A4
560#define CFG_CSB_256x32(hwc) ((hwc)<<15) /* HWC */
561#define CFG_CSB_256x32_MASK 0x00008000
562#define CFG_CSB_256x24(palette) ((palette)<<14) /* Palette */
563#define CFG_CSB_256x24_MASK 0x00004000
564#define CFG_CSB_256x8(gamma) ((gamma)<<13) /* Gamma */
565#define CFG_CSB_256x8_MASK 0x00002000
566#define CFG_PDWN256x32(pdwn) ((pdwn)<<7) /* HWC */
567#define CFG_PDWN256x32_MASK 0x00000080
568#define CFG_PDWN256x24(pdwn) ((pdwn)<<6) /* Palette */
569#define CFG_PDWN256x24_MASK 0x00000040
570#define CFG_PDWN256x8(pdwn) ((pdwn)<<5) /* Gamma */
571#define CFG_PDWN256x8_MASK 0x00000020
572#define CFG_PDWN32x32(pdwn) ((pdwn)<<3)
573#define CFG_PDWN32x32_MASK 0x00000008
574#define CFG_PDWN16x66(pdwn) ((pdwn)<<2)
575#define CFG_PDWN16x66_MASK 0x00000004
576#define CFG_PDWN32x66(pdwn) ((pdwn)<<1)
577#define CFG_PDWN32x66_MASK 0x00000002
578#define CFG_PDWN64x66(pdwn) (pdwn)
579#define CFG_PDWN64x66_MASK 0x00000001
580
581/* Smart or Dumb Panel Clock Divider */
582#define LCD_CFG_SCLK_DIV 0x01A8
583#define SCLK_SRC_SEL(src) ((src)<<31)
584#define SCLK_SRC_SEL_MASK 0x80000000
585#define SCLK_DISABLE (1<<28)
586#define CLK_FRACDIV(frac) ((frac)<<16)
587#define CLK_FRACDIV_MASK 0x0FFF0000
588#define DSI1_BITCLK_DIV(div) (div<<8)
589#define DSI1_BITCLK_DIV_MASK 0x00000F00
590#define CLK_INT_DIV(div) (div)
591#define CLK_INT_DIV_MASK 0x000000FF
592
593/* Video Contrast Register */
594#define LCD_SPU_CONTRAST 0x01AC
595#define CFG_BRIGHTNESS(bright) ((bright)<<16)
596#define CFG_BRIGHTNESS_MASK 0xFFFF0000
597#define CFG_CONTRAST(contrast) (contrast)
598#define CFG_CONTRAST_MASK 0x0000FFFF
599
600/* Video Saturation Register */
601#define LCD_SPU_SATURATION 0x01B0
602#define CFG_C_MULTS(mult) ((mult)<<16)
603#define CFG_C_MULTS_MASK 0xFFFF0000
604#define CFG_SATURATION(sat) (sat)
605#define CFG_SATURATION_MASK 0x0000FFFF
606
607/* Video Hue Adjust Register */
608#define LCD_SPU_CBSH_HUE 0x01B4
609#define CFG_SIN0(sin0) ((sin0)<<16)
610#define CFG_SIN0_MASK 0xFFFF0000
611#define CFG_COS0(con0) (con0)
612#define CFG_COS0_MASK 0x0000FFFF
613
614/* Dump LCD Panel Control Register */
615#define LCD_SPU_DUMB_CTRL 0x01B8
616#define CFG_DUMBMODE(mode) ((mode)<<28)
617#define CFG_DUMBMODE_MASK 0xF0000000
618#define CFG_LCDGPIO_O(data) ((data)<<20)
619#define CFG_LCDGPIO_O_MASK 0x0FF00000
620#define CFG_LCDGPIO_ENA(gpio) ((gpio)<<12)
621#define CFG_LCDGPIO_ENA_MASK 0x000FF000
622#define CFG_BIAS_OUT(bias) ((bias)<<8)
623#define CFG_BIAS_OUT_MASK 0x00000100
624#define CFG_REVERSE_RGB(RGB) ((RGB)<<7)
625#define CFG_REVERSE_RGB_MASK 0x00000080
626#define CFG_INV_COMPBLANK(blank) ((blank)<<6)
627#define CFG_INV_COMPBLANK_MASK 0x00000040
628#define CFG_INV_COMPSYNC(sync) ((sync)<<5)
629#define CFG_INV_COMPSYNC_MASK 0x00000020
630#define CFG_INV_HENA(hena) ((hena)<<4)
631#define CFG_INV_HENA_MASK 0x00000010
632#define CFG_INV_VSYNC(vsync) ((vsync)<<3)
633#define CFG_INV_VSYNC_MASK 0x00000008
634#define CFG_INV_HSYNC(hsync) ((hsync)<<2)
635#define CFG_INV_HSYNC_MASK 0x00000004
636#define CFG_INV_PCLK(pclk) ((pclk)<<1)
637#define CFG_INV_PCLK_MASK 0x00000002
638#define CFG_DUMB_ENA(dumb) (dumb)
639#define CFG_DUMB_ENA_MASK 0x00000001
640
641/* LCD I/O Pads Control Register */
642#define SPU_IOPAD_CONTROL 0x01BC
643#define CFG_GRA_VM_ENA(vm) ((vm)<<15)
644#define CFG_GRA_VM_ENA_MASK 0x00008000
645#define CFG_DMA_VM_ENA(vm) ((vm)<<13)
646#define CFG_DMA_VM_ENA_MASK 0x00002000
647#define CFG_CMD_VM_ENA(vm) ((vm)<<12)
648#define CFG_CMD_VM_ENA_MASK 0x00001000
649#define CFG_CSC(csc) ((csc)<<8)
650#define CFG_CSC_MASK 0x00000300
651#define CFG_BOUNDARY(size) ((size)<<5)
652#define CFG_BOUNDARY_MASK 0x00000020
653#define CFG_BURST(len) ((len)<<4)
654#define CFG_BURST_MASK 0x00000010
655#define CFG_IOPADMODE(iopad) (iopad)
656#define CFG_IOPADMODE_MASK 0x0000000F
657
658/* LCD Interrupt Control Register */
659#define SPU_IRQ_ENA 0x01C0
660#define DMA_FRAME_IRQ0_ENA(irq) ((irq)<<31)
661#define DMA_FRAME_IRQ0_ENA_MASK 0x80000000
662#define DMA_FRAME_IRQ1_ENA(irq) ((irq)<<30)
663#define DMA_FRAME_IRQ1_ENA_MASK 0x40000000
664#define DMA_FF_UNDERFLOW_ENA(ff) ((ff)<<29)
665#define DMA_FF_UNDERFLOW_ENA_MASK 0x20000000
666#define AXI_BUS_ERROR_IRQ_ENA(irq) ((irq)<<28)
667#define AXI_BUS_ERROR_IRQ_ENA_MASK 0x10000000
668#define GRA_FRAME_IRQ0_ENA(irq) ((irq)<<27)
669#define GRA_FRAME_IRQ0_ENA_MASK 0x08000000
670#define GRA_FRAME_IRQ1_ENA(irq) ((irq)<<26)
671#define GRA_FRAME_IRQ1_ENA_MASK 0x04000000
672#define GRA_FF_UNDERFLOW_ENA(ff) ((ff)<<25)
673#define GRA_FF_UNDERFLOW_ENA_MASK 0x02000000
674#define VSYNC_IRQ_ENA(vsync_irq) ((vsync_irq)<<23)
675#define VSYNC_IRQ_ENA_MASK 0x00800000
676#define DUMB_FRAMEDONE_ENA(fdone) ((fdone)<<22)
677#define DUMB_FRAMEDONE_ENA_MASK 0x00400000
678#define TWC_FRAMEDONE_ENA(fdone) ((fdone)<<21)
679#define TWC_FRAMEDONE_ENA_MASK 0x00200000
680#define HWC_FRAMEDONE_ENA(fdone) ((fdone)<<20)
681#define HWC_FRAMEDONE_ENA_MASK 0x00100000
682#define SLV_IRQ_ENA(irq) ((irq)<<19)
683#define SLV_IRQ_ENA_MASK 0x00080000
684#define SPI_IRQ_ENA(irq) ((irq)<<18)
685#define SPI_IRQ_ENA_MASK 0x00040000
686#define PWRDN_IRQ_ENA(irq) ((irq)<<17)
687#define PWRDN_IRQ_ENA_MASK 0x00020000
688#define AXI_LATENCY_TOO_LONG_IRQ_ENA(irq) ((irq)<<16)
689#define AXI_LATENCY_TOO_LONG_IRQ_ENA_MASK 0x00010000
690#define CLEAN_SPU_IRQ_ISR(irq) (irq)
691#define CLEAN_SPU_IRQ_ISR_MASK 0x0000FFFF
692#define TV_DMA_FRAME_IRQ0_ENA(irq) ((irq)<<15)
693#define TV_DMA_FRAME_IRQ0_ENA_MASK 0x00008000
694#define TV_DMA_FRAME_IRQ1_ENA(irq) ((irq)<<14)
695#define TV_DMA_FRAME_IRQ1_ENA_MASK 0x00004000
696#define TV_DMA_FF_UNDERFLOW_ENA(unerrun) ((unerrun)<<13)
697#define TV_DMA_FF_UNDERFLOW_ENA_MASK 0x00002000
698#define TVSYNC_IRQ_ENA(irq) ((irq)<<12)
699#define TVSYNC_IRQ_ENA_MASK 0x00001000
700#define TV_FRAME_IRQ0_ENA(irq) ((irq)<<11)
701#define TV_FRAME_IRQ0_ENA_MASK 0x00000800
702#define TV_FRAME_IRQ1_ENA(irq) ((irq)<<10)
703#define TV_FRAME_IRQ1_ENA_MASK 0x00000400
704#define TV_GRA_FF_UNDERFLOW_ENA(unerrun) ((unerrun)<<9)
705#define TV_GRA_FF_UNDERFLOW_ENA_MASK 0x00000200
706#define TV_FRAMEDONE_ENA(irq) ((irq)<<8)
707#define TV_FRAMEDONE_ENA_MASK 0x00000100
708
709/* FIXME - JUST GUESS */
710#define PN2_DMA_FRAME_IRQ0_ENA(irq) ((irq)<<7)
711#define PN2_DMA_FRAME_IRQ0_ENA_MASK 0x00000080
712#define PN2_DMA_FRAME_IRQ1_ENA(irq) ((irq)<<6)
713#define PN2_DMA_FRAME_IRQ1_ENA_MASK 0x00000040
714#define PN2_DMA_FF_UNDERFLOW_ENA(ff) ((ff)<<5)
715#define PN2_DMA_FF_UNDERFLOW_ENA_MASK 0x00000020
716#define PN2_GRA_FRAME_IRQ0_ENA(irq) ((irq)<<3)
717#define PN2_GRA_FRAME_IRQ0_ENA_MASK 0x00000008
718#define PN2_GRA_FRAME_IRQ1_ENA(irq) ((irq)<<2)
719#define PN2_GRA_FRAME_IRQ1_ENA_MASK 0x04000004
720#define PN2_GRA_FF_UNDERFLOW_ENA(ff) ((ff)<<1)
721#define PN2_GRA_FF_UNDERFLOW_ENA_MASK 0x00000002
722#define PN2_VSYNC_IRQ_ENA(irq) ((irq)<<0)
723#define PN2_SYNC_IRQ_ENA_MASK 0x00000001
724
725#define gf0_imask(id) ((id) ? (((id) & 1) ? TV_FRAME_IRQ0_ENA_MASK \
726 : PN2_GRA_FRAME_IRQ0_ENA_MASK) : GRA_FRAME_IRQ0_ENA_MASK)
727#define gf1_imask(id) ((id) ? (((id) & 1) ? TV_FRAME_IRQ1_ENA_MASK \
728 : PN2_GRA_FRAME_IRQ1_ENA_MASK) : GRA_FRAME_IRQ1_ENA_MASK)
729#define vsync_imask(id) ((id) ? (((id) & 1) ? TVSYNC_IRQ_ENA_MASK \
730 : PN2_SYNC_IRQ_ENA_MASK) : VSYNC_IRQ_ENA_MASK)
731#define vsync_imasks (vsync_imask(0) | vsync_imask(1))
732
733#define display_done_imask(id) ((id) ? (((id) & 1) ? TV_FRAMEDONE_ENA_MASK\
734 : (PN2_DMA_FRAME_IRQ0_ENA_MASK | PN2_DMA_FRAME_IRQ1_ENA_MASK))\
735 : DUMB_FRAMEDONE_ENA_MASK)
736
737#define display_done_imasks (display_done_imask(0) | display_done_imask(1))
738
739#define vf0_imask(id) ((id) ? (((id) & 1) ? TV_DMA_FRAME_IRQ0_ENA_MASK \
740 : PN2_DMA_FRAME_IRQ0_ENA_MASK) : DMA_FRAME_IRQ0_ENA_MASK)
741#define vf1_imask(id) ((id) ? (((id) & 1) ? TV_DMA_FRAME_IRQ1_ENA_MASK \
742 : PN2_DMA_FRAME_IRQ1_ENA_MASK) : DMA_FRAME_IRQ1_ENA_MASK)
743
744#define gfx_imasks (gf0_imask(0) | gf1_imask(0) | gf0_imask(1) | \
745 gf1_imask(1))
746#define vid_imasks (vf0_imask(0) | vf1_imask(0) | vf0_imask(1) | \
747 vf1_imask(1))
748#define vid_imask(id) (display_done_imask(id))
749
750#define pn1_imasks (gf0_imask(0) | gf1_imask(0) | vsync_imask(0) | \
751 display_done_imask(0) | vf0_imask(0) | vf1_imask(0))
752#define tv_imasks (gf0_imask(1) | gf1_imask(1) | vsync_imask(1) | \
753 display_done_imask(1) | vf0_imask(1) | vf1_imask(1))
754#define path_imasks(id) ((id) ? (tv_imasks) : (pn1_imasks))
755
756/* error indications */
757#define vid_udflow_imask(id) ((id) ? (((id) & 1) ? \
758 (TV_DMA_FF_UNDERFLOW_ENA_MASK) : (PN2_DMA_FF_UNDERFLOW_ENA_MASK)) : \
759 (DMA_FF_UNDERFLOW_ENA_MASK))
760#define gfx_udflow_imask(id) ((id) ? (((id) & 1) ? \
761 (TV_GRA_FF_UNDERFLOW_ENA_MASK) : (PN2_GRA_FF_UNDERFLOW_ENA_MASK)) : \
762 (GRA_FF_UNDERFLOW_ENA_MASK))
763
764#define err_imask(id) (vid_udflow_imask(id) | gfx_udflow_imask(id) | \
765 AXI_BUS_ERROR_IRQ_ENA_MASK | AXI_LATENCY_TOO_LONG_IRQ_ENA_MASK)
766#define err_imasks (err_imask(0) | err_imask(1) | err_imask(2))
767/* LCD Interrupt Status Register */
768#define SPU_IRQ_ISR 0x01C4
769#define DMA_FRAME_IRQ0(irq) ((irq)<<31)
770#define DMA_FRAME_IRQ0_MASK 0x80000000
771#define DMA_FRAME_IRQ1(irq) ((irq)<<30)
772#define DMA_FRAME_IRQ1_MASK 0x40000000
773#define DMA_FF_UNDERFLOW(ff) ((ff)<<29)
774#define DMA_FF_UNDERFLOW_MASK 0x20000000
775#define AXI_BUS_ERROR_IRQ(irq) ((irq)<<28)
776#define AXI_BUS_ERROR_IRQ_MASK 0x10000000
777#define GRA_FRAME_IRQ0(irq) ((irq)<<27)
778#define GRA_FRAME_IRQ0_MASK 0x08000000
779#define GRA_FRAME_IRQ1(irq) ((irq)<<26)
780#define GRA_FRAME_IRQ1_MASK 0x04000000
781#define GRA_FF_UNDERFLOW(ff) ((ff)<<25)
782#define GRA_FF_UNDERFLOW_MASK 0x02000000
783#define VSYNC_IRQ(vsync_irq) ((vsync_irq)<<23)
784#define VSYNC_IRQ_MASK 0x00800000
785#define DUMB_FRAMEDONE(fdone) ((fdone)<<22)
786#define DUMB_FRAMEDONE_MASK 0x00400000
787#define TWC_FRAMEDONE(fdone) ((fdone)<<21)
788#define TWC_FRAMEDONE_MASK 0x00200000
789#define HWC_FRAMEDONE(fdone) ((fdone)<<20)
790#define HWC_FRAMEDONE_MASK 0x00100000
791#define SLV_IRQ(irq) ((irq)<<19)
792#define SLV_IRQ_MASK 0x00080000
793#define SPI_IRQ(irq) ((irq)<<18)
794#define SPI_IRQ_MASK 0x00040000
795#define PWRDN_IRQ(irq) ((irq)<<17)
796#define PWRDN_IRQ_MASK 0x00020000
797#define AXI_LATENCY_TOO_LONGR_IRQ(irq) ((irq)<<16)
798#define AXI_LATENCY_TOO_LONGR_IRQ_MASK 0x00010000
799#define TV_DMA_FRAME_IRQ0(irq) ((irq)<<15)
800#define TV_DMA_FRAME_IRQ0_MASK 0x00008000
801#define TV_DMA_FRAME_IRQ1(irq) ((irq)<<14)
802#define TV_DMA_FRAME_IRQ1_MASK 0x00004000
803#define TV_DMA_FF_UNDERFLOW(unerrun) ((unerrun)<<13)
804#define TV_DMA_FF_UNDERFLOW_MASK 0x00002000
805#define TVSYNC_IRQ(irq) ((irq)<<12)
806#define TVSYNC_IRQ_MASK 0x00001000
807#define TV_FRAME_IRQ0(irq) ((irq)<<11)
808#define TV_FRAME_IRQ0_MASK 0x00000800
809#define TV_FRAME_IRQ1(irq) ((irq)<<10)
810#define TV_FRAME_IRQ1_MASK 0x00000400
811#define TV_GRA_FF_UNDERFLOW(unerrun) ((unerrun)<<9)
812#define TV_GRA_FF_UNDERFLOW_MASK 0x00000200
813#define PN2_DMA_FRAME_IRQ0(irq) ((irq)<<7)
814#define PN2_DMA_FRAME_IRQ0_MASK 0x00000080
815#define PN2_DMA_FRAME_IRQ1(irq) ((irq)<<6)
816#define PN2_DMA_FRAME_IRQ1_MASK 0x00000040
817#define PN2_DMA_FF_UNDERFLOW(ff) ((ff)<<5)
818#define PN2_DMA_FF_UNDERFLOW_MASK 0x00000020
819#define PN2_GRA_FRAME_IRQ0(irq) ((irq)<<3)
820#define PN2_GRA_FRAME_IRQ0_MASK 0x00000008
821#define PN2_GRA_FRAME_IRQ1(irq) ((irq)<<2)
822#define PN2_GRA_FRAME_IRQ1_MASK 0x04000004
823#define PN2_GRA_FF_UNDERFLOW(ff) ((ff)<<1)
824#define PN2_GRA_FF_UNDERFLOW_MASK 0x00000002
825#define PN2_VSYNC_IRQ(irq) ((irq)<<0)
826#define PN2_SYNC_IRQ_MASK 0x00000001
827
828/* LCD FIFO Depth register */
829#define LCD_FIFO_DEPTH 0x01c8
830#define VIDEO_FIFO(fi) ((fi) << 0)
831#define VIDEO_FIFO_MASK 0x00000003
832#define GRAPHIC_FIFO(fi) ((fi) << 2)
833#define GRAPHIC_FIFO_MASK 0x0000000c
834
835/* read-only */
836#define DMA_FRAME_IRQ0_LEVEL_MASK 0x00008000
837#define DMA_FRAME_IRQ1_LEVEL_MASK 0x00004000
838#define DMA_FRAME_CNT_ISR_MASK 0x00003000
839#define GRA_FRAME_IRQ0_LEVEL_MASK 0x00000800
840#define GRA_FRAME_IRQ1_LEVEL_MASK 0x00000400
841#define GRA_FRAME_CNT_ISR_MASK 0x00000300
842#define VSYNC_IRQ_LEVEL_MASK 0x00000080
843#define DUMB_FRAMEDONE_LEVEL_MASK 0x00000040
844#define TWC_FRAMEDONE_LEVEL_MASK 0x00000020
845#define HWC_FRAMEDONE_LEVEL_MASK 0x00000010
846#define SLV_FF_EMPTY_MASK 0x00000008
847#define DMA_FF_ALLEMPTY_MASK 0x00000004
848#define GRA_FF_ALLEMPTY_MASK 0x00000002
849#define PWRDN_IRQ_LEVEL_MASK 0x00000001
850
851/* 32 bit LCD Interrupt Reset Status*/
852#define SPU_IRQ_RSR (0x01C8)
853/* 32 bit Panel Path Graphic Partial Display Horizontal Control Register*/
854#define LCD_GRA_CUTHPXL (0x01CC)
855/* 32 bit Panel Path Graphic Partial Display Vertical Control Register*/
856#define LCD_GRA_CUTVLN (0x01D0)
857/* 32 bit TV Path Graphic Partial Display Horizontal Control Register*/
858#define LCD_TVG_CUTHPXL (0x01D4)
859/* 32 bit TV Path Graphic Partial Display Vertical Control Register*/
860#define LCD_TVG_CUTVLN (0x01D8)
861/* 32 bit LCD Global Control Register*/
862#define LCD_TOP_CTRL (0x01DC)
863/* 32 bit LCD SQU Line Buffer Control Register 1*/
864#define LCD_SQULN1_CTRL (0x01E0)
865/* 32 bit LCD SQU Line Buffer Control Register 2*/
866#define LCD_SQULN2_CTRL (0x01E4)
867#define squln_ctrl(id) ((id) ? (((id) & 1) ? LCD_SQULN2_CTRL : \
868 LCD_PN2_SQULN1_CTRL) : LCD_SQULN1_CTRL)
869
870/* 32 bit LCD Mixed Overlay Control Register */
871#define LCD_AFA_ALL2ONE (0x01E8)
872
873#define LCD_PN2_SCLK_DIV (0x01EC)
874#define LCD_PN2_TCLK_DIV (0x01F0)
875#define LCD_LVDS_SCLK_DIV_WR (0x01F4)
876#define LCD_LVDS_SCLK_DIV_RD (0x01FC)
877#define PN2_LCD_DMA_START_ADDR_Y0 (0x0200)
878#define PN2_LCD_DMA_START_ADDR_U0 (0x0204)
879#define PN2_LCD_DMA_START_ADDR_V0 (0x0208)
880#define PN2_LCD_DMA_START_ADDR_C0 (0x020C)
881#define PN2_LCD_DMA_START_ADDR_Y1 (0x0210)
882#define PN2_LCD_DMA_START_ADDR_U1 (0x0214)
883#define PN2_LCD_DMA_START_ADDR_V1 (0x0218)
884#define PN2_LCD_DMA_START_ADDR_C1 (0x021C)
885#define PN2_LCD_DMA_PITCH_YC (0x0220)
886#define PN2_LCD_DMA_PITCH_UV (0x0224)
887#define PN2_LCD_DMA_OVSA_HPXL_VLN (0x0228)
888#define PN2_LCD_DMA_HPXL_VLN (0x022C)
889#define PN2_LCD_DMAZM_HPXL_VLN (0x0230)
890#define PN2_LCD_GRA_START_ADDR0 (0x0234)
891#define PN2_LCD_GRA_START_ADDR1 (0x0238)
892#define PN2_LCD_GRA_PITCH (0x023C)
893#define PN2_LCD_GRA_OVSA_HPXL_VLN (0x0240)
894#define PN2_LCD_GRA_HPXL_VLN (0x0244)
895#define PN2_LCD_GRAZM_HPXL_VLN (0x0248)
896#define PN2_LCD_HWC_OVSA_HPXL_VLN (0x024C)
897#define PN2_LCD_HWC_HPXL_VLN (0x0250)
898#define LCD_PN2_V_H_TOTAL (0x0254)
899#define LCD_PN2_V_H_ACTIVE (0x0258)
900#define LCD_PN2_H_PORCH (0x025C)
901#define LCD_PN2_V_PORCH (0x0260)
902#define LCD_PN2_BLANKCOLOR (0x0264)
903#define LCD_PN2_ALPHA_COLOR1 (0x0268)
904#define LCD_PN2_ALPHA_COLOR2 (0x026C)
905#define LCD_PN2_COLORKEY_Y (0x0270)
906#define LCD_PN2_COLORKEY_U (0x0274)
907#define LCD_PN2_COLORKEY_V (0x0278)
908#define LCD_PN2_SEPXLCNT (0x027C)
909#define LCD_TV_V_H_TOTAL_FLD (0x0280)
910#define LCD_TV_V_PORCH_FLD (0x0284)
911#define LCD_TV_SEPXLCNT_FLD (0x0288)
912
913#define LCD_2ND_ALPHA (0x0294)
914#define LCD_PN2_CONTRAST (0x0298)
915#define LCD_PN2_SATURATION (0x029c)
916#define LCD_PN2_CBSH_HUE (0x02a0)
917#define LCD_TIMING_EXT (0x02C0)
918#define LCD_PN2_LAYER_ALPHA_SEL1 (0x02c4)
919#define LCD_PN2_CTRL0 (0x02C8)
920#define TV_LAYER_ALPHA_SEL1 (0x02cc)
921#define LCD_SMPN2_CTRL (0x02D0)
922#define LCD_IO_OVERL_MAP_CTRL (0x02D4)
923#define LCD_DUMB2_CTRL (0x02d8)
924#define LCD_PN2_CTRL1 (0x02DC)
925#define PN2_IOPAD_CONTROL (0x02E0)
926#define LCD_PN2_SQULN1_CTRL (0x02E4)
927#define PN2_LCD_GRA_CUTHPXL (0x02e8)
928#define PN2_LCD_GRA_CUTVLN (0x02ec)
929#define LCD_PN2_SQULN2_CTRL (0x02F0)
930#define ALL_LAYER_ALPHA_SEL (0x02F4)
931
932/* pxa988 has different MASTER_CTRL from MMP3/MMP2 */
933#ifdef CONFIG_CPU_PXA988
934#define TIMING_MASTER_CONTROL (0x01F4)
935#define MASTER_ENH(id) (1 << ((id) + 5))
936#define MASTER_ENV(id) (1 << ((id) + 6))
937#else
938#define TIMING_MASTER_CONTROL (0x02F8)
939#define MASTER_ENH(id) (1 << (id))
940#define MASTER_ENV(id) (1 << ((id) + 4))
941#endif
942
943#define DSI_START_SEL_SHIFT(id) (((id) << 1) + 8)
944#define timing_master_config(path, dsi_id, lcd_id) \
945 (MASTER_ENH(path) | MASTER_ENV(path) | \
946 (((lcd_id) + ((dsi_id) << 1)) << DSI_START_SEL_SHIFT(path)))
947
948#define LCD_2ND_BLD_CTL (0x02Fc)
949#define LVDS_SRC_MASK (3 << 30)
950#define LVDS_SRC_SHIFT (30)
951#define LVDS_FMT_MASK (1 << 28)
952#define LVDS_FMT_SHIFT (28)
953
954#define CLK_SCLK (1 << 0)
955#define CLK_LVDS_RD (1 << 1)
956#define CLK_LVDS_WR (1 << 2)
957
958#define gra_partdisp_ctrl_hor(id) ((id) ? (((id) & 1) ? \
959 LCD_TVG_CUTHPXL : PN2_LCD_GRA_CUTHPXL) : LCD_GRA_CUTHPXL)
960#define gra_partdisp_ctrl_ver(id) ((id) ? (((id) & 1) ? \
961 LCD_TVG_CUTVLN : PN2_LCD_GRA_CUTVLN) : LCD_GRA_CUTVLN)
962
963/*
Zhou Zhuee8ad722013-04-29 15:05:50 -0700964 * defined for Configure Dumb Mode
Guoqing Lid63028c2013-02-21 16:42:15 -0800965 * defined for Configure Dumb Mode
966 * DUMB LCD Panel bit[31:28]
967 */
968#define DUMB16_RGB565_0 0x0
969#define DUMB16_RGB565_1 0x1
970#define DUMB18_RGB666_0 0x2
971#define DUMB18_RGB666_1 0x3
972#define DUMB12_RGB444_0 0x4
973#define DUMB12_RGB444_1 0x5
974#define DUMB24_RGB888_0 0x6
975#define DUMB_BLANK 0x7
976
977/*
978 * defined for Configure I/O Pin Allocation Mode
979 * LCD LCD I/O Pads control register bit[3:0]
980 */
981#define IOPAD_DUMB24 0x0
982#define IOPAD_DUMB18SPI 0x1
983#define IOPAD_DUMB18GPIO 0x2
984#define IOPAD_DUMB16SPI 0x3
985#define IOPAD_DUMB16GPIO 0x4
986#define IOPAD_DUMB12 0x5
987#define IOPAD_SMART18SPI 0x6
988#define IOPAD_SMART16SPI 0x7
989#define IOPAD_SMART8BOTH 0x8
990#define IOPAD_DUMB18_SMART8 0x9
991#define IOPAD_DUMB16_SMART8SPI 0xa
992#define IOPAD_DUMB16_SMART8GPIO 0xb
993#define IOPAD_DUMB16_DUMB16 0xc
994#define IOPAD_SMART8_SMART8 0xc
995
996/*
997 *defined for indicating boundary and cycle burst length
998 */
999#define CFG_BOUNDARY_1KB (1<<5)
1000#define CFG_BOUNDARY_4KB (0<<5)
1001#define CFG_CYC_BURST_LEN16 (1<<4)
1002#define CFG_CYC_BURST_LEN8 (0<<4)
1003
Guoqing Lid63028c2013-02-21 16:42:15 -08001004/* SRAM ID */
1005#define SRAMID_GAMMA_YR 0x0
1006#define SRAMID_GAMMA_UG 0x1
1007#define SRAMID_GAMMA_VB 0x2
1008#define SRAMID_PALATTE 0x3
1009#define SRAMID_HWC 0xf
1010
1011/* SRAM INIT Read/Write */
1012#define SRAMID_INIT_READ 0x0
1013#define SRAMID_INIT_WRITE 0x2
1014#define SRAMID_INIT_DEFAULT 0x3
1015
1016/*
1017 * defined VSYNC selection mode for DMA control 1 register
1018 * DMA1 bit[30:28]
1019 */
1020#define VMODE_SMPN 0x0
1021#define VMODE_SMPNIRQ 0x1
1022#define VMODE_DUMB 0x2
1023#define VMODE_IPE 0x3
1024#define VMODE_IRE 0x4
1025
1026/*
1027 * defined Configure Alpha and Alpha mode for DMA control 1 register
1028 * DMA1 bit[15:08](alpha) / bit[17:16](alpha mode)
1029 */
1030/* ALPHA mode */
1031#define MODE_ALPHA_DMA 0x0
1032#define MODE_ALPHA_GRA 0x1
1033#define MODE_ALPHA_CFG 0x2
1034
1035/* alpha value */
1036#define ALPHA_NOGRAPHIC 0xFF /* all video, no graphic */
1037#define ALPHA_NOVIDEO 0x00 /* all graphic, no video */
1038#define ALPHA_GRAPHNVIDEO 0x0F /* Selects graphic & video */
1039
1040/*
1041 * defined Pixel Command for DMA control 1 register
1042 * DMA1 bit[07:00]
1043 */
1044#define PIXEL_CMD 0x81
1045
1046/* DSI */
1047/* DSI1 - 4 Lane Controller base */
1048#define DSI1_REGS_PHYSICAL_BASE 0xD420B800
1049/* DSI2 - 3 Lane Controller base */
1050#define DSI2_REGS_PHYSICAL_BASE 0xD420BA00
1051
1052/* DSI Controller Registers */
1053struct dsi_lcd_regs {
1054#define DSI_LCD1_CTRL_0 0x100 /* DSI Active Panel 1 Control register 0 */
1055#define DSI_LCD1_CTRL_1 0x104 /* DSI Active Panel 1 Control register 1 */
1056 u32 ctrl0;
1057 u32 ctrl1;
1058 u32 reserved1[2];
1059
1060#define DSI_LCD1_TIMING_0 0x110 /* Timing register 0 */
1061#define DSI_LCD1_TIMING_1 0x114 /* Timing register 1 */
1062#define DSI_LCD1_TIMING_2 0x118 /* Timing register 2 */
1063#define DSI_LCD1_TIMING_3 0x11C /* Timing register 3 */
1064#define DSI_LCD1_WC_0 0x120 /* Word Count register 0 */
1065#define DSI_LCD1_WC_1 0x124 /* Word Count register 1 */
1066#define DSI_LCD1_WC_2 0x128 /* Word Count register 2 */
1067 u32 timing0;
1068 u32 timing1;
1069 u32 timing2;
1070 u32 timing3;
1071 u32 wc0;
1072 u32 wc1;
1073 u32 wc2;
1074 u32 reserved2[1];
1075 u32 slot_cnt0;
1076 u32 slot_cnt1;
1077 u32 reserved3[2];
1078 u32 status_0;
1079 u32 status_1;
1080 u32 status_2;
1081 u32 status_3;
1082 u32 status_4;
1083};
1084
1085struct dsi_regs {
1086#define DSI_CTRL_0 0x000 /* DSI control register 0 */
1087#define DSI_CTRL_1 0x004 /* DSI control register 1 */
1088 u32 ctrl0;
1089 u32 ctrl1;
1090 u32 reserved1[2];
1091 u32 irq_status;
1092 u32 irq_mask;
1093 u32 reserved2[2];
1094
1095#define DSI_CPU_CMD_0 0x020 /* DSI CPU packet command register 0 */
1096#define DSI_CPU_CMD_1 0x024 /* DSU CPU Packet Command Register 1 */
1097#define DSI_CPU_CMD_3 0x02C /* DSU CPU Packet Command Register 3 */
1098#define DSI_CPU_WDAT_0 0x030 /* DSI CUP */
1099 u32 cmd0;
1100 u32 cmd1;
1101 u32 cmd2;
1102 u32 cmd3;
1103 u32 dat0;
1104 u32 status0;
1105 u32 status1;
1106 u32 status2;
1107 u32 status3;
1108 u32 status4;
1109 u32 reserved3[2];
1110
1111 u32 smt_cmd;
1112 u32 smt_ctrl0;
1113 u32 smt_ctrl1;
1114 u32 reserved4[1];
1115
1116 u32 rx0_status;
1117
1118/* Rx Packet Header - data from slave device */
1119#define DSI_RX_PKT_HDR_0 0x064
1120 u32 rx0_header;
1121 u32 rx1_status;
1122 u32 rx1_header;
1123 u32 rx_ctrl;
1124 u32 rx_ctrl1;
1125 u32 rx2_status;
1126 u32 rx2_header;
1127 u32 reserved5[1];
1128
1129 u32 phy_ctrl1;
1130#define DSI_PHY_CTRL_2 0x088 /* DSI DPHI Control Register 2 */
1131#define DSI_PHY_CTRL_3 0x08C /* DPHY Control Register 3 */
1132 u32 phy_ctrl2;
1133 u32 phy_ctrl3;
1134 u32 phy_status0;
1135 u32 phy_status1;
1136 u32 reserved6[5];
1137 u32 phy_status2;
1138
1139#define DSI_PHY_RCOMP_0 0x0B0 /* DPHY Rcomp Control Register */
1140 u32 phy_rcomp0;
1141 u32 reserved7[3];
1142#define DSI_PHY_TIME_0 0x0C0 /* DPHY Timing Control Register 0 */
1143#define DSI_PHY_TIME_1 0x0C4 /* DPHY Timing Control Register 1 */
1144#define DSI_PHY_TIME_2 0x0C8 /* DPHY Timing Control Register 2 */
1145#define DSI_PHY_TIME_3 0x0CC /* DPHY Timing Control Register 3 */
1146#define DSI_PHY_TIME_4 0x0D0 /* DPHY Timing Control Register 4 */
1147#define DSI_PHY_TIME_5 0x0D4 /* DPHY Timing Control Register 5 */
1148 u32 phy_timing0;
1149 u32 phy_timing1;
1150 u32 phy_timing2;
1151 u32 phy_timing3;
1152 u32 phy_code_0;
1153 u32 phy_code_1;
1154 u32 reserved8[2];
1155 u32 mem_ctrl;
1156 u32 tx_timer;
1157 u32 rx_timer;
1158 u32 turn_timer;
1159 u32 reserved9[4];
1160
1161#define DSI_LCD1_CTRL_0 0x100 /* DSI Active Panel 1 Control register 0 */
1162#define DSI_LCD1_CTRL_1 0x104 /* DSI Active Panel 1 Control register 1 */
1163#define DSI_LCD1_TIMING_0 0x110 /* Timing register 0 */
1164#define DSI_LCD1_TIMING_1 0x114 /* Timing register 1 */
1165#define DSI_LCD1_TIMING_2 0x118 /* Timing register 2 */
1166#define DSI_LCD1_TIMING_3 0x11C /* Timing register 3 */
1167#define DSI_LCD1_WC_0 0x120 /* Word Count register 0 */
1168#define DSI_LCD1_WC_1 0x124 /* Word Count register 1 */
1169#define DSI_LCD1_WC_2 0x128 /* Word Count register 2 */
1170 struct dsi_lcd_regs lcd1;
1171 u32 reserved10[11];
1172 struct dsi_lcd_regs lcd2;
1173};
1174
1175#define DSI_LCD2_CTRL_0 0x180 /* DSI Active Panel 2 Control register 0 */
1176#define DSI_LCD2_CTRL_1 0x184 /* DSI Active Panel 2 Control register 1 */
1177#define DSI_LCD2_TIMING_0 0x190 /* Timing register 0 */
1178#define DSI_LCD2_TIMING_1 0x194 /* Timing register 1 */
1179#define DSI_LCD2_TIMING_2 0x198 /* Timing register 2 */
1180#define DSI_LCD2_TIMING_3 0x19C /* Timing register 3 */
1181#define DSI_LCD2_WC_0 0x1A0 /* Word Count register 0 */
1182#define DSI_LCD2_WC_1 0x1A4 /* Word Count register 1 */
1183#define DSI_LCD2_WC_2 0x1A8 /* Word Count register 2 */
1184
1185/* DSI_CTRL_0 0x0000 DSI Control Register 0 */
1186#define DSI_CTRL_0_CFG_SOFT_RST (1<<31)
1187#define DSI_CTRL_0_CFG_SOFT_RST_REG (1<<30)
1188#define DSI_CTRL_0_CFG_LCD1_TX_EN (1<<8)
1189#define DSI_CTRL_0_CFG_LCD1_SLV (1<<4)
1190#define DSI_CTRL_0_CFG_LCD1_EN (1<<0)
1191
1192/* DSI_CTRL_1 0x0004 DSI Control Register 1 */
1193#define DSI_CTRL_1_CFG_EOTP (1<<8)
1194#define DSI_CTRL_1_CFG_RSVD (2<<4)
1195#define DSI_CTRL_1_CFG_LCD2_VCH_NO_MASK (3<<2)
1196#define DSI_CTRL_1_CFG_LCD2_VCH_NO_SHIFT 2
1197#define DSI_CTRL_1_CFG_LCD1_VCH_NO_MASK (3<<0)
1198#define DSI_CTRL_1_CFG_LCD1_VCH_NO_SHIFT 0
1199
1200/* DSI_LCD1_CTRL_1 0x0104 DSI Active Panel 1 Control Register 1 */
1201/* LCD 1 Vsync Reset Enable */
1202#define DSI_LCD1_CTRL_1_CFG_L1_VSYNC_RST_EN (1<<31)
1203/* LCD 1 2K Pixel Buffer Mode Enable */
1204#define DSI_LCD1_CTRL_1_CFG_L1_M2K_EN (1<<30)
1205/* Bit(s) DSI_LCD1_CTRL_1_RSRV_29_23 reserved */
1206/* Long Blanking Packet Enable */
1207#define DSI_LCD1_CTRL_1_CFG_L1_HLP_PKT_EN (1<<22)
1208/* Extra Long Blanking Packet Enable */
1209#define DSI_LCD1_CTRL_1_CFG_L1_HEX_PKT_EN (1<<21)
1210/* Front Porch Packet Enable */
1211#define DSI_LCD1_CTRL_1_CFG_L1_HFP_PKT_EN (1<<20)
1212/* hact Packet Enable */
1213#define DSI_LCD1_CTRL_1_CFG_L1_HACT_PKT_EN (1<<19)
1214/* Back Porch Packet Enable */
1215#define DSI_LCD1_CTRL_1_CFG_L1_HBP_PKT_EN (1<<18)
1216/* hse Packet Enable */
1217#define DSI_LCD1_CTRL_1_CFG_L1_HSE_PKT_EN (1<<17)
1218/* hsa Packet Enable */
1219#define DSI_LCD1_CTRL_1_CFG_L1_HSA_PKT_EN (1<<16)
1220/* All Item Enable after Pixel Data */
1221#define DSI_LCD1_CTRL_1_CFG_L1_ALL_SLOT_EN (1<<15)
1222/* Extra Long Packet Enable after Pixel Data */
1223#define DSI_LCD1_CTRL_1_CFG_L1_HEX_SLOT_EN (1<<14)
1224/* Bit(s) DSI_LCD1_CTRL_1_RSRV_13_11 reserved */
1225/* Turn Around Bus at Last h Line */
1226#define DSI_LCD1_CTRL_1_CFG_L1_LAST_LINE_TURN (1<<10)
1227/* Go to Low Power Every Frame */
1228#define DSI_LCD1_CTRL_1_CFG_L1_LPM_FRAME_EN (1<<9)
1229/* Go to Low Power Every Line */
1230#define DSI_LCD1_CTRL_1_CFG_L1_LPM_LINE_EN (1<<8)
1231/* Bit(s) DSI_LCD1_CTRL_1_RSRV_7_4 reserved */
1232/* DSI Transmission Mode for LCD 1 */
1233#define DSI_LCD1_CTRL_1_CFG_L1_BURST_MODE_SHIFT 2
1234#define DSI_LCD1_CTRL_1_CFG_L1_BURST_MODE_MASK (3<<2)
1235/* LCD 1 Input Data RGB Mode for LCD 1 */
1236#define DSI_LCD2_CTRL_1_CFG_L1_RGB_TYPE_SHIFT 0
1237#define DSI_LCD2_CTRL_1_CFG_L1_RGB_TYPE_MASK (3<<2)
1238
1239/* DSI_PHY_CTRL_2 0x0088 DPHY Control Register 2 */
1240/* Bit(s) DSI_PHY_CTRL_2_RSRV_31_12 reserved */
1241/* DPHY LP Receiver Enable */
1242#define DSI_PHY_CTRL_2_CFG_CSR_LANE_RESC_EN_MASK (0xf<<8)
1243#define DSI_PHY_CTRL_2_CFG_CSR_LANE_RESC_EN_SHIFT 8
1244/* DPHY Data Lane Enable */
1245#define DSI_PHY_CTRL_2_CFG_CSR_LANE_EN_MASK (0xf<<4)
1246#define DSI_PHY_CTRL_2_CFG_CSR_LANE_EN_SHIFT 4
1247/* DPHY Bus Turn Around */
1248#define DSI_PHY_CTRL_2_CFG_CSR_LANE_TURN_MASK (0xf)
1249#define DSI_PHY_CTRL_2_CFG_CSR_LANE_TURN_SHIFT 0
1250
1251/* DSI_CPU_CMD_1 0x0024 DSI CPU Packet Command Register 1 */
1252/* Bit(s) DSI_CPU_CMD_1_RSRV_31_24 reserved */
1253/* LPDT TX Enable */
1254#define DSI_CPU_CMD_1_CFG_TXLP_LPDT_MASK (0xf<<20)
1255#define DSI_CPU_CMD_1_CFG_TXLP_LPDT_SHIFT 20
1256/* ULPS TX Enable */
1257#define DSI_CPU_CMD_1_CFG_TXLP_ULPS_MASK (0xf<<16)
1258#define DSI_CPU_CMD_1_CFG_TXLP_ULPS_SHIFT 16
1259/* Low Power TX Trigger Code */
1260#define DSI_CPU_CMD_1_CFG_TXLP_TRIGGER_CODE_MASK (0xffff)
1261#define DSI_CPU_CMD_1_CFG_TXLP_TRIGGER_CODE_SHIFT 0
1262
1263/* DSI_PHY_TIME_0 0x00c0 DPHY Timing Control Register 0 */
1264/* Length of HS Exit Period in tx_clk_esc Cycles */
1265#define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_EXIT_MASK (0xff<<24)
1266#define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_EXIT_SHIFT 24
1267/* DPHY HS Trail Period Length */
1268#define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_TRAIL_MASK (0xff<<16)
1269#define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_TRAIL_SHIFT 16
1270/* DPHY HS Zero State Length */
1271#define DSI_PHY_TIME_0_CDG_CSR_TIME_HS_ZERO_MASK (0xff<<8)
1272#define DSI_PHY_TIME_0_CDG_CSR_TIME_HS_ZERO_SHIFT 8
1273/* DPHY HS Prepare State Length */
1274#define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_PREP_MASK (0xff)
1275#define DSI_PHY_TIME_0_CFG_CSR_TIME_HS_PREP_SHIFT 0
1276
1277/* DSI_PHY_TIME_1 0x00c4 DPHY Timing Control Register 1 */
1278/* Time to Drive LP-00 by New Transmitter */
1279#define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GET_MASK (0xff<<24)
1280#define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GET_SHIFT 24
1281/* Time to Drive LP-00 after Turn Request */
1282#define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GO_MASK (0xff<<16)
1283#define DSI_PHY_TIME_1_CFG_CSR_TIME_TA_GO_SHIFT 16
1284/* DPHY HS Wakeup Period Length */
1285#define DSI_PHY_TIME_1_CFG_CSR_TIME_WAKEUP_MASK (0xffff)
1286#define DSI_PHY_TIME_1_CFG_CSR_TIME_WAKEUP_SHIFT 0
1287
1288/* DSI_PHY_TIME_2 0x00c8 DPHY Timing Control Register 2 */
1289/* DPHY CLK Exit Period Length */
1290#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_EXIT_MASK (0xff<<24)
1291#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_EXIT_SHIFT 24
1292/* DPHY CLK Trail Period Length */
1293#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_TRAIL_MASK (0xff<<16)
1294#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_TRAIL_SHIFT 16
1295/* DPHY CLK Zero State Length */
1296#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_ZERO_MASK (0xff<<8)
1297#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_ZERO_SHIFT 8
1298/* DPHY CLK LP Length */
1299#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_LPX_MASK (0xff)
1300#define DSI_PHY_TIME_2_CFG_CSR_TIME_CK_LPX_SHIFT 0
1301
1302/* DSI_PHY_TIME_3 0x00cc DPHY Timing Control Register 3 */
1303/* Bit(s) DSI_PHY_TIME_3_RSRV_31_16 reserved */
1304/* DPHY LP Length */
1305#define DSI_PHY_TIME_3_CFG_CSR_TIME_LPX_MASK (0xff<<8)
1306#define DSI_PHY_TIME_3_CFG_CSR_TIME_LPX_SHIFT 8
1307/* DPHY HS req to rdy Length */
1308#define DSI_PHY_TIME_3_CFG_CSR_TIME_REQRDY_MASK (0xff)
1309#define DSI_PHY_TIME_3_CFG_CSR_TIME_REQRDY_SHIFT 0
1310
1311/*
1312 * DSI timings
1313 * PXA988 has diffrent ESC CLK with MMP2/MMP3
1314 * it will be used in dsi_set_dphy() in pxa688_phy.c
1315 * as low power mode clock.
1316 */
1317#ifdef CONFIG_CPU_PXA988
1318#define DSI_ESC_CLK 52 /* Unit: Mhz */
1319#define DSI_ESC_CLK_T 19 /* Unit: ns */
1320#else
1321#define DSI_ESC_CLK 66 /* Unit: Mhz */
1322#define DSI_ESC_CLK_T 15 /* Unit: ns */
1323#endif
1324
1325/* LVDS */
1326/* LVDS_PHY_CTRL */
1327#define LVDS_PHY_CTL 0x2A4
1328#define LVDS_PLL_LOCK (1 << 31)
1329#define LVDS_PHY_EXT_MASK (7 << 28)
1330#define LVDS_PHY_EXT_SHIFT (28)
1331#define LVDS_CLK_PHASE_MASK (0x7f << 16)
1332#define LVDS_CLK_PHASE_SHIFT (16)
1333#define LVDS_SSC_RESET_EXT (1 << 13)
1334#define LVDS_SSC_MODE_DOWN_SPREAD (1 << 12)
1335#define LVDS_SSC_EN (1 << 11)
1336#define LVDS_PU_PLL (1 << 10)
1337#define LVDS_PU_TX (1 << 9)
1338#define LVDS_PU_IVREF (1 << 8)
1339#define LVDS_CLK_SEL (1 << 7)
1340#define LVDS_CLK_SEL_LVDS_PCLK (1 << 7)
1341#define LVDS_PD_CH_MASK (0x3f << 1)
1342#define LVDS_PD_CH(ch) ((ch) << 1)
1343#define LVDS_RST (1 << 0)
1344
1345#define LVDS_PHY_CTL_EXT 0x2A8
1346
1347/* LVDS_PHY_CTRL_EXT1 */
1348#define LVDS_SSC_RNGE_MASK (0x7ff << 16)
1349#define LVDS_SSC_RNGE_SHIFT (16)
1350#define LVDS_RESERVE_IN_MASK (0xf << 12)
1351#define LVDS_RESERVE_IN_SHIFT (12)
1352#define LVDS_TEST_MON_MASK (0x7 << 8)
1353#define LVDS_TEST_MON_SHIFT (8)
1354#define LVDS_POL_SWAP_MASK (0x3f << 0)
1355#define LVDS_POL_SWAP_SHIFT (0)
1356
1357/* LVDS_PHY_CTRL_EXT2 */
1358#define LVDS_TX_DIF_AMP_MASK (0xf << 24)
1359#define LVDS_TX_DIF_AMP_SHIFT (24)
1360#define LVDS_TX_DIF_CM_MASK (0x3 << 22)
1361#define LVDS_TX_DIF_CM_SHIFT (22)
1362#define LVDS_SELLV_TXCLK_MASK (0x1f << 16)
1363#define LVDS_SELLV_TXCLK_SHIFT (16)
1364#define LVDS_TX_CMFB_EN (0x1 << 15)
1365#define LVDS_TX_TERM_EN (0x1 << 14)
1366#define LVDS_SELLV_TXDATA_MASK (0x1f << 8)
1367#define LVDS_SELLV_TXDATA_SHIFT (8)
1368#define LVDS_SELLV_OP7_MASK (0x3 << 6)
1369#define LVDS_SELLV_OP7_SHIFT (6)
1370#define LVDS_SELLV_OP6_MASK (0x3 << 4)
1371#define LVDS_SELLV_OP6_SHIFT (4)
1372#define LVDS_SELLV_OP9_MASK (0x3 << 2)
1373#define LVDS_SELLV_OP9_SHIFT (2)
1374#define LVDS_STRESSTST_EN (0x1 << 0)
1375
1376/* LVDS_PHY_CTRL_EXT3 */
1377#define LVDS_KVCO_MASK (0xf << 28)
1378#define LVDS_KVCO_SHIFT (28)
1379#define LVDS_CTUNE_MASK (0x3 << 26)
1380#define LVDS_CTUNE_SHIFT (26)
1381#define LVDS_VREG_IVREF_MASK (0x3 << 24)
1382#define LVDS_VREG_IVREF_SHIFT (24)
1383#define LVDS_VDDL_MASK (0xf << 20)
1384#define LVDS_VDDL_SHIFT (20)
1385#define LVDS_VDDM_MASK (0x3 << 18)
1386#define LVDS_VDDM_SHIFT (18)
1387#define LVDS_FBDIV_MASK (0xf << 8)
1388#define LVDS_FBDIV_SHIFT (8)
1389#define LVDS_REFDIV_MASK (0x7f << 0)
1390#define LVDS_REFDIV_SHIFT (0)
1391
1392/* LVDS_PHY_CTRL_EXT4 */
1393#define LVDS_SSC_FREQ_DIV_MASK (0xffff << 16)
1394#define LVDS_SSC_FREQ_DIV_SHIFT (16)
1395#define LVDS_INTPI_MASK (0xf << 12)
1396#define LVDS_INTPI_SHIFT (12)
1397#define LVDS_VCODIV_SEL_SE_MASK (0xf << 8)
1398#define LVDS_VCODIV_SEL_SE_SHIFT (8)
1399#define LVDS_RESET_INTP_EXT (0x1 << 7)
1400#define LVDS_VCO_VRNG_MASK (0x7 << 4)
1401#define LVDS_VCO_VRNG_SHIFT (4)
1402#define LVDS_PI_EN (0x1 << 3)
1403#define LVDS_ICP_MASK (0x7 << 0)
1404#define LVDS_ICP_SHIFT (0)
1405
1406/* LVDS_PHY_CTRL_EXT5 */
1407#define LVDS_FREQ_OFFSET_MASK (0x1ffff << 15)
1408#define LVDS_FREQ_OFFSET_SHIFT (15)
1409#define LVDS_FREQ_OFFSET_VALID (0x1 << 2)
1410#define LVDS_FREQ_OFFSET_MODE_CK_DIV4_OUT (0x1 << 1)
1411#define LVDS_FREQ_OFFSET_MODE_EN (0x1 << 0)
1412
Guoqing Lid63028c2013-02-21 16:42:15 -08001413enum {
1414 PATH_PN = 0,
1415 PATH_TV,
1416 PATH_P2,
1417};
1418
1419/*
1420 * mmp path describes part of mmp path related info:
1421 * which is hiden in display driver and not exported to buffer driver
1422 */
1423struct mmphw_ctrl;
1424struct mmphw_path_plat {
1425 int id;
1426 struct mmphw_ctrl *ctrl;
1427 struct mmp_path *path;
1428 u32 path_config;
1429 u32 link_config;
1430};
1431
1432/* mmp ctrl describes mmp controller related info */
1433struct mmphw_ctrl {
1434 /* platform related, get from config */
1435 const char *name;
1436 int irq;
1437 void *reg_base;
1438 struct clk *clk;
1439
1440 /* sys info */
1441 struct device *dev;
1442
1443 /* state */
1444 int open_count;
1445 int status;
1446 struct mutex access_ok;
1447
1448 /*pathes*/
1449 int path_num;
1450 struct mmphw_path_plat path_plats[0];
1451};
1452
1453static inline int overlay_is_vid(struct mmp_overlay *overlay)
1454{
1455 return overlay->dmafetch_id & 1;
1456}
1457
1458static inline struct mmphw_path_plat *path_to_path_plat(struct mmp_path *path)
1459{
1460 return (struct mmphw_path_plat *)path->plat_data;
1461}
1462
1463static inline struct mmphw_ctrl *path_to_ctrl(struct mmp_path *path)
1464{
1465 return path_to_path_plat(path)->ctrl;
1466}
1467
1468static inline struct mmphw_ctrl *overlay_to_ctrl(struct mmp_overlay *overlay)
1469{
1470 return path_to_ctrl(overlay->path);
1471}
1472
1473static inline void *ctrl_regs(struct mmp_path *path)
1474{
1475 return path_to_ctrl(path)->reg_base;
1476}
1477
1478/* path regs, for regs symmetrical for both pathes */
1479static inline struct lcd_regs *path_regs(struct mmp_path *path)
1480{
1481 if (path->id == PATH_PN)
1482 return (struct lcd_regs *)(ctrl_regs(path) + 0xc0);
1483 else if (path->id == PATH_TV)
1484 return (struct lcd_regs *)ctrl_regs(path);
1485 else if (path->id == PATH_P2)
1486 return (struct lcd_regs *)(ctrl_regs(path) + 0x200);
1487 else {
1488 dev_err(path->dev, "path id %d invalid\n", path->id);
1489 BUG_ON(1);
1490 return NULL;
1491 }
1492}
Zhou Zhu641b4b12013-02-21 16:42:18 -08001493
1494#ifdef CONFIG_MMP_DISP_SPI
1495extern int lcd_spi_register(struct mmphw_ctrl *ctrl);
1496#endif
Guoqing Lid63028c2013-02-21 16:42:15 -08001497#endif /* _MMP_CTRL_H_ */