Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | 4baa992 | 2008-08-02 10:55:55 +0100 | [diff] [blame] | 2 | * arch/arm/include/asm/atomic.h |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1996 Russell King. |
| 5 | * Copyright (C) 2002 Deep Blue Solutions Ltd. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
| 11 | #ifndef __ASM_ARM_ATOMIC_H |
| 12 | #define __ASM_ARM_ATOMIC_H |
| 13 | |
Russell King | 8dc39b8 | 2005-11-16 17:23:57 +0000 | [diff] [blame] | 14 | #include <linux/compiler.h> |
Will Deacon | f38d999 | 2013-07-04 11:43:18 +0100 | [diff] [blame] | 15 | #include <linux/prefetch.h> |
Matthew Wilcox | ea435467 | 2009-01-06 14:40:39 -0800 | [diff] [blame] | 16 | #include <linux/types.h> |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 17 | #include <linux/irqflags.h> |
| 18 | #include <asm/barrier.h> |
| 19 | #include <asm/cmpxchg.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #define ATOMIC_INIT(i) { (i) } |
| 22 | |
| 23 | #ifdef __KERNEL__ |
| 24 | |
Catalin Marinas | 200b812 | 2009-09-18 23:27:05 +0100 | [diff] [blame] | 25 | /* |
| 26 | * On ARM, ordinary assignment (str instruction) doesn't clear the local |
| 27 | * strex/ldrex monitor on some implementations. The reason we can use it for |
| 28 | * atomic_set() is the clrex or dummy strex done on every exception return. |
| 29 | */ |
Anton Blanchard | f3d46f9 | 2010-05-17 14:33:53 +1000 | [diff] [blame] | 30 | #define atomic_read(v) (*(volatile int *)&(v)->counter) |
Catalin Marinas | 200b812 | 2009-09-18 23:27:05 +0100 | [diff] [blame] | 31 | #define atomic_set(v,i) (((v)->counter) = (i)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | |
| 33 | #if __LINUX_ARM_ARCH__ >= 6 |
| 34 | |
| 35 | /* |
| 36 | * ARMv6 UP and SMP safe atomic ops. We use load exclusive and |
| 37 | * store exclusive to ensure that these are atomic. We may loop |
Catalin Marinas | 200b812 | 2009-09-18 23:27:05 +0100 | [diff] [blame] | 38 | * to ensure that the update happens. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | */ |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 40 | static inline void atomic_add(int i, atomic_t *v) |
| 41 | { |
| 42 | unsigned long tmp; |
| 43 | int result; |
| 44 | |
Will Deacon | f38d999 | 2013-07-04 11:43:18 +0100 | [diff] [blame] | 45 | prefetchw(&v->counter); |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 46 | __asm__ __volatile__("@ atomic_add\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 47 | "1: ldrex %0, [%3]\n" |
| 48 | " add %0, %0, %4\n" |
| 49 | " strex %1, %0, [%3]\n" |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 50 | " teq %1, #0\n" |
| 51 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 52 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 53 | : "r" (&v->counter), "Ir" (i) |
| 54 | : "cc"); |
| 55 | } |
| 56 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | static inline int atomic_add_return(int i, atomic_t *v) |
| 58 | { |
| 59 | unsigned long tmp; |
| 60 | int result; |
| 61 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 62 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 63 | prefetchw(&v->counter); |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 64 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | __asm__ __volatile__("@ atomic_add_return\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 66 | "1: ldrex %0, [%3]\n" |
| 67 | " add %0, %0, %4\n" |
| 68 | " strex %1, %0, [%3]\n" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | " teq %1, #0\n" |
| 70 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 71 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | : "r" (&v->counter), "Ir" (i) |
| 73 | : "cc"); |
| 74 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 75 | smp_mb(); |
| 76 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | return result; |
| 78 | } |
| 79 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 80 | static inline void atomic_sub(int i, atomic_t *v) |
| 81 | { |
| 82 | unsigned long tmp; |
| 83 | int result; |
| 84 | |
Will Deacon | f38d999 | 2013-07-04 11:43:18 +0100 | [diff] [blame] | 85 | prefetchw(&v->counter); |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 86 | __asm__ __volatile__("@ atomic_sub\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 87 | "1: ldrex %0, [%3]\n" |
| 88 | " sub %0, %0, %4\n" |
| 89 | " strex %1, %0, [%3]\n" |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 90 | " teq %1, #0\n" |
| 91 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 92 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 93 | : "r" (&v->counter), "Ir" (i) |
| 94 | : "cc"); |
| 95 | } |
| 96 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | static inline int atomic_sub_return(int i, atomic_t *v) |
| 98 | { |
| 99 | unsigned long tmp; |
| 100 | int result; |
| 101 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 102 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 103 | prefetchw(&v->counter); |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 104 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | __asm__ __volatile__("@ atomic_sub_return\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 106 | "1: ldrex %0, [%3]\n" |
| 107 | " sub %0, %0, %4\n" |
| 108 | " strex %1, %0, [%3]\n" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | " teq %1, #0\n" |
| 110 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 111 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | : "r" (&v->counter), "Ir" (i) |
| 113 | : "cc"); |
| 114 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 115 | smp_mb(); |
| 116 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 117 | return result; |
| 118 | } |
| 119 | |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 120 | static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new) |
| 121 | { |
Chen Gang | 4dcc1cf | 2013-10-26 15:07:25 +0100 | [diff] [blame] | 122 | int oldval; |
| 123 | unsigned long res; |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 124 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 125 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 126 | prefetchw(&ptr->counter); |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 127 | |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 128 | do { |
| 129 | __asm__ __volatile__("@ atomic_cmpxchg\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 130 | "ldrex %1, [%3]\n" |
Nicolas Pitre | a7d0683 | 2005-11-16 15:05:11 +0000 | [diff] [blame] | 131 | "mov %0, #0\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 132 | "teq %1, %4\n" |
| 133 | "strexeq %0, %5, [%3]\n" |
| 134 | : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 135 | : "r" (&ptr->counter), "Ir" (old), "r" (new) |
| 136 | : "cc"); |
| 137 | } while (res); |
| 138 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 139 | smp_mb(); |
| 140 | |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 141 | return oldval; |
| 142 | } |
| 143 | |
Will Deacon | db38ee8 | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 144 | static inline int __atomic_add_unless(atomic_t *v, int a, int u) |
| 145 | { |
| 146 | int oldval, newval; |
| 147 | unsigned long tmp; |
| 148 | |
| 149 | smp_mb(); |
| 150 | prefetchw(&v->counter); |
| 151 | |
| 152 | __asm__ __volatile__ ("@ atomic_add_unless\n" |
| 153 | "1: ldrex %0, [%4]\n" |
| 154 | " teq %0, %5\n" |
| 155 | " beq 2f\n" |
| 156 | " add %1, %0, %6\n" |
| 157 | " strex %2, %1, [%4]\n" |
| 158 | " teq %2, #0\n" |
| 159 | " bne 1b\n" |
| 160 | "2:" |
| 161 | : "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter) |
| 162 | : "r" (&v->counter), "r" (u), "r" (a) |
| 163 | : "cc"); |
| 164 | |
| 165 | if (oldval != u) |
| 166 | smp_mb(); |
| 167 | |
| 168 | return oldval; |
| 169 | } |
| 170 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | #else /* ARM_ARCH_6 */ |
| 172 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | #ifdef CONFIG_SMP |
| 174 | #error SMP not supported on pre-ARMv6 CPUs |
| 175 | #endif |
| 176 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | static inline int atomic_add_return(int i, atomic_t *v) |
| 178 | { |
| 179 | unsigned long flags; |
| 180 | int val; |
| 181 | |
Lennert Buytenhek | 8dd5c84 | 2006-09-16 10:47:18 +0100 | [diff] [blame] | 182 | raw_local_irq_save(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | val = v->counter; |
| 184 | v->counter = val += i; |
Lennert Buytenhek | 8dd5c84 | 2006-09-16 10:47:18 +0100 | [diff] [blame] | 185 | raw_local_irq_restore(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | |
| 187 | return val; |
| 188 | } |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 189 | #define atomic_add(i, v) (void) atomic_add_return(i, v) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | |
| 191 | static inline int atomic_sub_return(int i, atomic_t *v) |
| 192 | { |
| 193 | unsigned long flags; |
| 194 | int val; |
| 195 | |
Lennert Buytenhek | 8dd5c84 | 2006-09-16 10:47:18 +0100 | [diff] [blame] | 196 | raw_local_irq_save(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | val = v->counter; |
| 198 | v->counter = val -= i; |
Lennert Buytenhek | 8dd5c84 | 2006-09-16 10:47:18 +0100 | [diff] [blame] | 199 | raw_local_irq_restore(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | |
| 201 | return val; |
| 202 | } |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 203 | #define atomic_sub(i, v) (void) atomic_sub_return(i, v) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 205 | static inline int atomic_cmpxchg(atomic_t *v, int old, int new) |
| 206 | { |
| 207 | int ret; |
| 208 | unsigned long flags; |
| 209 | |
Lennert Buytenhek | 8dd5c84 | 2006-09-16 10:47:18 +0100 | [diff] [blame] | 210 | raw_local_irq_save(flags); |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 211 | ret = v->counter; |
| 212 | if (likely(ret == old)) |
| 213 | v->counter = new; |
Lennert Buytenhek | 8dd5c84 | 2006-09-16 10:47:18 +0100 | [diff] [blame] | 214 | raw_local_irq_restore(flags); |
Nick Piggin | 4a6dae6 | 2005-11-13 16:07:24 -0800 | [diff] [blame] | 215 | |
| 216 | return ret; |
| 217 | } |
| 218 | |
Arun Sharma | f24219b | 2011-07-26 16:09:07 -0700 | [diff] [blame] | 219 | static inline int __atomic_add_unless(atomic_t *v, int a, int u) |
Nick Piggin | 8426e1f | 2005-11-13 16:07:25 -0800 | [diff] [blame] | 220 | { |
| 221 | int c, old; |
| 222 | |
| 223 | c = atomic_read(v); |
| 224 | while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c) |
| 225 | c = old; |
Arun Sharma | f24219b | 2011-07-26 16:09:07 -0700 | [diff] [blame] | 226 | return c; |
Nick Piggin | 8426e1f | 2005-11-13 16:07:25 -0800 | [diff] [blame] | 227 | } |
Nick Piggin | 8426e1f | 2005-11-13 16:07:25 -0800 | [diff] [blame] | 228 | |
Will Deacon | db38ee8 | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 229 | #endif /* __LINUX_ARM_ARCH__ */ |
| 230 | |
| 231 | #define atomic_xchg(v, new) (xchg(&((v)->counter), new)) |
| 232 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 233 | #define atomic_inc(v) atomic_add(1, v) |
| 234 | #define atomic_dec(v) atomic_sub(1, v) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | |
| 236 | #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0) |
| 237 | #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0) |
| 238 | #define atomic_inc_return(v) (atomic_add_return(1, v)) |
| 239 | #define atomic_dec_return(v) (atomic_sub_return(1, v)) |
| 240 | #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0) |
| 241 | |
| 242 | #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0) |
| 243 | |
Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 244 | #define smp_mb__before_atomic_dec() smp_mb() |
| 245 | #define smp_mb__after_atomic_dec() smp_mb() |
| 246 | #define smp_mb__before_atomic_inc() smp_mb() |
| 247 | #define smp_mb__after_atomic_inc() smp_mb() |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 249 | #ifndef CONFIG_GENERIC_ATOMIC64 |
| 250 | typedef struct { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 251 | long long counter; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 252 | } atomic64_t; |
| 253 | |
| 254 | #define ATOMIC64_INIT(i) { (i) } |
| 255 | |
Will Deacon | 4fd7591 | 2013-03-28 11:25:03 +0100 | [diff] [blame] | 256 | #ifdef CONFIG_ARM_LPAE |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 257 | static inline long long atomic64_read(const atomic64_t *v) |
Will Deacon | 4fd7591 | 2013-03-28 11:25:03 +0100 | [diff] [blame] | 258 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 259 | long long result; |
Will Deacon | 4fd7591 | 2013-03-28 11:25:03 +0100 | [diff] [blame] | 260 | |
| 261 | __asm__ __volatile__("@ atomic64_read\n" |
| 262 | " ldrd %0, %H0, [%1]" |
| 263 | : "=&r" (result) |
| 264 | : "r" (&v->counter), "Qo" (v->counter) |
| 265 | ); |
| 266 | |
| 267 | return result; |
| 268 | } |
| 269 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 270 | static inline void atomic64_set(atomic64_t *v, long long i) |
Will Deacon | 4fd7591 | 2013-03-28 11:25:03 +0100 | [diff] [blame] | 271 | { |
| 272 | __asm__ __volatile__("@ atomic64_set\n" |
| 273 | " strd %2, %H2, [%1]" |
| 274 | : "=Qo" (v->counter) |
| 275 | : "r" (&v->counter), "r" (i) |
| 276 | ); |
| 277 | } |
| 278 | #else |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 279 | static inline long long atomic64_read(const atomic64_t *v) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 280 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 281 | long long result; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 282 | |
| 283 | __asm__ __volatile__("@ atomic64_read\n" |
| 284 | " ldrexd %0, %H0, [%1]" |
| 285 | : "=&r" (result) |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 286 | : "r" (&v->counter), "Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 287 | ); |
| 288 | |
| 289 | return result; |
| 290 | } |
| 291 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 292 | static inline void atomic64_set(atomic64_t *v, long long i) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 293 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 294 | long long tmp; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 295 | |
Will Deacon | f38d999 | 2013-07-04 11:43:18 +0100 | [diff] [blame] | 296 | prefetchw(&v->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 297 | __asm__ __volatile__("@ atomic64_set\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 298 | "1: ldrexd %0, %H0, [%2]\n" |
| 299 | " strexd %0, %3, %H3, [%2]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 300 | " teq %0, #0\n" |
| 301 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 302 | : "=&r" (tmp), "=Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 303 | : "r" (&v->counter), "r" (i) |
| 304 | : "cc"); |
| 305 | } |
Will Deacon | 4fd7591 | 2013-03-28 11:25:03 +0100 | [diff] [blame] | 306 | #endif |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 307 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 308 | static inline void atomic64_add(long long i, atomic64_t *v) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 309 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 310 | long long result; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 311 | unsigned long tmp; |
| 312 | |
Will Deacon | f38d999 | 2013-07-04 11:43:18 +0100 | [diff] [blame] | 313 | prefetchw(&v->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 314 | __asm__ __volatile__("@ atomic64_add\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 315 | "1: ldrexd %0, %H0, [%3]\n" |
Victor Kamensky | 2245f92 | 2013-07-26 09:28:53 -0700 | [diff] [blame] | 316 | " adds %Q0, %Q0, %Q4\n" |
| 317 | " adc %R0, %R0, %R4\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 318 | " strexd %1, %0, %H0, [%3]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 319 | " teq %1, #0\n" |
| 320 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 321 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 322 | : "r" (&v->counter), "r" (i) |
| 323 | : "cc"); |
| 324 | } |
| 325 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 326 | static inline long long atomic64_add_return(long long i, atomic64_t *v) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 327 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 328 | long long result; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 329 | unsigned long tmp; |
| 330 | |
| 331 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 332 | prefetchw(&v->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 333 | |
| 334 | __asm__ __volatile__("@ atomic64_add_return\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 335 | "1: ldrexd %0, %H0, [%3]\n" |
Victor Kamensky | 2245f92 | 2013-07-26 09:28:53 -0700 | [diff] [blame] | 336 | " adds %Q0, %Q0, %Q4\n" |
| 337 | " adc %R0, %R0, %R4\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 338 | " strexd %1, %0, %H0, [%3]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 339 | " teq %1, #0\n" |
| 340 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 341 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 342 | : "r" (&v->counter), "r" (i) |
| 343 | : "cc"); |
| 344 | |
| 345 | smp_mb(); |
| 346 | |
| 347 | return result; |
| 348 | } |
| 349 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 350 | static inline void atomic64_sub(long long i, atomic64_t *v) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 351 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 352 | long long result; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 353 | unsigned long tmp; |
| 354 | |
Will Deacon | f38d999 | 2013-07-04 11:43:18 +0100 | [diff] [blame] | 355 | prefetchw(&v->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 356 | __asm__ __volatile__("@ atomic64_sub\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 357 | "1: ldrexd %0, %H0, [%3]\n" |
Victor Kamensky | 2245f92 | 2013-07-26 09:28:53 -0700 | [diff] [blame] | 358 | " subs %Q0, %Q0, %Q4\n" |
| 359 | " sbc %R0, %R0, %R4\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 360 | " strexd %1, %0, %H0, [%3]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 361 | " teq %1, #0\n" |
| 362 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 363 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 364 | : "r" (&v->counter), "r" (i) |
| 365 | : "cc"); |
| 366 | } |
| 367 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 368 | static inline long long atomic64_sub_return(long long i, atomic64_t *v) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 369 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 370 | long long result; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 371 | unsigned long tmp; |
| 372 | |
| 373 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 374 | prefetchw(&v->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 375 | |
| 376 | __asm__ __volatile__("@ atomic64_sub_return\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 377 | "1: ldrexd %0, %H0, [%3]\n" |
Victor Kamensky | 2245f92 | 2013-07-26 09:28:53 -0700 | [diff] [blame] | 378 | " subs %Q0, %Q0, %Q4\n" |
| 379 | " sbc %R0, %R0, %R4\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 380 | " strexd %1, %0, %H0, [%3]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 381 | " teq %1, #0\n" |
| 382 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 383 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 384 | : "r" (&v->counter), "r" (i) |
| 385 | : "cc"); |
| 386 | |
| 387 | smp_mb(); |
| 388 | |
| 389 | return result; |
| 390 | } |
| 391 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 392 | static inline long long atomic64_cmpxchg(atomic64_t *ptr, long long old, |
| 393 | long long new) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 394 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 395 | long long oldval; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 396 | unsigned long res; |
| 397 | |
| 398 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 399 | prefetchw(&ptr->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 400 | |
| 401 | do { |
| 402 | __asm__ __volatile__("@ atomic64_cmpxchg\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 403 | "ldrexd %1, %H1, [%3]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 404 | "mov %0, #0\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 405 | "teq %1, %4\n" |
| 406 | "teqeq %H1, %H4\n" |
| 407 | "strexdeq %0, %5, %H5, [%3]" |
| 408 | : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 409 | : "r" (&ptr->counter), "r" (old), "r" (new) |
| 410 | : "cc"); |
| 411 | } while (res); |
| 412 | |
| 413 | smp_mb(); |
| 414 | |
| 415 | return oldval; |
| 416 | } |
| 417 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 418 | static inline long long atomic64_xchg(atomic64_t *ptr, long long new) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 419 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 420 | long long result; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 421 | unsigned long tmp; |
| 422 | |
| 423 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 424 | prefetchw(&ptr->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 425 | |
| 426 | __asm__ __volatile__("@ atomic64_xchg\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 427 | "1: ldrexd %0, %H0, [%3]\n" |
| 428 | " strexd %1, %4, %H4, [%3]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 429 | " teq %1, #0\n" |
| 430 | " bne 1b" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 431 | : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 432 | : "r" (&ptr->counter), "r" (new) |
| 433 | : "cc"); |
| 434 | |
| 435 | smp_mb(); |
| 436 | |
| 437 | return result; |
| 438 | } |
| 439 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 440 | static inline long long atomic64_dec_if_positive(atomic64_t *v) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 441 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 442 | long long result; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 443 | unsigned long tmp; |
| 444 | |
| 445 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 446 | prefetchw(&v->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 447 | |
| 448 | __asm__ __volatile__("@ atomic64_dec_if_positive\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 449 | "1: ldrexd %0, %H0, [%3]\n" |
Victor Kamensky | 2245f92 | 2013-07-26 09:28:53 -0700 | [diff] [blame] | 450 | " subs %Q0, %Q0, #1\n" |
| 451 | " sbc %R0, %R0, #0\n" |
| 452 | " teq %R0, #0\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 453 | " bmi 2f\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 454 | " strexd %1, %0, %H0, [%3]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 455 | " teq %1, #0\n" |
| 456 | " bne 1b\n" |
| 457 | "2:" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 458 | : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 459 | : "r" (&v->counter) |
| 460 | : "cc"); |
| 461 | |
| 462 | smp_mb(); |
| 463 | |
| 464 | return result; |
| 465 | } |
| 466 | |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 467 | static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 468 | { |
Chen Gang | 237f123 | 2013-10-26 15:07:04 +0100 | [diff] [blame] | 469 | long long val; |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 470 | unsigned long tmp; |
| 471 | int ret = 1; |
| 472 | |
| 473 | smp_mb(); |
Will Deacon | c32ffce | 2014-02-21 17:01:48 +0100 | [diff] [blame] | 474 | prefetchw(&v->counter); |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 475 | |
| 476 | __asm__ __volatile__("@ atomic64_add_unless\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 477 | "1: ldrexd %0, %H0, [%4]\n" |
| 478 | " teq %0, %5\n" |
| 479 | " teqeq %H0, %H5\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 480 | " moveq %1, #0\n" |
| 481 | " beq 2f\n" |
Victor Kamensky | 2245f92 | 2013-07-26 09:28:53 -0700 | [diff] [blame] | 482 | " adds %Q0, %Q0, %Q6\n" |
| 483 | " adc %R0, %R0, %R6\n" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 484 | " strexd %2, %0, %H0, [%4]\n" |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 485 | " teq %2, #0\n" |
| 486 | " bne 1b\n" |
| 487 | "2:" |
Will Deacon | 398aa66 | 2010-07-08 10:59:16 +0100 | [diff] [blame] | 488 | : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter) |
Will Deacon | 24b44a6 | 2010-01-20 19:05:07 +0100 | [diff] [blame] | 489 | : "r" (&v->counter), "r" (u), "r" (a) |
| 490 | : "cc"); |
| 491 | |
| 492 | if (ret) |
| 493 | smp_mb(); |
| 494 | |
| 495 | return ret; |
| 496 | } |
| 497 | |
| 498 | #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0) |
| 499 | #define atomic64_inc(v) atomic64_add(1LL, (v)) |
| 500 | #define atomic64_inc_return(v) atomic64_add_return(1LL, (v)) |
| 501 | #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0) |
| 502 | #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0) |
| 503 | #define atomic64_dec(v) atomic64_sub(1LL, (v)) |
| 504 | #define atomic64_dec_return(v) atomic64_sub_return(1LL, (v)) |
| 505 | #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0) |
| 506 | #define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL) |
| 507 | |
Arun Sharma | 7847777 | 2011-07-26 16:09:08 -0700 | [diff] [blame] | 508 | #endif /* !CONFIG_GENERIC_ATOMIC64 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | #endif |
| 510 | #endif |