blob: c871d40b1ad7ca913dcdec4dbaa4c5c6c5766547 [file] [log] [blame]
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001/*
2 * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
4 * Copyright (c) 2007-2008 Luis Rodriguez <mcgrof@winlab.rutgers.edu>
5 * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org>
6 * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
7 *
8 * Permission to use, copy, modify, and distribute this software for any
9 * purpose with or without fee is hereby granted, provided that the above
10 * copyright notice and this permission notice appear in all copies.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 *
20 */
21
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030022/*****************************\
23 Reset functions and helpers
24\*****************************/
25
Luis R. Rodriguezbcd8f542009-09-09 22:43:17 -070026#include <asm/unaligned.h>
27
Nick Kossifidise8f055f2009-02-09 06:12:58 +020028#include <linux/pci.h> /* To determine if a card is pci-e */
Forrest Zhanga54be5d2009-05-13 11:14:39 -040029#include <linux/log2.h>
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030030#include "ath5k.h"
31#include "reg.h"
32#include "base.h"
33#include "debug.h"
34
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020035
36/******************\
37* Helper functions *
38\******************/
39
Pavel Roskinec182d92010-02-18 20:28:41 -050040/*
41 * Check if a register write has been completed
42 */
43int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
44 bool is_set)
45{
46 int i;
47 u32 data;
48
49 for (i = AR5K_TUNE_REGISTER_TIMEOUT; i > 0; i--) {
50 data = ath5k_hw_reg_read(ah, reg);
51 if (is_set && (data & flag))
52 break;
53 else if ((data & flag) == val)
54 break;
55 udelay(15);
56 }
57
58 return (i <= 0) ? -EAGAIN : 0;
59}
60
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020061
62/*************************\
63* Clock related functions *
64\*************************/
65
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030066/**
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020067 * ath5k_hw_htoclock - Translate usec to hw clock units
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030068 *
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020069 * @ah: The &struct ath5k_hw
70 * @usec: value in microseconds
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030071 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020072unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030073{
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020074 struct ath_common *common = ath5k_hw_common(ah);
75 return usec * common->clockrate;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030076}
77
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020078/**
79 * ath5k_hw_clocktoh - Translate hw clock units to usec
80 * @clock: value in hw clock units
81 */
82unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock)
83{
84 struct ath_common *common = ath5k_hw_common(ah);
85 return clock / common->clockrate;
86}
87
88/**
Nick Kossifidisc2975602010-11-23 21:00:37 +020089 * ath5k_hw_init_core_clock - Initialize core clock
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020090 *
Nick Kossifidisc2975602010-11-23 21:00:37 +020091 * @ah The &struct ath5k_hw
92 *
93 * Initialize core clock parameters (usec, usec32, latencies etc).
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020094 */
Nick Kossifidisc2975602010-11-23 21:00:37 +020095static void ath5k_hw_init_core_clock(struct ath5k_hw *ah)
Nick Kossifidis9320b5c42010-11-23 20:36:45 +020096{
97 struct ieee80211_channel *channel = ah->ah_current_channel;
98 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidisc2975602010-11-23 21:00:37 +020099 u32 usec_reg, txlat, rxlat, usec, clock, sclock, txf2txs;
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200100
Nick Kossifidisc2975602010-11-23 21:00:37 +0200101 /*
102 * Set core clock frequency
103 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200104 if (channel->hw_value & CHANNEL_5GHZ)
105 clock = 40; /* 802.11a */
106 else if (channel->hw_value & CHANNEL_CCK)
107 clock = 22; /* 802.11b */
108 else
109 clock = 44; /* 802.11g */
110
Nick Kossifidisc2975602010-11-23 21:00:37 +0200111 /* Use clock multiplier for non-default
112 * bwmode */
113 switch (ah->ah_bwmode) {
114 case AR5K_BWMODE_40MHZ:
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200115 clock *= 2;
Nick Kossifidisc2975602010-11-23 21:00:37 +0200116 break;
117 case AR5K_BWMODE_10MHZ:
118 clock /= 2;
119 break;
120 case AR5K_BWMODE_5MHZ:
121 clock /= 4;
122 break;
123 default:
124 break;
125 }
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200126
127 common->clockrate = clock;
Nick Kossifidisc2975602010-11-23 21:00:37 +0200128
129 /*
130 * Set USEC parameters
131 */
132 /* Set USEC counter on PCU*/
133 usec = clock - 1;
134 usec = AR5K_REG_SM(usec, AR5K_USEC_1);
135
136 /* Set usec duration on DCU */
137 if (ah->ah_version != AR5K_AR5210)
138 AR5K_REG_WRITE_BITS(ah, AR5K_DCU_GBL_IFS_MISC,
139 AR5K_DCU_GBL_IFS_MISC_USEC_DUR,
140 clock);
141
142 /* Set 32MHz USEC counter */
143 if ((ah->ah_radio == AR5K_RF5112) ||
144 (ah->ah_radio == AR5K_RF5413))
145 /* Remain on 40MHz clock ? */
146 sclock = 40 - 1;
147 else
148 sclock = 32 - 1;
149 sclock = AR5K_REG_SM(sclock, AR5K_USEC_32);
150
151 /*
152 * Set tx/rx latencies
153 */
154 usec_reg = ath5k_hw_reg_read(ah, AR5K_USEC_5211);
155 txlat = AR5K_REG_MS(usec_reg, AR5K_USEC_TX_LATENCY_5211);
156 rxlat = AR5K_REG_MS(usec_reg, AR5K_USEC_RX_LATENCY_5211);
157
158 /*
159 * 5210 initvals don't include usec settings
160 * so we need to use magic values here for
161 * tx/rx latencies
162 */
163 if (ah->ah_version == AR5K_AR5210) {
164 /* same for turbo */
165 txlat = AR5K_INIT_TX_LATENCY_5210;
166 rxlat = AR5K_INIT_RX_LATENCY_5210;
167 }
168
169 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
170 /* 5311 has different tx/rx latency masks
171 * from 5211, since we deal 5311 the same
172 * as 5211 when setting initvals, shift
173 * values here to their proper locations
174 *
175 * Note: Initvals indicate tx/rx/ latencies
176 * are the same for turbo mode */
177 txlat = AR5K_REG_SM(txlat, AR5K_USEC_TX_LATENCY_5210);
178 rxlat = AR5K_REG_SM(rxlat, AR5K_USEC_RX_LATENCY_5210);
179 } else
180 switch (ah->ah_bwmode) {
181 case AR5K_BWMODE_10MHZ:
182 txlat = AR5K_REG_SM(txlat * 2,
183 AR5K_USEC_TX_LATENCY_5211);
184 rxlat = AR5K_REG_SM(AR5K_INIT_RX_LAT_MAX,
185 AR5K_USEC_RX_LATENCY_5211);
186 txf2txs = AR5K_INIT_TXF2TXD_START_DELAY_10MHZ;
187 break;
188 case AR5K_BWMODE_5MHZ:
189 txlat = AR5K_REG_SM(txlat * 4,
190 AR5K_USEC_TX_LATENCY_5211);
191 rxlat = AR5K_REG_SM(AR5K_INIT_RX_LAT_MAX,
192 AR5K_USEC_RX_LATENCY_5211);
193 txf2txs = AR5K_INIT_TXF2TXD_START_DELAY_5MHZ;
194 break;
195 case AR5K_BWMODE_40MHZ:
196 txlat = AR5K_INIT_TX_LAT_MIN;
197 rxlat = AR5K_REG_SM(rxlat / 2,
198 AR5K_USEC_RX_LATENCY_5211);
199 txf2txs = AR5K_INIT_TXF2TXD_START_DEFAULT;
200 break;
201 default:
202 break;
203 }
204
205 usec_reg = (usec | sclock | txlat | rxlat);
206 ath5k_hw_reg_write(ah, usec_reg, AR5K_USEC);
207
208 /* On 5112 set tx frane to tx data start delay */
209 if (ah->ah_radio == AR5K_RF5112) {
210 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RF_CTL2,
211 AR5K_PHY_RF_CTL2_TXF2TXD_START,
212 txf2txs);
213 }
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200214}
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300215
216/*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200217 * If there is an external 32KHz crystal available, use it
218 * as ref. clock instead of 32/40MHz clock and baseband clocks
219 * to save power during sleep or restore normal 32/40MHz
220 * operation.
221 *
222 * XXX: When operating on 32KHz certain PHY registers (27 - 31,
223 * 123 - 127) require delay on access.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300224 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200225static void ath5k_hw_set_sleep_clock(struct ath5k_hw *ah, bool enable)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300226{
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200227 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
Nick Kossifidisc2975602010-11-23 21:00:37 +0200228 u32 scal, spending;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300229
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200230 /* Only set 32KHz settings if we have an external
231 * 32KHz crystal present */
232 if ((AR5K_EEPROM_HAS32KHZCRYSTAL(ee->ee_misc1) ||
233 AR5K_EEPROM_HAS32KHZCRYSTAL_OLD(ee->ee_misc1)) &&
234 enable) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300235
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200236 /* 1 usec/cycle */
237 AR5K_REG_WRITE_BITS(ah, AR5K_USEC_5211, AR5K_USEC_32, 1);
238 /* Set up tsf increment on each cycle */
239 AR5K_REG_WRITE_BITS(ah, AR5K_TSF_PARM, AR5K_TSF_PARM_INC, 61);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300240
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200241 /* Set baseband sleep control registers
242 * and sleep control rate */
243 ath5k_hw_reg_write(ah, 0x1f, AR5K_PHY_SCR);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300244
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200245 if ((ah->ah_radio == AR5K_RF5112) ||
246 (ah->ah_radio == AR5K_RF5413) ||
247 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4)))
248 spending = 0x14;
249 else
250 spending = 0x18;
251 ath5k_hw_reg_write(ah, spending, AR5K_PHY_SPENDING);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300252
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200253 if ((ah->ah_radio == AR5K_RF5112) ||
254 (ah->ah_radio == AR5K_RF5413) ||
255 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4))) {
256 ath5k_hw_reg_write(ah, 0x26, AR5K_PHY_SLMT);
257 ath5k_hw_reg_write(ah, 0x0d, AR5K_PHY_SCAL);
258 ath5k_hw_reg_write(ah, 0x07, AR5K_PHY_SCLOCK);
259 ath5k_hw_reg_write(ah, 0x3f, AR5K_PHY_SDELAY);
260 AR5K_REG_WRITE_BITS(ah, AR5K_PCICFG,
261 AR5K_PCICFG_SLEEP_CLOCK_RATE, 0x02);
262 } else {
263 ath5k_hw_reg_write(ah, 0x0a, AR5K_PHY_SLMT);
264 ath5k_hw_reg_write(ah, 0x0c, AR5K_PHY_SCAL);
265 ath5k_hw_reg_write(ah, 0x03, AR5K_PHY_SCLOCK);
266 ath5k_hw_reg_write(ah, 0x20, AR5K_PHY_SDELAY);
267 AR5K_REG_WRITE_BITS(ah, AR5K_PCICFG,
268 AR5K_PCICFG_SLEEP_CLOCK_RATE, 0x03);
269 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300270
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200271 /* Enable sleep clock operation */
272 AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG,
273 AR5K_PCICFG_SLEEP_CLOCK_EN);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300274
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200275 } else {
276
277 /* Disable sleep clock operation and
278 * restore default parameters */
279 AR5K_REG_DISABLE_BITS(ah, AR5K_PCICFG,
280 AR5K_PCICFG_SLEEP_CLOCK_EN);
281
282 AR5K_REG_WRITE_BITS(ah, AR5K_PCICFG,
283 AR5K_PCICFG_SLEEP_CLOCK_RATE, 0);
284
Nick Kossifidisc2975602010-11-23 21:00:37 +0200285 /* Set DAC/ADC delays */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200286 ath5k_hw_reg_write(ah, 0x1f, AR5K_PHY_SCR);
287 ath5k_hw_reg_write(ah, AR5K_PHY_SLMT_32MHZ, AR5K_PHY_SLMT);
288
289 if (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4))
290 scal = AR5K_PHY_SCAL_32MHZ_2417;
291 else if (ee->ee_is_hb63)
292 scal = AR5K_PHY_SCAL_32MHZ_HB63;
293 else
294 scal = AR5K_PHY_SCAL_32MHZ;
295 ath5k_hw_reg_write(ah, scal, AR5K_PHY_SCAL);
296
297 ath5k_hw_reg_write(ah, AR5K_PHY_SCLOCK_32MHZ, AR5K_PHY_SCLOCK);
298 ath5k_hw_reg_write(ah, AR5K_PHY_SDELAY_32MHZ, AR5K_PHY_SDELAY);
299
300 if ((ah->ah_radio == AR5K_RF5112) ||
301 (ah->ah_radio == AR5K_RF5413) ||
302 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4)))
303 spending = 0x14;
304 else
305 spending = 0x18;
306 ath5k_hw_reg_write(ah, spending, AR5K_PHY_SPENDING);
307
Nick Kossifidisc2975602010-11-23 21:00:37 +0200308 /* Set up tsf increment on each cycle */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200309 AR5K_REG_WRITE_BITS(ah, AR5K_TSF_PARM, AR5K_TSF_PARM_INC, 1);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300310 }
311}
312
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200313
314/*********************\
315* Reset/Sleep control *
316\*********************/
317
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300318/*
319 * Reset chipset
320 */
321static int ath5k_hw_nic_reset(struct ath5k_hw *ah, u32 val)
322{
323 int ret;
324 u32 mask = val ? val : ~0U;
325
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300326 /* Read-and-clear RX Descriptor Pointer*/
327 ath5k_hw_reg_read(ah, AR5K_RXDP);
328
329 /*
330 * Reset the device and wait until success
331 */
332 ath5k_hw_reg_write(ah, val, AR5K_RESET_CTL);
333
334 /* Wait at least 128 PCI clocks */
335 udelay(15);
336
337 if (ah->ah_version == AR5K_AR5210) {
Nick Kossifidis84e463f2008-09-17 03:33:19 +0300338 val &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_DMA
339 | AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_PHY;
340 mask &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_DMA
341 | AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_PHY;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300342 } else {
343 val &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_BASEBAND;
344 mask &= AR5K_RESET_CTL_PCU | AR5K_RESET_CTL_BASEBAND;
345 }
346
347 ret = ath5k_hw_register_timeout(ah, AR5K_RESET_CTL, mask, val, false);
348
349 /*
350 * Reset configuration register (for hw byte-swap). Note that this
351 * is only set for big endian. We do the necessary magic in
352 * AR5K_INIT_CFG.
353 */
354 if ((val & AR5K_RESET_CTL_PCU) == 0)
355 ath5k_hw_reg_write(ah, AR5K_INIT_CFG, AR5K_CFG);
356
357 return ret;
358}
359
360/*
361 * Sleep control
362 */
Pavel Roskin626ede62010-02-18 20:28:02 -0500363static int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode,
364 bool set_chip, u16 sleep_duration)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300365{
366 unsigned int i;
367 u32 staid, data;
368
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300369 staid = ath5k_hw_reg_read(ah, AR5K_STA_ID1);
370
371 switch (mode) {
372 case AR5K_PM_AUTO:
373 staid &= ~AR5K_STA_ID1_DEFAULT_ANTENNA;
374 /* fallthrough */
375 case AR5K_PM_NETWORK_SLEEP:
376 if (set_chip)
377 ath5k_hw_reg_write(ah,
378 AR5K_SLEEP_CTL_SLE_ALLOW |
379 sleep_duration,
380 AR5K_SLEEP_CTL);
381
382 staid |= AR5K_STA_ID1_PWR_SV;
383 break;
384
385 case AR5K_PM_FULL_SLEEP:
386 if (set_chip)
387 ath5k_hw_reg_write(ah, AR5K_SLEEP_CTL_SLE_SLP,
388 AR5K_SLEEP_CTL);
389
390 staid |= AR5K_STA_ID1_PWR_SV;
391 break;
392
393 case AR5K_PM_AWAKE:
394
395 staid &= ~AR5K_STA_ID1_PWR_SV;
396
397 if (!set_chip)
398 goto commit;
399
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300400 data = ath5k_hw_reg_read(ah, AR5K_SLEEP_CTL);
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300401
402 /* If card is down we 'll get 0xffff... so we
403 * need to clean this up before we write the register
404 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300405 if (data & 0xffc00000)
406 data = 0;
407 else
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300408 /* Preserve sleep duration etc */
409 data = data & ~AR5K_SLEEP_CTL_SLE;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300410
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300411 ath5k_hw_reg_write(ah, data | AR5K_SLEEP_CTL_SLE_WAKE,
412 AR5K_SLEEP_CTL);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300413 udelay(15);
414
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300415 for (i = 200; i > 0; i--) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300416 /* Check if the chip did wake up */
417 if ((ath5k_hw_reg_read(ah, AR5K_PCICFG) &
418 AR5K_PCICFG_SPWR_DN) == 0)
419 break;
420
421 /* Wait a bit and retry */
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300422 udelay(50);
423 ath5k_hw_reg_write(ah, data | AR5K_SLEEP_CTL_SLE_WAKE,
424 AR5K_SLEEP_CTL);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300425 }
426
427 /* Fail if the chip didn't wake up */
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300428 if (i == 0)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300429 return -EIO;
430
431 break;
432
433 default:
434 return -EINVAL;
435 }
436
437commit:
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300438 ath5k_hw_reg_write(ah, staid, AR5K_STA_ID1);
439
440 return 0;
441}
442
443/*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300444 * Put device on hold
445 *
446 * Put MAC and Baseband on warm reset and
447 * keep that state (don't clean sleep control
448 * register). After this MAC and Baseband are
449 * disabled and a full reset is needed to come
450 * back. This way we save as much power as possible
Bob Copeland8801df82010-08-21 16:39:02 -0400451 * without putting the card on full sleep.
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300452 */
453int ath5k_hw_on_hold(struct ath5k_hw *ah)
454{
455 struct pci_dev *pdev = ah->ah_sc->pdev;
456 u32 bus_flags;
457 int ret;
458
459 /* Make sure device is awake */
460 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
461 if (ret) {
462 ATH5K_ERR(ah->ah_sc, "failed to wakeup the MAC Chip\n");
463 return ret;
464 }
465
466 /*
467 * Put chipset on warm reset...
468 *
Bob Copeland8801df82010-08-21 16:39:02 -0400469 * Note: putting PCI core on warm reset on PCI-E cards
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300470 * results card to hang and always return 0xffff... so
471 * we ingore that flag for PCI-E cards. On PCI cards
472 * this flag gets cleared after 64 PCI clocks.
473 */
474 bus_flags = (pdev->is_pcie) ? 0 : AR5K_RESET_CTL_PCI;
475
476 if (ah->ah_version == AR5K_AR5210) {
477 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
478 AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_DMA |
479 AR5K_RESET_CTL_PHY | AR5K_RESET_CTL_PCI);
480 mdelay(2);
481 } else {
482 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
483 AR5K_RESET_CTL_BASEBAND | bus_flags);
484 }
485
486 if (ret) {
487 ATH5K_ERR(ah->ah_sc, "failed to put device on warm reset\n");
488 return -EIO;
489 }
490
491 /* ...wakeup again!*/
492 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
493 if (ret) {
494 ATH5K_ERR(ah->ah_sc, "failed to put device on hold\n");
495 return ret;
496 }
497
498 return ret;
499}
500
501/*
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200502 * Bring up MAC + PHY Chips and program PLL
503 * TODO: Half/Quarter rate support
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300504 */
505int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial)
506{
507 struct pci_dev *pdev = ah->ah_sc->pdev;
508 u32 turbo, mode, clock, bus_flags;
509 int ret;
510
511 turbo = 0;
512 mode = 0;
513 clock = 0;
514
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300515 /* Wakeup the device */
516 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
517 if (ret) {
518 ATH5K_ERR(ah->ah_sc, "failed to wakeup the MAC Chip\n");
519 return ret;
520 }
521
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300522 /*
523 * Put chipset on warm reset...
524 *
Bob Copeland8801df82010-08-21 16:39:02 -0400525 * Note: putting PCI core on warm reset on PCI-E cards
Nick Kossifidisedd7fc72009-08-10 03:29:02 +0300526 * results card to hang and always return 0xffff... so
527 * we ingore that flag for PCI-E cards. On PCI cards
528 * this flag gets cleared after 64 PCI clocks.
529 */
530 bus_flags = (pdev->is_pcie) ? 0 : AR5K_RESET_CTL_PCI;
531
532 if (ah->ah_version == AR5K_AR5210) {
533 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
534 AR5K_RESET_CTL_MAC | AR5K_RESET_CTL_DMA |
535 AR5K_RESET_CTL_PHY | AR5K_RESET_CTL_PCI);
536 mdelay(2);
537 } else {
538 ret = ath5k_hw_nic_reset(ah, AR5K_RESET_CTL_PCU |
539 AR5K_RESET_CTL_BASEBAND | bus_flags);
540 }
541
542 if (ret) {
543 ATH5K_ERR(ah->ah_sc, "failed to reset the MAC Chip\n");
544 return -EIO;
545 }
546
547 /* ...wakeup again!...*/
548 ret = ath5k_hw_set_power(ah, AR5K_PM_AWAKE, true, 0);
549 if (ret) {
550 ATH5K_ERR(ah->ah_sc, "failed to resume the MAC Chip\n");
551 return ret;
552 }
553
554 /* ...clear reset control register and pull device out of
555 * warm reset */
556 if (ath5k_hw_nic_reset(ah, 0)) {
557 ATH5K_ERR(ah->ah_sc, "failed to warm reset the MAC Chip\n");
558 return -EIO;
559 }
560
561 /* On initialization skip PLL programming since we don't have
562 * a channel / mode set yet */
563 if (initial)
564 return 0;
565
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300566 if (ah->ah_version != AR5K_AR5210) {
567 /*
568 * Get channel mode flags
569 */
570
571 if (ah->ah_radio >= AR5K_RF5112) {
572 mode = AR5K_PHY_MODE_RAD_RF5112;
573 clock = AR5K_PHY_PLL_RF5112;
574 } else {
575 mode = AR5K_PHY_MODE_RAD_RF5111; /*Zero*/
576 clock = AR5K_PHY_PLL_RF5111; /*Zero*/
577 }
578
579 if (flags & CHANNEL_2GHZ) {
580 mode |= AR5K_PHY_MODE_FREQ_2GHZ;
581 clock |= AR5K_PHY_PLL_44MHZ;
582
583 if (flags & CHANNEL_CCK) {
584 mode |= AR5K_PHY_MODE_MOD_CCK;
585 } else if (flags & CHANNEL_OFDM) {
586 /* XXX Dynamic OFDM/CCK is not supported by the
587 * AR5211 so we set MOD_OFDM for plain g (no
588 * CCK headers) operation. We need to test
589 * this, 5211 might support ofdm-only g after
590 * all, there are also initial register values
591 * in the code for g mode (see initvals.c). */
592 if (ah->ah_version == AR5K_AR5211)
593 mode |= AR5K_PHY_MODE_MOD_OFDM;
594 else
595 mode |= AR5K_PHY_MODE_MOD_DYN;
596 } else {
597 ATH5K_ERR(ah->ah_sc,
598 "invalid radio modulation mode\n");
599 return -EINVAL;
600 }
601 } else if (flags & CHANNEL_5GHZ) {
602 mode |= AR5K_PHY_MODE_FREQ_5GHZ;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200603
604 if (ah->ah_radio == AR5K_RF5413)
Pavel Roskin807e3732009-03-27 17:47:27 -0400605 clock = AR5K_PHY_PLL_40MHZ_5413;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200606 else
607 clock |= AR5K_PHY_PLL_40MHZ;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300608
609 if (flags & CHANNEL_OFDM)
610 mode |= AR5K_PHY_MODE_MOD_OFDM;
611 else {
612 ATH5K_ERR(ah->ah_sc,
613 "invalid radio modulation mode\n");
614 return -EINVAL;
615 }
616 } else {
617 ATH5K_ERR(ah->ah_sc, "invalid radio frequency mode\n");
618 return -EINVAL;
619 }
620
621 if (flags & CHANNEL_TURBO)
622 turbo = AR5K_PHY_TURBO_MODE | AR5K_PHY_TURBO_SHORT;
623 } else { /* Reset the device */
624
625 /* ...enable Atheros turbo mode if requested */
626 if (flags & CHANNEL_TURBO)
627 ath5k_hw_reg_write(ah, AR5K_PHY_TURBO_MODE,
628 AR5K_PHY_TURBO);
629 }
630
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300631 if (ah->ah_version != AR5K_AR5210) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300632
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200633 /* ...update PLL if needed */
634 if (ath5k_hw_reg_read(ah, AR5K_PHY_PLL) != clock) {
635 ath5k_hw_reg_write(ah, clock, AR5K_PHY_PLL);
636 udelay(300);
637 }
638
639 /* ...set the PHY operating mode */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300640 ath5k_hw_reg_write(ah, mode, AR5K_PHY_MODE);
641 ath5k_hw_reg_write(ah, turbo, AR5K_PHY_TURBO);
642 }
643
644 return 0;
645}
646
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200647
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200648/**************************************\
649* Post-initvals register modifications *
650\**************************************/
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200651
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200652/* TODO: Half/Quarter rate */
653static void ath5k_hw_tweak_initval_settings(struct ath5k_hw *ah,
654 struct ieee80211_channel *channel)
655{
656 if (ah->ah_version == AR5K_AR5212 &&
657 ah->ah_phy_revision >= AR5K_SREV_PHY_5212A) {
658
659 /* Setup ADC control */
660 ath5k_hw_reg_write(ah,
661 (AR5K_REG_SM(2,
662 AR5K_PHY_ADC_CTL_INBUFGAIN_OFF) |
663 AR5K_REG_SM(2,
664 AR5K_PHY_ADC_CTL_INBUFGAIN_ON) |
665 AR5K_PHY_ADC_CTL_PWD_DAC_OFF |
666 AR5K_PHY_ADC_CTL_PWD_ADC_OFF),
667 AR5K_PHY_ADC_CTL);
668
669
670
671 /* Disable barker RSSI threshold */
672 AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_DAG_CCK_CTL,
673 AR5K_PHY_DAG_CCK_CTL_EN_RSSI_THR);
674
675 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DAG_CCK_CTL,
676 AR5K_PHY_DAG_CCK_CTL_RSSI_THR, 2);
677
678 /* Set the mute mask */
679 ath5k_hw_reg_write(ah, 0x0000000f, AR5K_SEQ_MASK);
680 }
681
682 /* Clear PHY_BLUETOOTH to allow RX_CLEAR line debug */
683 if (ah->ah_phy_revision >= AR5K_SREV_PHY_5212B)
684 ath5k_hw_reg_write(ah, 0, AR5K_PHY_BLUETOOTH);
685
686 /* Enable DCU double buffering */
687 if (ah->ah_phy_revision > AR5K_SREV_PHY_5212B)
688 AR5K_REG_DISABLE_BITS(ah, AR5K_TXCFG,
689 AR5K_TXCFG_DCU_DBL_BUF_DIS);
690
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200691 /* Set fast ADC */
692 if ((ah->ah_radio == AR5K_RF5413) ||
693 (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4))) {
694 u32 fast_adc = true;
695
696 if (channel->center_freq == 2462 ||
697 channel->center_freq == 2467)
698 fast_adc = 0;
699
700 /* Only update if needed */
701 if (ath5k_hw_reg_read(ah, AR5K_PHY_FAST_ADC) != fast_adc)
702 ath5k_hw_reg_write(ah, fast_adc,
703 AR5K_PHY_FAST_ADC);
704 }
705
706 /* Fix for first revision of the RF5112 RF chipset */
707 if (ah->ah_radio == AR5K_RF5112 &&
708 ah->ah_radio_5ghz_revision <
709 AR5K_SREV_RAD_5112A) {
710 u32 data;
711 ath5k_hw_reg_write(ah, AR5K_PHY_CCKTXCTL_WORLD,
712 AR5K_PHY_CCKTXCTL);
713 if (channel->hw_value & CHANNEL_5GHZ)
714 data = 0xffb81020;
715 else
716 data = 0xffb80d20;
717 ath5k_hw_reg_write(ah, data, AR5K_PHY_FRAME_CTL);
718 }
719
Nick Kossifidis325089a2010-11-23 21:02:20 +0200720 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200721 /* Clear QCU/DCU clock gating register */
722 ath5k_hw_reg_write(ah, 0, AR5K_QCUDCU_CLKGT);
723 /* Set DAC/ADC delays */
Nick Kossifidis325089a2010-11-23 21:02:20 +0200724 ath5k_hw_reg_write(ah, AR5K_PHY_SCAL_32MHZ_5311,
725 AR5K_PHY_SCAL);
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200726 /* Enable PCU FIFO corruption ECO */
727 AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW_5211,
728 AR5K_DIAG_SW_ECO_ENABLE);
729 }
Nick Kossifidisb4050862010-11-23 21:04:43 +0200730
731 if (ah->ah_bwmode) {
732 /* Increase PHY switch and AGC settling time
733 * on turbo mode (ath5k_hw_commit_eeprom_settings
734 * will override settling time if available) */
735 if (ah->ah_bwmode == AR5K_BWMODE_40MHZ) {
736
737 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
738 AR5K_PHY_SETTLING_AGC,
739 AR5K_AGC_SETTLING_TURBO);
740
741 /* XXX: Initvals indicate we only increase
742 * switch time on AR5212, 5211 and 5210
743 * only change agc time (bug?) */
744 if (ah->ah_version == AR5K_AR5212)
745 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
746 AR5K_PHY_SETTLING_SWITCH,
747 AR5K_SWITCH_SETTLING_TURBO);
748
749 if (ah->ah_version == AR5K_AR5210) {
750 /* Set Frame Control Register */
751 ath5k_hw_reg_write(ah,
752 (AR5K_PHY_FRAME_CTL_INI |
753 AR5K_PHY_TURBO_MODE |
754 AR5K_PHY_TURBO_SHORT | 0x2020),
755 AR5K_PHY_FRAME_CTL_5210);
756 }
757 /* On 5413 PHY force window length for half/quarter rate*/
758 } else if ((ah->ah_mac_srev >= AR5K_SREV_AR5424) &&
759 (ah->ah_mac_srev <= AR5K_SREV_AR5414)) {
760 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_FRAME_CTL_5211,
761 AR5K_PHY_FRAME_CTL_WIN_LEN,
762 3);
763 }
764 } else if (ah->ah_version == AR5K_AR5210) {
765 /* Set Frame Control Register for normal operation */
766 ath5k_hw_reg_write(ah, (AR5K_PHY_FRAME_CTL_INI | 0x1020),
767 AR5K_PHY_FRAME_CTL_5210);
768 }
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200769}
770
771static void ath5k_hw_commit_eeprom_settings(struct ath5k_hw *ah,
Bruno Randolf0ca74022010-06-07 13:11:30 +0900772 struct ieee80211_channel *channel, u8 ee_mode)
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200773{
774 struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200775 s16 cck_ofdm_pwr_delta;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200776
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200777 /* TODO: Add support for AR5210 EEPROM */
778 if (ah->ah_version == AR5K_AR5210)
779 return;
780
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200781 /* Adjust power delta for channel 14 */
782 if (channel->center_freq == 2484)
783 cck_ofdm_pwr_delta =
784 ((ee->ee_cck_ofdm_power_delta -
785 ee->ee_scaled_cck_delta) * 2) / 10;
786 else
787 cck_ofdm_pwr_delta =
788 (ee->ee_cck_ofdm_power_delta * 2) / 10;
789
790 /* Set CCK to OFDM power delta on tx power
791 * adjustment register */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200792 if (ah->ah_phy_revision >= AR5K_SREV_PHY_5212A) {
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200793 if (channel->hw_value == CHANNEL_G)
794 ath5k_hw_reg_write(ah,
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200795 AR5K_REG_SM((ee->ee_cck_ofdm_gain_delta * -1),
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200796 AR5K_PHY_TX_PWR_ADJ_CCK_GAIN_DELTA) |
797 AR5K_REG_SM((cck_ofdm_pwr_delta * -1),
798 AR5K_PHY_TX_PWR_ADJ_CCK_PCDAC_INDEX),
799 AR5K_PHY_TX_PWR_ADJ);
800 else
801 ath5k_hw_reg_write(ah, 0, AR5K_PHY_TX_PWR_ADJ);
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200802 } else {
803 /* For older revs we scale power on sw during tx power
804 * setup */
805 ah->ah_txpower.txp_cck_ofdm_pwr_delta = cck_ofdm_pwr_delta;
806 ah->ah_txpower.txp_cck_ofdm_gainf_delta =
807 ee->ee_cck_ofdm_gain_delta;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200808 }
809
Bruno Randolf0ca74022010-06-07 13:11:30 +0900810 /* XXX: necessary here? is called from ath5k_hw_set_antenna_mode()
811 * too */
812 ath5k_hw_set_antenna_switch(ah, ee_mode);
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200813
814 /* Noise floor threshold */
815 ath5k_hw_reg_write(ah,
816 AR5K_PHY_NF_SVAL(ee->ee_noise_floor_thr[ee_mode]),
817 AR5K_PHY_NFTHRES);
818
819 if ((channel->hw_value & CHANNEL_TURBO) &&
820 (ah->ah_ee_version >= AR5K_EEPROM_VERSION_5_0)) {
821 /* Switch settling time (Turbo) */
822 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
823 AR5K_PHY_SETTLING_SWITCH,
824 ee->ee_switch_settling_turbo[ee_mode]);
825
826 /* Tx/Rx attenuation (Turbo) */
827 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN,
828 AR5K_PHY_GAIN_TXRX_ATTEN,
829 ee->ee_atn_tx_rx_turbo[ee_mode]);
830
831 /* ADC/PGA desired size (Turbo) */
832 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
833 AR5K_PHY_DESIRED_SIZE_ADC,
834 ee->ee_adc_desired_size_turbo[ee_mode]);
835
836 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
837 AR5K_PHY_DESIRED_SIZE_PGA,
838 ee->ee_pga_desired_size_turbo[ee_mode]);
839
840 /* Tx/Rx margin (Turbo) */
841 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN_2GHZ,
842 AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX,
843 ee->ee_margin_tx_rx_turbo[ee_mode]);
844
845 } else {
846 /* Switch settling time */
847 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_SETTLING,
848 AR5K_PHY_SETTLING_SWITCH,
849 ee->ee_switch_settling[ee_mode]);
850
851 /* Tx/Rx attenuation */
852 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN,
853 AR5K_PHY_GAIN_TXRX_ATTEN,
854 ee->ee_atn_tx_rx[ee_mode]);
855
856 /* ADC/PGA desired size */
857 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
858 AR5K_PHY_DESIRED_SIZE_ADC,
859 ee->ee_adc_desired_size[ee_mode]);
860
861 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_DESIRED_SIZE,
862 AR5K_PHY_DESIRED_SIZE_PGA,
863 ee->ee_pga_desired_size[ee_mode]);
864
865 /* Tx/Rx margin */
866 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_1)
867 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_GAIN_2GHZ,
868 AR5K_PHY_GAIN_2GHZ_MARGIN_TXRX,
869 ee->ee_margin_tx_rx[ee_mode]);
870 }
871
872 /* XPA delays */
873 ath5k_hw_reg_write(ah,
874 (ee->ee_tx_end2xpa_disable[ee_mode] << 24) |
875 (ee->ee_tx_end2xpa_disable[ee_mode] << 16) |
876 (ee->ee_tx_frm2xpa_enable[ee_mode] << 8) |
877 (ee->ee_tx_frm2xpa_enable[ee_mode]), AR5K_PHY_RF_CTL4);
878
879 /* XLNA delay */
880 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RF_CTL3,
881 AR5K_PHY_RF_CTL3_TXE2XLNA_ON,
882 ee->ee_tx_end2xlna_enable[ee_mode]);
883
884 /* Thresh64 (ANI) */
885 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_NF,
886 AR5K_PHY_NF_THRESH62,
887 ee->ee_thr_62[ee_mode]);
888
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200889 /* False detect backoff for channels
890 * that have spur noise. Write the new
891 * cyclic power RSSI threshold. */
892 if (ath5k_hw_chan_has_spur_noise(ah, channel))
893 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_OFDM_SELFCORR,
894 AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1,
895 AR5K_INIT_CYCRSSI_THR1 +
896 ee->ee_false_detect[ee_mode]);
897 else
898 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_OFDM_SELFCORR,
899 AR5K_PHY_OFDM_SELFCORR_CYPWR_THR1,
900 AR5K_INIT_CYCRSSI_THR1);
901
Bruno Randolf5f13bfa2010-03-09 16:56:10 +0900902 /* I/Q correction (set enable bit last to match HAL sources) */
903 /* TODO: Per channel i/q infos ? */
904 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_4_0) {
905 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_I_COFF,
906 ee->ee_i_cal[ee_mode]);
907 AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_Q_COFF,
908 ee->ee_q_cal[ee_mode]);
909 AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_ENABLE);
910 }
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200911
912 /* Heavy clipping -disable for now */
913 if (ah->ah_ee_version >= AR5K_EEPROM_VERSION_5_1)
914 ath5k_hw_reg_write(ah, 0, AR5K_PHY_HEAVY_CLIP_ENABLE);
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200915}
916
Nick Kossifidis9320b5c42010-11-23 20:36:45 +0200917
918/*********************\
919* Main reset function *
920\*********************/
921
Johannes Berg05c914f2008-09-11 00:01:58 +0200922int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300923 struct ieee80211_channel *channel, bool change_channel)
924{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -0700925 struct ath_common *common = ath5k_hw_common(ah);
Bruno Randolf20fbed22010-06-07 13:11:35 +0900926 u32 s_seq[10], s_led[3], staid1_flags, tsf_up, tsf_lo;
Bruno Randolf0ca74022010-06-07 13:11:30 +0900927 u8 mode, freq, ee_mode;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200928 int i, ret;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300929
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300930 ee_mode = 0;
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200931 staid1_flags = 0;
932 tsf_up = 0;
933 tsf_lo = 0;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300934 freq = 0;
935 mode = 0;
936
Nick Kossifidisc2975602010-11-23 21:00:37 +0200937
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300938 /*
Nick Kossifidise088f232010-11-23 20:43:18 +0200939 * Stop PCU
940 */
941 ath5k_hw_stop_rx_pcu(ah);
942
943 /*
Nick Kossifidisd41174f2010-11-23 20:41:15 +0200944 * Stop DMA
945 *
946 * Note: If DMA didn't stop continue
947 * since only a reset will fix it.
948 */
949 ath5k_hw_dma_stop(ah);
950
951 /*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300952 * Save some registers before a reset
953 */
954 /*DCU/Antenna selection not available on 5210*/
955 if (ah->ah_version != AR5K_AR5210) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300956
957 switch (channel->hw_value & CHANNEL_MODES) {
958 case CHANNEL_A:
959 mode = AR5K_MODE_11A;
960 freq = AR5K_INI_RFGAIN_5GHZ;
961 ee_mode = AR5K_EEPROM_MODE_11A;
962 break;
963 case CHANNEL_G:
964 mode = AR5K_MODE_11G;
965 freq = AR5K_INI_RFGAIN_2GHZ;
966 ee_mode = AR5K_EEPROM_MODE_11G;
967 break;
968 case CHANNEL_B:
969 mode = AR5K_MODE_11B;
970 freq = AR5K_INI_RFGAIN_2GHZ;
971 ee_mode = AR5K_EEPROM_MODE_11B;
972 break;
973 case CHANNEL_T:
974 mode = AR5K_MODE_11A_TURBO;
975 freq = AR5K_INI_RFGAIN_5GHZ;
976 ee_mode = AR5K_EEPROM_MODE_11A;
977 break;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300978 case CHANNEL_TG:
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200979 if (ah->ah_version == AR5K_AR5211) {
980 ATH5K_ERR(ah->ah_sc,
981 "TurboG mode not available on 5211");
982 return -EINVAL;
983 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300984 mode = AR5K_MODE_11G_TURBO;
985 freq = AR5K_INI_RFGAIN_2GHZ;
986 ee_mode = AR5K_EEPROM_MODE_11G;
987 break;
988 case CHANNEL_XR:
989 if (ah->ah_version == AR5K_AR5211) {
990 ATH5K_ERR(ah->ah_sc,
991 "XR mode not available on 5211");
992 return -EINVAL;
993 }
994 mode = AR5K_MODE_XR;
995 freq = AR5K_INI_RFGAIN_5GHZ;
996 ee_mode = AR5K_EEPROM_MODE_11A;
997 break;
998 default:
999 ATH5K_ERR(ah->ah_sc,
1000 "invalid channel: %d\n", channel->center_freq);
1001 return -EINVAL;
1002 }
1003
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001004 if (change_channel) {
1005 /*
1006 * Save frame sequence count
1007 * For revs. after Oahu, only save
1008 * seq num for DCU 0 (Global seq num)
1009 */
1010 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
1011
1012 for (i = 0; i < 10; i++)
1013 s_seq[i] = ath5k_hw_reg_read(ah,
1014 AR5K_QUEUE_DCU_SEQNUM(i));
1015
1016 } else {
1017 s_seq[0] = ath5k_hw_reg_read(ah,
1018 AR5K_QUEUE_DCU_SEQNUM(0));
1019 }
1020
Bob Copelanda180a132010-08-15 13:03:12 -04001021 /* TSF accelerates on AR5211 during reset
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001022 * As a workaround save it here and restore
1023 * it later so that it's back in time after
1024 * reset. This way it'll get re-synced on the
1025 * next beacon without breaking ad-hoc.
1026 *
1027 * On AR5212 TSF is almost preserved across a
1028 * reset so it stays back in time anyway and
1029 * we don't have to save/restore it.
1030 *
1031 * XXX: Since this breaks power saving we have
1032 * to disable power saving until we receive the
1033 * next beacon, so we can resync beacon timers */
1034 if (ah->ah_version == AR5K_AR5211) {
1035 tsf_up = ath5k_hw_reg_read(ah, AR5K_TSF_U32);
1036 tsf_lo = ath5k_hw_reg_read(ah, AR5K_TSF_L32);
1037 }
1038 }
1039
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001040 if (ah->ah_version == AR5K_AR5212) {
1041 /* Restore normal 32/40MHz clock operation
1042 * to avoid register access delay on certain
1043 * PHY registers */
1044 ath5k_hw_set_sleep_clock(ah, false);
1045
1046 /* Since we are going to write rf buffer
1047 * check if we have any pending gain_F
1048 * optimization settings */
1049 if (change_channel && ah->ah_rf_banks != NULL)
1050 ath5k_hw_gainf_calibrate(ah);
1051 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001052 }
1053
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001054 /*GPIOs*/
1055 s_led[0] = ath5k_hw_reg_read(ah, AR5K_PCICFG) &
1056 AR5K_PCICFG_LEDSTATE;
1057 s_led[1] = ath5k_hw_reg_read(ah, AR5K_GPIOCR);
1058 s_led[2] = ath5k_hw_reg_read(ah, AR5K_GPIODO);
Nick Kossifidisa406c132009-02-09 06:08:51 +02001059
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001060 /* AR5K_STA_ID1 flags, only preserve antenna
1061 * settings and ack/cts rate mode */
1062 staid1_flags = ath5k_hw_reg_read(ah, AR5K_STA_ID1) &
1063 (AR5K_STA_ID1_DEFAULT_ANTENNA |
1064 AR5K_STA_ID1_DESC_ANTENNA |
1065 AR5K_STA_ID1_RTS_DEF_ANTENNA |
1066 AR5K_STA_ID1_ACKCTS_6MB |
1067 AR5K_STA_ID1_BASE_RATE_11B |
1068 AR5K_STA_ID1_SELFGEN_DEF_ANT);
1069
1070 /* Wakeup the device */
1071 ret = ath5k_hw_nic_wakeup(ah, channel->hw_value, false);
1072 if (ret)
1073 return ret;
1074
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001075 /* PHY access enable */
1076 if (ah->ah_mac_srev >= AR5K_SREV_AR5211)
1077 ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
1078 else
1079 ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ | 0x40,
1080 AR5K_PHY(0));
1081
1082 /* Write initial settings */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001083 ret = ath5k_hw_write_initvals(ah, mode, change_channel);
1084 if (ret)
1085 return ret;
1086
Nick Kossifidisc2975602010-11-23 21:00:37 +02001087 /* Initialize core clock settings */
1088 ath5k_hw_init_core_clock(ah);
1089
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001090 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001091 * Tweak initval settings for revised
1092 * chipsets and add some more config
1093 * bits
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001094 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001095 ath5k_hw_tweak_initval_settings(ah, channel);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001096
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001097 /* Commit values from EEPROM */
1098 ath5k_hw_commit_eeprom_settings(ah, channel, ee_mode);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001099
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001100
1101 /*
1102 * Restore saved values
1103 */
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001104
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001105 /*DCU/Antenna selection not available on 5210*/
1106 if (ah->ah_version != AR5K_AR5210) {
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001107
1108 if (change_channel) {
1109 if (ah->ah_mac_srev < AR5K_SREV_AR5211) {
1110 for (i = 0; i < 10; i++)
1111 ath5k_hw_reg_write(ah, s_seq[i],
1112 AR5K_QUEUE_DCU_SEQNUM(i));
1113 } else {
1114 ath5k_hw_reg_write(ah, s_seq[0],
1115 AR5K_QUEUE_DCU_SEQNUM(0));
1116 }
1117
1118
1119 if (ah->ah_version == AR5K_AR5211) {
1120 ath5k_hw_reg_write(ah, tsf_up, AR5K_TSF_U32);
1121 ath5k_hw_reg_write(ah, tsf_lo, AR5K_TSF_L32);
1122 }
1123 }
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001124 }
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001125
1126 /* Ledstate */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001127 AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, s_led[0]);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001128
1129 /* Gpio settings */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001130 ath5k_hw_reg_write(ah, s_led[1], AR5K_GPIOCR);
1131 ath5k_hw_reg_write(ah, s_led[2], AR5K_GPIODO);
1132
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001133 /* Restore sta_id flags and preserve our mac address*/
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001134 ath5k_hw_reg_write(ah,
1135 get_unaligned_le32(common->macaddr),
1136 AR5K_STA_ID0);
1137 ath5k_hw_reg_write(ah,
Luis R. Rodriguez91b9eb82009-10-06 20:44:30 -04001138 staid1_flags | get_unaligned_le16(common->macaddr + 4),
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001139 AR5K_STA_ID1);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001140
1141
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001142 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001143 * Initialize PCU
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001144 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001145 ath5k_hw_pcu_init(ah, op_mode, mode);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001146
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001147 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001148 * Initialize PHY
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001149 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001150 ret = ath5k_hw_phy_init(ah, channel, mode, ee_mode, freq);
1151 if (ret) {
1152 ATH5K_ERR(ah->ah_sc,
1153 "failed to initialize PHY (%i) !\n", ret);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001154 return ret;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001155 }
1156
1157 /*
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001158 * Configure QCUs/DCUs
1159 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001160 ret = ath5k_hw_init_queues(ah);
1161 if (ret)
1162 return ret;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001163
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001164
1165 /*
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001166 * Initialize DMA/Interrupts
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001167 */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001168 ath5k_hw_dma_init(ah);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001169
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001170
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001171 /* Enable 32KHz clock function for AR5212+ chips
1172 * Set clocks to 32KHz operation and use an
1173 * external 32KHz crystal when sleeping if one
1174 * exists */
Bob Copeland5d6ce622010-01-20 23:51:03 -05001175 if (ah->ah_version == AR5K_AR5212 &&
Bruno Randolfccfe5552010-03-09 16:55:38 +09001176 op_mode != NL80211_IFTYPE_AP)
Bob Copeland5d6ce622010-01-20 23:51:03 -05001177 ath5k_hw_set_sleep_clock(ah, true);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001178
1179 /*
Bruno Randolfa3b980f2010-03-09 16:55:33 +09001180 * Disable beacons and reset the TSF
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001181 */
Bruno Randolfa3b980f2010-03-09 16:55:33 +09001182 AR5K_REG_DISABLE_BITS(ah, AR5K_BEACON, AR5K_BEACON_ENABLE);
1183 ath5k_hw_reset_tsf(ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001184 return 0;
1185}