blob: 76033c509d357bb56f9fafab3492a69201d11bba [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005-2006 Stephane Marchesin
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
25#include "drmP.h"
26#include "drm.h"
27#include "nouveau_drv.h"
28#include "nouveau_drm.h"
29#include "nouveau_dma.h"
30
31static int
32nouveau_channel_pushbuf_ctxdma_init(struct nouveau_channel *chan)
33{
34 struct drm_device *dev = chan->dev;
35 struct drm_nouveau_private *dev_priv = dev->dev_private;
36 struct nouveau_bo *pb = chan->pushbuf_bo;
37 struct nouveau_gpuobj *pushbuf = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038 int ret;
39
Ben Skeggsd87897d2010-02-12 11:11:54 +100040 if (dev_priv->card_type >= NV_50) {
41 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
42 dev_priv->vm_end, NV_DMA_ACCESS_RO,
43 NV_DMA_TARGET_AGP, &pushbuf);
44 chan->pushbuf_base = pb->bo.offset;
45 } else
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 if (pb->bo.mem.mem_type == TTM_PL_TT) {
47 ret = nouveau_gpuobj_gart_dma_new(chan, 0,
48 dev_priv->gart_info.aper_size,
49 NV_DMA_ACCESS_RO, &pushbuf,
50 NULL);
Ben Skeggsd961db72010-08-05 10:48:18 +100051 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100052 } else
53 if (dev_priv->card_type != NV_04) {
54 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
55 dev_priv->fb_available_size,
56 NV_DMA_ACCESS_RO,
57 NV_DMA_TARGET_VIDMEM, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100058 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100059 } else {
60 /* NV04 cmdbuf hack, from original ddx.. not sure of it's
61 * exact reason for existing :) PCI access to cmdbuf in
62 * VRAM.
63 */
64 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
Jordan Crouse01d73a62010-05-27 13:40:24 -060065 pci_resource_start(dev->pdev,
66 1),
Ben Skeggs6ee73862009-12-11 19:24:15 +100067 dev_priv->fb_available_size,
68 NV_DMA_ACCESS_RO,
69 NV_DMA_TARGET_PCI, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100070 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 }
72
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100073 nouveau_gpuobj_ref(pushbuf, &chan->pushbuf);
74 nouveau_gpuobj_ref(NULL, &pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 return 0;
76}
77
78static struct nouveau_bo *
79nouveau_channel_user_pushbuf_alloc(struct drm_device *dev)
80{
81 struct nouveau_bo *pushbuf = NULL;
82 int location, ret;
83
84 if (nouveau_vram_pushbuf)
85 location = TTM_PL_FLAG_VRAM;
86 else
87 location = TTM_PL_FLAG_TT;
88
89 ret = nouveau_bo_new(dev, NULL, 65536, 0, location, 0, 0x0000, false,
90 true, &pushbuf);
91 if (ret) {
92 NV_ERROR(dev, "error allocating DMA push buffer: %d\n", ret);
93 return NULL;
94 }
95
96 ret = nouveau_bo_pin(pushbuf, location);
97 if (ret) {
98 NV_ERROR(dev, "error pinning DMA push buffer: %d\n", ret);
99 nouveau_bo_ref(NULL, &pushbuf);
100 return NULL;
101 }
102
103 return pushbuf;
104}
105
106/* allocates and initializes a fifo for user space consumption */
107int
108nouveau_channel_alloc(struct drm_device *dev, struct nouveau_channel **chan_ret,
109 struct drm_file *file_priv,
Ben Skeggscff5c132010-10-06 16:16:59 +1000110 uint32_t vram_handle, uint32_t gart_handle)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000111{
112 struct drm_nouveau_private *dev_priv = dev->dev_private;
113 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
114 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
115 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000116 unsigned long flags;
117 int user, ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118
Ben Skeggscff5c132010-10-06 16:16:59 +1000119 /* allocate and lock channel structure */
120 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
121 if (!chan)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000122 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000123 chan->dev = dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 chan->file_priv = file_priv;
125 chan->vram_handle = vram_handle;
Ben Skeggscff5c132010-10-06 16:16:59 +1000126 chan->gart_handle = gart_handle;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200128 kref_init(&chan->ref);
129 atomic_set(&chan->users, 1);
Ben Skeggscff5c132010-10-06 16:16:59 +1000130 mutex_init(&chan->mutex);
131 mutex_lock(&chan->mutex);
132
133 /* allocate hw channel id */
134 spin_lock_irqsave(&dev_priv->channels.lock, flags);
135 for (chan->id = 0; chan->id < pfifo->channels; chan->id++) {
136 if (!dev_priv->channels.ptr[chan->id]) {
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200137 nouveau_channel_ref(chan, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000138 break;
139 }
140 }
141 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
142
143 if (chan->id == pfifo->channels) {
144 mutex_unlock(&chan->mutex);
145 kfree(chan);
146 return -ENODEV;
147 }
148
149 NV_DEBUG(dev, "initialising channel %d\n", chan->id);
150 INIT_LIST_HEAD(&chan->nvsw.vbl_wait);
151 INIT_LIST_HEAD(&chan->fence.pending);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152
153 /* Allocate DMA push buffer */
154 chan->pushbuf_bo = nouveau_channel_user_pushbuf_alloc(dev);
155 if (!chan->pushbuf_bo) {
156 ret = -ENOMEM;
157 NV_ERROR(dev, "pushbuf %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000158 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000159 return ret;
160 }
161
Ben Skeggs75c99da2010-01-08 10:57:39 +1000162 nouveau_dma_pre_init(chan);
163
Ben Skeggs6ee73862009-12-11 19:24:15 +1000164 /* Locate channel's user control regs */
165 if (dev_priv->card_type < NV_40)
Ben Skeggscff5c132010-10-06 16:16:59 +1000166 user = NV03_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000167 else
168 if (dev_priv->card_type < NV_50)
Ben Skeggscff5c132010-10-06 16:16:59 +1000169 user = NV40_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000170 else
Ben Skeggscff5c132010-10-06 16:16:59 +1000171 user = NV50_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000172
173 chan->user = ioremap(pci_resource_start(dev->pdev, 0) + user,
174 PAGE_SIZE);
175 if (!chan->user) {
176 NV_ERROR(dev, "ioremap of regs failed.\n");
Ben Skeggscff5c132010-10-06 16:16:59 +1000177 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000178 return -ENOMEM;
179 }
180 chan->user_put = 0x40;
181 chan->user_get = 0x44;
182
183 /* Allocate space for per-channel fixed notifier memory */
184 ret = nouveau_notifier_init_channel(chan);
185 if (ret) {
186 NV_ERROR(dev, "ntfy %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000187 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 return ret;
189 }
190
191 /* Setup channel's default objects */
Ben Skeggscff5c132010-10-06 16:16:59 +1000192 ret = nouveau_gpuobj_channel_init(chan, vram_handle, gart_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193 if (ret) {
194 NV_ERROR(dev, "gpuobj %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000195 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000196 return ret;
197 }
198
199 /* Create a dma object for the push buffer */
200 ret = nouveau_channel_pushbuf_ctxdma_init(chan);
201 if (ret) {
202 NV_ERROR(dev, "pbctxdma %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000203 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 return ret;
205 }
206
207 /* disable the fifo caches */
208 pfifo->reassign(dev, false);
209
210 /* Create a graphics context for new channel */
211 ret = pgraph->create_context(chan);
212 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000213 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000214 return ret;
215 }
216
217 /* Construct inital RAMFC for new channel */
218 ret = pfifo->create_context(chan);
219 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000220 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000221 return ret;
222 }
223
224 pfifo->reassign(dev, true);
225
226 ret = nouveau_dma_init(chan);
227 if (!ret)
Francisco Jerez27307232010-09-21 18:57:11 +0200228 ret = nouveau_fence_channel_init(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000229 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000230 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 return ret;
232 }
233
234 nouveau_debugfs_channel_init(chan);
235
Ben Skeggscff5c132010-10-06 16:16:59 +1000236 NV_DEBUG(dev, "channel %d initialised\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 *chan_ret = chan;
238 return 0;
239}
240
Ben Skeggscff5c132010-10-06 16:16:59 +1000241struct nouveau_channel *
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200242nouveau_channel_get_unlocked(struct nouveau_channel *ref)
243{
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200244 struct nouveau_channel *chan = NULL;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200245
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200246 if (likely(ref && atomic_inc_not_zero(&ref->users)))
247 nouveau_channel_ref(ref, &chan);
248
249 return chan;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200250}
251
252struct nouveau_channel *
Ben Skeggscff5c132010-10-06 16:16:59 +1000253nouveau_channel_get(struct drm_device *dev, struct drm_file *file_priv, int id)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000254{
Ben Skeggscff5c132010-10-06 16:16:59 +1000255 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200256 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000257 unsigned long flags;
258
259 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200260 chan = nouveau_channel_get_unlocked(dev_priv->channels.ptr[id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000261 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
262
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200263 if (unlikely(!chan))
264 return ERR_PTR(-EINVAL);
265
266 if (unlikely(file_priv && chan->file_priv != file_priv)) {
267 nouveau_channel_put_unlocked(&chan);
268 return ERR_PTR(-EINVAL);
269 }
270
Ben Skeggscff5c132010-10-06 16:16:59 +1000271 mutex_lock(&chan->mutex);
272 return chan;
273}
274
275void
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200276nouveau_channel_put_unlocked(struct nouveau_channel **pchan)
Ben Skeggscff5c132010-10-06 16:16:59 +1000277{
278 struct nouveau_channel *chan = *pchan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000279 struct drm_device *dev = chan->dev;
280 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000281 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggscff5c132010-10-06 16:16:59 +1000282 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000283 unsigned long flags;
284 int ret;
285
Ben Skeggscff5c132010-10-06 16:16:59 +1000286 /* decrement the refcount, and we're done if there's still refs */
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200287 if (likely(!atomic_dec_and_test(&chan->users))) {
288 nouveau_channel_ref(NULL, pchan);
Ben Skeggscff5c132010-10-06 16:16:59 +1000289 return;
290 }
291
292 /* noone wants the channel anymore */
293 NV_DEBUG(dev, "freeing channel %d\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000294 nouveau_debugfs_channel_fini(chan);
295
Ben Skeggscff5c132010-10-06 16:16:59 +1000296 /* give it chance to idle */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 nouveau_fence_update(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298 if (chan->fence.sequence != chan->fence.sequence_ack) {
299 struct nouveau_fence *fence = NULL;
300
301 ret = nouveau_fence_new(chan, &fence, true);
302 if (ret == 0) {
303 ret = nouveau_fence_wait(fence, NULL, false, false);
304 nouveau_fence_unref((void *)&fence);
305 }
306
307 if (ret)
308 NV_ERROR(dev, "Failed to idle channel %d.\n", chan->id);
309 }
310
Ben Skeggscff5c132010-10-06 16:16:59 +1000311 /* ensure all outstanding fences are signaled. they should be if the
Ben Skeggs6ee73862009-12-11 19:24:15 +1000312 * above attempts at idling were OK, but if we failed this'll tell TTM
313 * we're done with the buffers.
314 */
Francisco Jerez27307232010-09-21 18:57:11 +0200315 nouveau_fence_channel_fini(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316
Ben Skeggscff5c132010-10-06 16:16:59 +1000317 /* boot it off the hardware */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318 pfifo->reassign(dev, false);
319
Francisco Jerez3945e472010-10-18 03:53:39 +0200320 /* We want to give pgraph a chance to idle and get rid of all
321 * potential errors. We need to do this without the context
322 * switch lock held, otherwise the irq handler is unable to
323 * process them.
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100324 */
325 if (pgraph->channel(dev) == chan)
326 nouveau_wait_for_idle(dev);
327
Francisco Jerez3945e472010-10-18 03:53:39 +0200328 /* destroy the engine specific contexts */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 pfifo->destroy_context(chan);
Francisco Jerez3945e472010-10-18 03:53:39 +0200330 pgraph->destroy_context(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000331
332 pfifo->reassign(dev, true);
333
Ben Skeggscff5c132010-10-06 16:16:59 +1000334 /* aside from its resources, the channel should now be dead,
335 * remove it from the channel list
336 */
337 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200338 nouveau_channel_ref(NULL, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000339 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
340
341 /* destroy any resources the channel owned */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000342 nouveau_gpuobj_ref(NULL, &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000343 if (chan->pushbuf_bo) {
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000344 nouveau_bo_unmap(chan->pushbuf_bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000345 nouveau_bo_unpin(chan->pushbuf_bo);
346 nouveau_bo_ref(NULL, &chan->pushbuf_bo);
347 }
348 nouveau_gpuobj_channel_takedown(chan);
349 nouveau_notifier_takedown_channel(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000350
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200351 nouveau_channel_ref(NULL, pchan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352}
353
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200354void
355nouveau_channel_put(struct nouveau_channel **pchan)
356{
357 mutex_unlock(&(*pchan)->mutex);
358 nouveau_channel_put_unlocked(pchan);
359}
360
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200361static void
362nouveau_channel_del(struct kref *ref)
363{
364 struct nouveau_channel *chan =
365 container_of(ref, struct nouveau_channel, ref);
366
367 if (chan->user)
368 iounmap(chan->user);
369
370 kfree(chan);
371}
372
373void
374nouveau_channel_ref(struct nouveau_channel *chan,
375 struct nouveau_channel **pchan)
376{
377 if (chan)
378 kref_get(&chan->ref);
379
380 if (*pchan)
381 kref_put(&(*pchan)->ref, nouveau_channel_del);
382
383 *pchan = chan;
384}
385
Ben Skeggs6ee73862009-12-11 19:24:15 +1000386/* cleans up all the fifos from file_priv */
387void
388nouveau_channel_cleanup(struct drm_device *dev, struct drm_file *file_priv)
389{
390 struct drm_nouveau_private *dev_priv = dev->dev_private;
391 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000392 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000393 int i;
394
395 NV_DEBUG(dev, "clearing FIFO enables from file_priv\n");
396 for (i = 0; i < engine->fifo.channels; i++) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000397 chan = nouveau_channel_get(dev, file_priv, i);
398 if (IS_ERR(chan))
399 continue;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000400
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200401 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000402 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403 }
404}
405
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406
407/***********************************
408 * ioctls wrapping the functions
409 ***********************************/
410
411static int
412nouveau_ioctl_fifo_alloc(struct drm_device *dev, void *data,
413 struct drm_file *file_priv)
414{
415 struct drm_nouveau_private *dev_priv = dev->dev_private;
416 struct drm_nouveau_channel_alloc *init = data;
417 struct nouveau_channel *chan;
418 int ret;
419
Ben Skeggs6ee73862009-12-11 19:24:15 +1000420 if (dev_priv->engine.graph.accel_blocked)
421 return -ENODEV;
422
423 if (init->fb_ctxdma_handle == ~0 || init->tt_ctxdma_handle == ~0)
424 return -EINVAL;
425
426 ret = nouveau_channel_alloc(dev, &chan, file_priv,
427 init->fb_ctxdma_handle,
428 init->tt_ctxdma_handle);
429 if (ret)
430 return ret;
431 init->channel = chan->id;
432
Ben Skeggsa1606a92010-02-12 10:27:35 +1000433 if (chan->dma.ib_max)
434 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM |
435 NOUVEAU_GEM_DOMAIN_GART;
436 else if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_VRAM)
437 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
438 else
439 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART;
440
Ben Skeggs6ee73862009-12-11 19:24:15 +1000441 init->subchan[0].handle = NvM2MF;
442 if (dev_priv->card_type < NV_50)
443 init->subchan[0].grclass = 0x0039;
444 else
445 init->subchan[0].grclass = 0x5039;
Francisco Jerezf03a314b2009-12-26 02:42:45 +0100446 init->subchan[1].handle = NvSw;
447 init->subchan[1].grclass = NV_SW;
448 init->nr_subchan = 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000449
450 /* Named memory object area */
451 ret = drm_gem_handle_create(file_priv, chan->notifier_bo->gem,
452 &init->notifier_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000453
Ben Skeggscff5c132010-10-06 16:16:59 +1000454 if (ret == 0)
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200455 atomic_inc(&chan->users); /* userspace reference */
Ben Skeggscff5c132010-10-06 16:16:59 +1000456 nouveau_channel_put(&chan);
457 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000458}
459
460static int
461nouveau_ioctl_fifo_free(struct drm_device *dev, void *data,
462 struct drm_file *file_priv)
463{
Ben Skeggscff5c132010-10-06 16:16:59 +1000464 struct drm_nouveau_channel_free *req = data;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000465 struct nouveau_channel *chan;
466
Ben Skeggscff5c132010-10-06 16:16:59 +1000467 chan = nouveau_channel_get(dev, file_priv, req->channel);
468 if (IS_ERR(chan))
469 return PTR_ERR(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000470
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200471 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000472 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473 return 0;
474}
475
476/***********************************
477 * finally, the ioctl table
478 ***********************************/
479
480struct drm_ioctl_desc nouveau_ioctls[] = {
Ben Skeggsb12120a2010-10-06 16:20:17 +1000481 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
482 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
483 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_ioctl_fifo_alloc, DRM_UNLOCKED|DRM_AUTH),
484 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_ioctl_fifo_free, DRM_UNLOCKED|DRM_AUTH),
485 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
486 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_ioctl_notifier_alloc, DRM_UNLOCKED|DRM_AUTH),
487 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
488 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
489 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
490 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
491 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
492 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000493};
494
495int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);