blob: 5b20103e68eb176672e09743545bae1a9b346ddf [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/mcbsp.h
3 *
4 * Defines for Multi-Channel Buffered Serial Port
5 *
6 * Copyright (C) 2002 RidgeRun, Inc.
7 * Author: Steve Johnson
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24#ifndef __ASM_ARCH_OMAP_MCBSP_H
25#define __ASM_ARCH_OMAP_MCBSP_H
26
27#include <linux/completion.h>
28#include <linux/spinlock.h>
29
30#include <mach/hardware.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/clock.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000033/* macro for building platform_device for McBSP ports */
34#define OMAP_MCBSP_PLATFORM_DEVICE(port_nr) \
35static struct platform_device omap_mcbsp##port_nr = { \
36 .name = "omap-mcbsp-dai", \
37 .id = OMAP_MCBSP##port_nr, \
38}
39
Alistair Buxton7c006922009-09-22 10:02:58 +010040#define OMAP7XX_MCBSP1_BASE 0xfffb1000
41#define OMAP7XX_MCBSP2_BASE 0xfffb1800
Russell Kinga09e64f2008-08-05 16:14:15 +010042
43#define OMAP1510_MCBSP1_BASE 0xe1011800
44#define OMAP1510_MCBSP2_BASE 0xfffb1000
45#define OMAP1510_MCBSP3_BASE 0xe1017000
46
47#define OMAP1610_MCBSP1_BASE 0xe1011800
48#define OMAP1610_MCBSP2_BASE 0xfffb1000
49#define OMAP1610_MCBSP3_BASE 0xe1017000
50
51#define OMAP24XX_MCBSP1_BASE 0x48074000
52#define OMAP24XX_MCBSP2_BASE 0x48076000
Jarkko Nikula05228c32008-10-08 10:01:40 +030053#define OMAP2430_MCBSP3_BASE 0x4808c000
54#define OMAP2430_MCBSP4_BASE 0x4808e000
55#define OMAP2430_MCBSP5_BASE 0x48096000
Russell Kinga09e64f2008-08-05 16:14:15 +010056
57#define OMAP34XX_MCBSP1_BASE 0x48074000
58#define OMAP34XX_MCBSP2_BASE 0x49022000
Eero Nurkkalad912fa92010-02-22 12:21:11 +000059#define OMAP34XX_MCBSP2_ST_BASE 0x49028000
60#define OMAP34XX_MCBSP3_BASE 0x49024000
61#define OMAP34XX_MCBSP3_ST_BASE 0x4902A000
Chandra Shekhar9c8e3a02008-10-08 10:01:40 +030062#define OMAP34XX_MCBSP3_BASE 0x49024000
63#define OMAP34XX_MCBSP4_BASE 0x49026000
64#define OMAP34XX_MCBSP5_BASE 0x48096000
Russell Kinga09e64f2008-08-05 16:14:15 +010065
Syed Rafiuddina5b92cc2009-07-28 18:57:10 +053066#define OMAP44XX_MCBSP1_BASE 0x49022000
67#define OMAP44XX_MCBSP2_BASE 0x49024000
68#define OMAP44XX_MCBSP3_BASE 0x49026000
Santosh Shilimkaraee44c32010-04-07 07:47:23 +000069#define OMAP44XX_MCBSP4_BASE 0x48096000
Syed Rafiuddina5b92cc2009-07-28 18:57:10 +053070
Alistair Buxtonbf1cb7e2009-09-22 06:49:35 +010071#if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Russell Kinga09e64f2008-08-05 16:14:15 +010072
73#define OMAP_MCBSP_REG_DRR2 0x00
74#define OMAP_MCBSP_REG_DRR1 0x02
75#define OMAP_MCBSP_REG_DXR2 0x04
76#define OMAP_MCBSP_REG_DXR1 0x06
77#define OMAP_MCBSP_REG_SPCR2 0x08
78#define OMAP_MCBSP_REG_SPCR1 0x0a
79#define OMAP_MCBSP_REG_RCR2 0x0c
80#define OMAP_MCBSP_REG_RCR1 0x0e
81#define OMAP_MCBSP_REG_XCR2 0x10
82#define OMAP_MCBSP_REG_XCR1 0x12
83#define OMAP_MCBSP_REG_SRGR2 0x14
84#define OMAP_MCBSP_REG_SRGR1 0x16
85#define OMAP_MCBSP_REG_MCR2 0x18
86#define OMAP_MCBSP_REG_MCR1 0x1a
87#define OMAP_MCBSP_REG_RCERA 0x1c
88#define OMAP_MCBSP_REG_RCERB 0x1e
89#define OMAP_MCBSP_REG_XCERA 0x20
90#define OMAP_MCBSP_REG_XCERB 0x22
91#define OMAP_MCBSP_REG_PCR0 0x24
92#define OMAP_MCBSP_REG_RCERC 0x26
93#define OMAP_MCBSP_REG_RCERD 0x28
94#define OMAP_MCBSP_REG_XCERC 0x2A
95#define OMAP_MCBSP_REG_XCERD 0x2C
96#define OMAP_MCBSP_REG_RCERE 0x2E
97#define OMAP_MCBSP_REG_RCERF 0x30
98#define OMAP_MCBSP_REG_XCERE 0x32
99#define OMAP_MCBSP_REG_XCERF 0x34
100#define OMAP_MCBSP_REG_RCERG 0x36
101#define OMAP_MCBSP_REG_RCERH 0x38
102#define OMAP_MCBSP_REG_XCERG 0x3A
103#define OMAP_MCBSP_REG_XCERH 0x3C
104
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200105/* Dummy defines, these are not available on omap1 */
106#define OMAP_MCBSP_REG_XCCR 0x00
107#define OMAP_MCBSP_REG_RCCR 0x00
108
Russell Kinga09e64f2008-08-05 16:14:15 +0100109#define AUDIO_MCBSP_DATAWRITE (OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1)
110#define AUDIO_MCBSP_DATAREAD (OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1)
111
112#define AUDIO_MCBSP OMAP_MCBSP1
113#define AUDIO_DMA_TX OMAP_DMA_MCBSP1_TX
114#define AUDIO_DMA_RX OMAP_DMA_MCBSP1_RX
115
Tony Lindgren140455f2010-02-12 12:26:48 -0800116#else
Russell Kinga09e64f2008-08-05 16:14:15 +0100117
118#define OMAP_MCBSP_REG_DRR2 0x00
119#define OMAP_MCBSP_REG_DRR1 0x04
120#define OMAP_MCBSP_REG_DXR2 0x08
121#define OMAP_MCBSP_REG_DXR1 0x0C
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300122#define OMAP_MCBSP_REG_DRR 0x00
123#define OMAP_MCBSP_REG_DXR 0x08
Russell Kinga09e64f2008-08-05 16:14:15 +0100124#define OMAP_MCBSP_REG_SPCR2 0x10
125#define OMAP_MCBSP_REG_SPCR1 0x14
126#define OMAP_MCBSP_REG_RCR2 0x18
127#define OMAP_MCBSP_REG_RCR1 0x1C
128#define OMAP_MCBSP_REG_XCR2 0x20
129#define OMAP_MCBSP_REG_XCR1 0x24
130#define OMAP_MCBSP_REG_SRGR2 0x28
131#define OMAP_MCBSP_REG_SRGR1 0x2C
132#define OMAP_MCBSP_REG_MCR2 0x30
133#define OMAP_MCBSP_REG_MCR1 0x34
134#define OMAP_MCBSP_REG_RCERA 0x38
135#define OMAP_MCBSP_REG_RCERB 0x3C
136#define OMAP_MCBSP_REG_XCERA 0x40
137#define OMAP_MCBSP_REG_XCERB 0x44
138#define OMAP_MCBSP_REG_PCR0 0x48
139#define OMAP_MCBSP_REG_RCERC 0x4C
140#define OMAP_MCBSP_REG_RCERD 0x50
141#define OMAP_MCBSP_REG_XCERC 0x54
142#define OMAP_MCBSP_REG_XCERD 0x58
143#define OMAP_MCBSP_REG_RCERE 0x5C
144#define OMAP_MCBSP_REG_RCERF 0x60
145#define OMAP_MCBSP_REG_XCERE 0x64
146#define OMAP_MCBSP_REG_XCERF 0x68
147#define OMAP_MCBSP_REG_RCERG 0x6C
148#define OMAP_MCBSP_REG_RCERH 0x70
149#define OMAP_MCBSP_REG_XCERG 0x74
150#define OMAP_MCBSP_REG_XCERH 0x78
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300151#define OMAP_MCBSP_REG_SYSCON 0x8C
Eduardo Valentin946a49a2009-08-20 16:18:08 +0300152#define OMAP_MCBSP_REG_THRSH2 0x90
153#define OMAP_MCBSP_REG_THRSH1 0x94
154#define OMAP_MCBSP_REG_IRQST 0xA0
155#define OMAP_MCBSP_REG_IRQEN 0xA4
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300156#define OMAP_MCBSP_REG_WAKEUPEN 0xA8
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300157#define OMAP_MCBSP_REG_XCCR 0xAC
158#define OMAP_MCBSP_REG_RCCR 0xB0
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200159#define OMAP_MCBSP_REG_XBUFFSTAT 0xB4
160#define OMAP_MCBSP_REG_RBUFFSTAT 0xB8
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000161#define OMAP_MCBSP_REG_SSELCR 0xBC
162
163#define OMAP_ST_REG_REV 0x00
164#define OMAP_ST_REG_SYSCONFIG 0x10
165#define OMAP_ST_REG_IRQSTATUS 0x18
166#define OMAP_ST_REG_IRQENABLE 0x1C
167#define OMAP_ST_REG_SGAINCR 0x24
168#define OMAP_ST_REG_SFIRCR 0x28
169#define OMAP_ST_REG_SSELCR 0x2C
Russell Kinga09e64f2008-08-05 16:14:15 +0100170
171#define AUDIO_MCBSP_DATAWRITE (OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1)
172#define AUDIO_MCBSP_DATAREAD (OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1)
173
174#define AUDIO_MCBSP OMAP_MCBSP2
175#define AUDIO_DMA_TX OMAP24XX_DMA_MCBSP2_TX
176#define AUDIO_DMA_RX OMAP24XX_DMA_MCBSP2_RX
177
178#endif
179
Russell Kinga09e64f2008-08-05 16:14:15 +0100180/************************** McBSP SPCR1 bit definitions ***********************/
181#define RRST 0x0001
182#define RRDY 0x0002
183#define RFULL 0x0004
184#define RSYNC_ERR 0x0008
185#define RINTM(value) ((value)<<4) /* bits 4:5 */
186#define ABIS 0x0040
187#define DXENA 0x0080
188#define CLKSTP(value) ((value)<<11) /* bits 11:12 */
189#define RJUST(value) ((value)<<13) /* bits 13:14 */
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300190#define ALB 0x8000
Russell Kinga09e64f2008-08-05 16:14:15 +0100191#define DLB 0x8000
192
193/************************** McBSP SPCR2 bit definitions ***********************/
194#define XRST 0x0001
195#define XRDY 0x0002
196#define XEMPTY 0x0004
197#define XSYNC_ERR 0x0008
198#define XINTM(value) ((value)<<4) /* bits 4:5 */
199#define GRST 0x0040
200#define FRST 0x0080
201#define SOFT 0x0100
202#define FREE 0x0200
203
204/************************** McBSP PCR bit definitions *************************/
205#define CLKRP 0x0001
206#define CLKXP 0x0002
207#define FSRP 0x0004
208#define FSXP 0x0008
209#define DR_STAT 0x0010
210#define DX_STAT 0x0020
211#define CLKS_STAT 0x0040
212#define SCLKME 0x0080
213#define CLKRM 0x0100
214#define CLKXM 0x0200
215#define FSRM 0x0400
216#define FSXM 0x0800
217#define RIOEN 0x1000
218#define XIOEN 0x2000
219#define IDLE_EN 0x4000
220
221/************************** McBSP RCR1 bit definitions ************************/
222#define RWDLEN1(value) ((value)<<5) /* Bits 5:7 */
223#define RFRLEN1(value) ((value)<<8) /* Bits 8:14 */
224
225/************************** McBSP XCR1 bit definitions ************************/
226#define XWDLEN1(value) ((value)<<5) /* Bits 5:7 */
227#define XFRLEN1(value) ((value)<<8) /* Bits 8:14 */
228
229/*************************** McBSP RCR2 bit definitions ***********************/
230#define RDATDLY(value) (value) /* Bits 0:1 */
231#define RFIG 0x0004
232#define RCOMPAND(value) ((value)<<3) /* Bits 3:4 */
233#define RWDLEN2(value) ((value)<<5) /* Bits 5:7 */
234#define RFRLEN2(value) ((value)<<8) /* Bits 8:14 */
235#define RPHASE 0x8000
236
237/*************************** McBSP XCR2 bit definitions ***********************/
238#define XDATDLY(value) (value) /* Bits 0:1 */
239#define XFIG 0x0004
240#define XCOMPAND(value) ((value)<<3) /* Bits 3:4 */
241#define XWDLEN2(value) ((value)<<5) /* Bits 5:7 */
242#define XFRLEN2(value) ((value)<<8) /* Bits 8:14 */
243#define XPHASE 0x8000
244
245/************************* McBSP SRGR1 bit definitions ************************/
246#define CLKGDV(value) (value) /* Bits 0:7 */
247#define FWID(value) ((value)<<8) /* Bits 8:15 */
248
249/************************* McBSP SRGR2 bit definitions ************************/
250#define FPER(value) (value) /* Bits 0:11 */
251#define FSGM 0x1000
252#define CLKSM 0x2000
253#define CLKSP 0x4000
254#define GSYNC 0x8000
255
256/************************* McBSP MCR1 bit definitions *************************/
257#define RMCM 0x0001
258#define RCBLK(value) ((value)<<2) /* Bits 2:4 */
259#define RPABLK(value) ((value)<<5) /* Bits 5:6 */
260#define RPBBLK(value) ((value)<<7) /* Bits 7:8 */
261
262/************************* McBSP MCR2 bit definitions *************************/
263#define XMCM(value) (value) /* Bits 0:1 */
264#define XCBLK(value) ((value)<<2) /* Bits 2:4 */
265#define XPABLK(value) ((value)<<5) /* Bits 5:6 */
266#define XPBBLK(value) ((value)<<7) /* Bits 7:8 */
267
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300268/*********************** McBSP XCCR bit definitions *************************/
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200269#define EXTCLKGATE 0x8000
270#define PPCONNECT 0x4000
271#define DXENDLY(value) ((value)<<12) /* Bits 12:13 */
272#define XFULL_CYCLE 0x0800
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300273#define DILB 0x0020
274#define XDMAEN 0x0008
275#define XDISABLE 0x0001
276
277/********************** McBSP RCCR bit definitions *************************/
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200278#define RFULL_CYCLE 0x0800
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300279#define RDMAEN 0x0008
280#define RDISABLE 0x0001
281
282/********************** McBSP SYSCONFIG bit definitions ********************/
Eero Nurkkala2ba93f82009-08-20 16:18:17 +0300283#define CLOCKACTIVITY(value) ((value)<<8)
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300284#define SIDLEMODE(value) ((value)<<3)
285#define ENAWAKEUP 0x0004
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300286#define SOFTRST 0x0002
Russell Kinga09e64f2008-08-05 16:14:15 +0100287
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000288/********************** McBSP SSELCR bit definitions ***********************/
289#define SIDETONEEN 0x0400
290
291/********************** McBSP Sidetone SYSCONFIG bit definitions ***********/
292#define ST_AUTOIDLE 0x0001
293
294/********************** McBSP Sidetone SGAINCR bit definitions *************/
295#define ST_CH1GAIN(value) ((value<<16)) /* Bits 16:31 */
296#define ST_CH0GAIN(value) (value) /* Bits 0:15 */
297
298/********************** McBSP Sidetone SFIRCR bit definitions **************/
299#define ST_FIRCOEFF(value) (value) /* Bits 0:15 */
300
301/********************** McBSP Sidetone SSELCR bit definitions **************/
302#define ST_COEFFWRDONE 0x0004
303#define ST_COEFFWREN 0x0002
304#define ST_SIDETONEEN 0x0001
305
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300306/********************** McBSP DMA operating modes **************************/
307#define MCBSP_DMA_MODE_ELEMENT 0
308#define MCBSP_DMA_MODE_THRESHOLD 1
309#define MCBSP_DMA_MODE_FRAME 2
310
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300311/********************** McBSP WAKEUPEN bit definitions *********************/
312#define XEMPTYEOFEN 0x4000
313#define XRDYEN 0x0400
314#define XEOFEN 0x0200
315#define XFSXEN 0x0100
316#define XSYNCERREN 0x0080
317#define RRDYEN 0x0008
318#define REOFEN 0x0004
319#define RFSREN 0x0002
320#define RSYNCERREN 0x0001
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300321
Russell Kinga09e64f2008-08-05 16:14:15 +0100322/* we don't do multichannel for now */
323struct omap_mcbsp_reg_cfg {
324 u16 spcr2;
325 u16 spcr1;
326 u16 rcr2;
327 u16 rcr1;
328 u16 xcr2;
329 u16 xcr1;
330 u16 srgr2;
331 u16 srgr1;
332 u16 mcr2;
333 u16 mcr1;
334 u16 pcr0;
335 u16 rcerc;
336 u16 rcerd;
337 u16 xcerc;
338 u16 xcerd;
339 u16 rcere;
340 u16 rcerf;
341 u16 xcere;
342 u16 xcerf;
343 u16 rcerg;
344 u16 rcerh;
345 u16 xcerg;
346 u16 xcerh;
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200347 u16 xccr;
348 u16 rccr;
Russell Kinga09e64f2008-08-05 16:14:15 +0100349};
350
351typedef enum {
352 OMAP_MCBSP1 = 0,
353 OMAP_MCBSP2,
354 OMAP_MCBSP3,
Chandra Shekhar9c8e3a02008-10-08 10:01:40 +0300355 OMAP_MCBSP4,
356 OMAP_MCBSP5
Russell Kinga09e64f2008-08-05 16:14:15 +0100357} omap_mcbsp_id;
358
359typedef int __bitwise omap_mcbsp_io_type_t;
360#define OMAP_MCBSP_IRQ_IO ((__force omap_mcbsp_io_type_t) 1)
361#define OMAP_MCBSP_POLL_IO ((__force omap_mcbsp_io_type_t) 2)
362
363typedef enum {
364 OMAP_MCBSP_WORD_8 = 0,
365 OMAP_MCBSP_WORD_12,
366 OMAP_MCBSP_WORD_16,
367 OMAP_MCBSP_WORD_20,
368 OMAP_MCBSP_WORD_24,
369 OMAP_MCBSP_WORD_32,
370} omap_mcbsp_word_length;
371
372typedef enum {
373 OMAP_MCBSP_CLK_RISING = 0,
374 OMAP_MCBSP_CLK_FALLING,
375} omap_mcbsp_clk_polarity;
376
377typedef enum {
378 OMAP_MCBSP_FS_ACTIVE_HIGH = 0,
379 OMAP_MCBSP_FS_ACTIVE_LOW,
380} omap_mcbsp_fs_polarity;
381
382typedef enum {
383 OMAP_MCBSP_CLK_STP_MODE_NO_DELAY = 0,
384 OMAP_MCBSP_CLK_STP_MODE_DELAY,
385} omap_mcbsp_clk_stp_mode;
386
387
388/******* SPI specific mode **********/
389typedef enum {
390 OMAP_MCBSP_SPI_MASTER = 0,
391 OMAP_MCBSP_SPI_SLAVE,
392} omap_mcbsp_spi_mode;
393
394struct omap_mcbsp_spi_cfg {
395 omap_mcbsp_spi_mode spi_mode;
396 omap_mcbsp_clk_polarity rx_clock_polarity;
397 omap_mcbsp_clk_polarity tx_clock_polarity;
398 omap_mcbsp_fs_polarity fsx_polarity;
399 u8 clk_div;
400 omap_mcbsp_clk_stp_mode clk_stp_mode;
401 omap_mcbsp_word_length word_length;
402};
403
404/* Platform specific configuration */
405struct omap_mcbsp_ops {
406 void (*request)(unsigned int);
407 void (*free)(unsigned int);
Russell Kinga09e64f2008-08-05 16:14:15 +0100408};
409
410struct omap_mcbsp_platform_data {
Russell King65846902008-09-03 23:46:18 +0100411 unsigned long phys_base;
Russell Kinga09e64f2008-08-05 16:14:15 +0100412 u8 dma_rx_sync, dma_tx_sync;
413 u16 rx_irq, tx_irq;
414 struct omap_mcbsp_ops *ops;
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800415#ifdef CONFIG_ARCH_OMAP3
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000416 /* Sidetone block for McBSP 2 and 3 */
417 unsigned long phys_base_st;
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300418 u16 buffer_size;
419#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100420};
421
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000422struct omap_mcbsp_st_data {
423 void __iomem *io_base_st;
424 bool running;
425 bool enabled;
426 s16 taps[128]; /* Sidetone filter coefficients */
427 int nr_taps; /* Number of filter coefficients in use */
428 s16 ch0gain;
429 s16 ch1gain;
430};
431
Russell Kinga09e64f2008-08-05 16:14:15 +0100432struct omap_mcbsp {
433 struct device *dev;
Russell King65846902008-09-03 23:46:18 +0100434 unsigned long phys_base;
Russell Kingd592dd12008-09-04 14:25:42 +0100435 void __iomem *io_base;
Russell Kinga09e64f2008-08-05 16:14:15 +0100436 u8 id;
437 u8 free;
438 omap_mcbsp_word_length rx_word_length;
439 omap_mcbsp_word_length tx_word_length;
440
441 omap_mcbsp_io_type_t io_type; /* IRQ or poll */
442 /* IRQ based TX/RX */
443 int rx_irq;
444 int tx_irq;
445
446 /* DMA stuff */
447 u8 dma_rx_sync;
448 short dma_rx_lch;
449 u8 dma_tx_sync;
450 short dma_tx_lch;
451
452 /* Completion queues */
453 struct completion tx_irq_completion;
454 struct completion rx_irq_completion;
455 struct completion tx_dma_completion;
456 struct completion rx_dma_completion;
457
458 /* Protect the field .free, while checking if the mcbsp is in use */
459 spinlock_t lock;
460 struct omap_mcbsp_platform_data *pdata;
Russell Kingb820ce42009-01-23 10:26:46 +0000461 struct clk *iclk;
462 struct clk *fclk;
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800463#ifdef CONFIG_ARCH_OMAP3
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000464 struct omap_mcbsp_st_data *st_data;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300465 int dma_op_mode;
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300466 u16 max_tx_thres;
467 u16 max_rx_thres;
468#endif
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800469 void *reg_cache;
Russell Kinga09e64f2008-08-05 16:14:15 +0100470};
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300471extern struct omap_mcbsp **mcbsp_ptr;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800472extern int omap_mcbsp_count, omap_mcbsp_cache_size;
Russell Kinga09e64f2008-08-05 16:14:15 +0100473
474int omap_mcbsp_init(void);
475void omap_mcbsp_register_board_cfg(struct omap_mcbsp_platform_data *config,
476 int size);
477void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg * config);
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800478#ifdef CONFIG_ARCH_OMAP3
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300479void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold);
480void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold);
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300481u16 omap_mcbsp_get_max_tx_threshold(unsigned int id);
482u16 omap_mcbsp_get_max_rx_threshold(unsigned int id);
Peter Ujfalusi0acce822010-06-03 07:39:32 +0300483u16 omap_mcbsp_get_fifo_size(unsigned int id);
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200484u16 omap_mcbsp_get_tx_delay(unsigned int id);
485u16 omap_mcbsp_get_rx_delay(unsigned int id);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300486int omap_mcbsp_get_dma_op_mode(unsigned int id);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300487#else
488static inline void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
489{ }
490static inline void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
491{ }
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300492static inline u16 omap_mcbsp_get_max_tx_threshold(unsigned int id) { return 0; }
493static inline u16 omap_mcbsp_get_max_rx_threshold(unsigned int id) { return 0; }
Peter Ujfalusi0acce822010-06-03 07:39:32 +0300494static inline u16 omap_mcbsp_get_fifo_size(unsigned int id) { return 0; }
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200495static inline u16 omap_mcbsp_get_tx_delay(unsigned int id) { return 0; }
496static inline u16 omap_mcbsp_get_rx_delay(unsigned int id) { return 0; }
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300497static inline int omap_mcbsp_get_dma_op_mode(unsigned int id) { return 0; }
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300498#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100499int omap_mcbsp_request(unsigned int id);
500void omap_mcbsp_free(unsigned int id);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300501void omap_mcbsp_start(unsigned int id, int tx, int rx);
502void omap_mcbsp_stop(unsigned int id, int tx, int rx);
Russell Kinga09e64f2008-08-05 16:14:15 +0100503void omap_mcbsp_xmit_word(unsigned int id, u32 word);
504u32 omap_mcbsp_recv_word(unsigned int id);
505
506int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer, unsigned int length);
507int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer, unsigned int length);
508int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word);
509int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 * word);
510
511
512/* SPI specific API */
513void omap_mcbsp_set_spi_mode(unsigned int id, const struct omap_mcbsp_spi_cfg * spi_cfg);
514
515/* Polled read/write functions */
516int omap_mcbsp_pollread(unsigned int id, u16 * buf);
517int omap_mcbsp_pollwrite(unsigned int id, u16 buf);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300518int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type);
Russell Kinga09e64f2008-08-05 16:14:15 +0100519
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000520#ifdef CONFIG_ARCH_OMAP3
521/* Sidetone specific API */
522int omap_st_set_chgain(unsigned int id, int channel, s16 chgain);
523int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain);
524int omap_st_enable(unsigned int id);
525int omap_st_disable(unsigned int id);
526int omap_st_is_enabled(unsigned int id);
527#else
528static inline int omap_st_set_chgain(unsigned int id, int channel,
529 s16 chgain) { return 0; }
530static inline int omap_st_get_chgain(unsigned int id, int channel,
531 s16 *chgain) { return 0; }
532static inline int omap_st_enable(unsigned int id) { return 0; }
533static inline int omap_st_disable(unsigned int id) { return 0; }
534static inline int omap_st_is_enabled(unsigned int id) { return 0; }
535#endif
536
Russell Kinga09e64f2008-08-05 16:14:15 +0100537#endif