Hiroshi DOYU | 87d0bab2 | 2012-05-07 12:24:48 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved. |
| 3 | * Copyright (C) 2011 Google, Inc. |
| 4 | * |
| 5 | * Author: |
| 6 | * Jay Cheng <jacheng@nvidia.com> |
| 7 | * James Wylder <james.wylder@motorola.com> |
| 8 | * Benoit Goby <benoit@android.com> |
| 9 | * Colin Cross <ccross@android.com> |
| 10 | * Hiroshi DOYU <hdoyu@nvidia.com> |
| 11 | * |
| 12 | * This software is licensed under the terms of the GNU General Public |
| 13 | * License version 2, as published by the Free Software Foundation, and |
| 14 | * may be copied, distributed, and modified under those terms. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | */ |
| 22 | |
| 23 | #include <linux/kernel.h> |
| 24 | #include <linux/module.h> |
| 25 | #include <linux/platform_device.h> |
| 26 | #include <linux/io.h> |
| 27 | |
| 28 | #define DRV_NAME "tegra-ahb" |
| 29 | |
| 30 | #define AHB_ARBITRATION_DISABLE 0x00 |
| 31 | #define AHB_ARBITRATION_PRIORITY_CTRL 0x04 |
| 32 | #define AHB_PRIORITY_WEIGHT(x) (((x) & 0x7) << 29) |
| 33 | #define PRIORITY_SELECT_USB BIT(6) |
| 34 | #define PRIORITY_SELECT_USB2 BIT(18) |
| 35 | #define PRIORITY_SELECT_USB3 BIT(17) |
| 36 | |
| 37 | #define AHB_GIZMO_AHB_MEM 0x0c |
| 38 | #define ENB_FAST_REARBITRATE BIT(2) |
| 39 | #define DONT_SPLIT_AHB_WR BIT(7) |
| 40 | |
| 41 | #define AHB_GIZMO_APB_DMA 0x10 |
| 42 | #define AHB_GIZMO_IDE 0x18 |
| 43 | #define AHB_GIZMO_USB 0x1c |
| 44 | #define AHB_GIZMO_AHB_XBAR_BRIDGE 0x20 |
| 45 | #define AHB_GIZMO_CPU_AHB_BRIDGE 0x24 |
| 46 | #define AHB_GIZMO_COP_AHB_BRIDGE 0x28 |
| 47 | #define AHB_GIZMO_XBAR_APB_CTLR 0x2c |
| 48 | #define AHB_GIZMO_VCP_AHB_BRIDGE 0x30 |
| 49 | #define AHB_GIZMO_NAND 0x3c |
| 50 | #define AHB_GIZMO_SDMMC4 0x44 |
| 51 | #define AHB_GIZMO_XIO 0x48 |
| 52 | #define AHB_GIZMO_BSEV 0x60 |
| 53 | #define AHB_GIZMO_BSEA 0x70 |
| 54 | #define AHB_GIZMO_NOR 0x74 |
| 55 | #define AHB_GIZMO_USB2 0x78 |
| 56 | #define AHB_GIZMO_USB3 0x7c |
| 57 | #define IMMEDIATE BIT(18) |
| 58 | |
| 59 | #define AHB_GIZMO_SDMMC1 0x80 |
| 60 | #define AHB_GIZMO_SDMMC2 0x84 |
| 61 | #define AHB_GIZMO_SDMMC3 0x88 |
| 62 | #define AHB_MEM_PREFETCH_CFG_X 0xd8 |
| 63 | #define AHB_ARBITRATION_XBAR_CTRL 0xdc |
| 64 | #define AHB_MEM_PREFETCH_CFG3 0xe0 |
| 65 | #define AHB_MEM_PREFETCH_CFG4 0xe4 |
| 66 | #define AHB_MEM_PREFETCH_CFG1 0xec |
| 67 | #define AHB_MEM_PREFETCH_CFG2 0xf0 |
| 68 | #define PREFETCH_ENB BIT(31) |
| 69 | #define MST_ID(x) (((x) & 0x1f) << 26) |
| 70 | #define AHBDMA_MST_ID MST_ID(5) |
| 71 | #define USB_MST_ID MST_ID(6) |
| 72 | #define USB2_MST_ID MST_ID(18) |
| 73 | #define USB3_MST_ID MST_ID(17) |
| 74 | #define ADDR_BNDRY(x) (((x) & 0xf) << 21) |
| 75 | #define INACTIVITY_TIMEOUT(x) (((x) & 0xffff) << 0) |
| 76 | |
| 77 | #define AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID 0xf8 |
| 78 | |
Hiroshi DOYU | 89c788b | 2012-05-07 09:43:46 +0300 | [diff] [blame] | 79 | #define AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE BIT(17) |
| 80 | |
| 81 | static struct platform_driver tegra_ahb_driver; |
| 82 | |
Hiroshi DOYU | 87d0bab2 | 2012-05-07 12:24:48 +0200 | [diff] [blame] | 83 | static const u32 tegra_ahb_gizmo[] = { |
| 84 | AHB_ARBITRATION_DISABLE, |
| 85 | AHB_ARBITRATION_PRIORITY_CTRL, |
| 86 | AHB_GIZMO_AHB_MEM, |
| 87 | AHB_GIZMO_APB_DMA, |
| 88 | AHB_GIZMO_IDE, |
| 89 | AHB_GIZMO_USB, |
| 90 | AHB_GIZMO_AHB_XBAR_BRIDGE, |
| 91 | AHB_GIZMO_CPU_AHB_BRIDGE, |
| 92 | AHB_GIZMO_COP_AHB_BRIDGE, |
| 93 | AHB_GIZMO_XBAR_APB_CTLR, |
| 94 | AHB_GIZMO_VCP_AHB_BRIDGE, |
| 95 | AHB_GIZMO_NAND, |
| 96 | AHB_GIZMO_SDMMC4, |
| 97 | AHB_GIZMO_XIO, |
| 98 | AHB_GIZMO_BSEV, |
| 99 | AHB_GIZMO_BSEA, |
| 100 | AHB_GIZMO_NOR, |
| 101 | AHB_GIZMO_USB2, |
| 102 | AHB_GIZMO_USB3, |
| 103 | AHB_GIZMO_SDMMC1, |
| 104 | AHB_GIZMO_SDMMC2, |
| 105 | AHB_GIZMO_SDMMC3, |
| 106 | AHB_MEM_PREFETCH_CFG_X, |
| 107 | AHB_ARBITRATION_XBAR_CTRL, |
| 108 | AHB_MEM_PREFETCH_CFG3, |
| 109 | AHB_MEM_PREFETCH_CFG4, |
| 110 | AHB_MEM_PREFETCH_CFG1, |
| 111 | AHB_MEM_PREFETCH_CFG2, |
| 112 | AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID, |
| 113 | }; |
| 114 | |
| 115 | struct tegra_ahb { |
| 116 | void __iomem *regs; |
| 117 | struct device *dev; |
| 118 | u32 ctx[0]; |
| 119 | }; |
| 120 | |
| 121 | static inline u32 gizmo_readl(struct tegra_ahb *ahb, u32 offset) |
| 122 | { |
| 123 | return readl(ahb->regs + offset); |
| 124 | } |
| 125 | |
| 126 | static inline void gizmo_writel(struct tegra_ahb *ahb, u32 value, u32 offset) |
| 127 | { |
| 128 | writel(value, ahb->regs + offset); |
| 129 | } |
| 130 | |
Hiroshi DOYU | 89c788b | 2012-05-07 09:43:46 +0300 | [diff] [blame] | 131 | #ifdef CONFIG_ARCH_TEGRA_3x_SOC |
| 132 | static int tegra_ahb_match_by_smmu(struct device *dev, void *data) |
| 133 | { |
| 134 | struct tegra_ahb *ahb = dev_get_drvdata(dev); |
| 135 | struct device_node *dn = data; |
| 136 | |
| 137 | return (ahb->dev->of_node == dn) ? 1 : 0; |
| 138 | } |
| 139 | |
| 140 | int tegra_ahb_enable_smmu(struct device_node *dn) |
| 141 | { |
| 142 | struct device *dev; |
| 143 | u32 val; |
| 144 | struct tegra_ahb *ahb; |
| 145 | |
| 146 | dev = driver_find_device(&tegra_ahb_driver.driver, NULL, dn, |
| 147 | tegra_ahb_match_by_smmu); |
| 148 | if (!dev) |
| 149 | return -EPROBE_DEFER; |
| 150 | ahb = dev_get_drvdata(dev); |
| 151 | val = gizmo_readl(ahb, AHB_ARBITRATION_XBAR_CTRL); |
| 152 | val |= AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE; |
| 153 | gizmo_writel(ahb, val, AHB_ARBITRATION_XBAR_CTRL); |
| 154 | return 0; |
| 155 | } |
| 156 | EXPORT_SYMBOL(tegra_ahb_enable_smmu); |
| 157 | #endif |
| 158 | |
Hiroshi Doyu | f110174 | 2012-11-21 14:41:37 +0200 | [diff] [blame^] | 159 | #ifdef CONFIG_PM_SLEEP |
Hiroshi DOYU | 87d0bab2 | 2012-05-07 12:24:48 +0200 | [diff] [blame] | 160 | static int tegra_ahb_suspend(struct device *dev) |
| 161 | { |
| 162 | int i; |
| 163 | struct tegra_ahb *ahb = dev_get_drvdata(dev); |
| 164 | |
| 165 | for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++) |
| 166 | ahb->ctx[i] = gizmo_readl(ahb, tegra_ahb_gizmo[i]); |
| 167 | return 0; |
| 168 | } |
| 169 | |
| 170 | static int tegra_ahb_resume(struct device *dev) |
| 171 | { |
| 172 | int i; |
| 173 | struct tegra_ahb *ahb = dev_get_drvdata(dev); |
| 174 | |
| 175 | for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++) |
| 176 | gizmo_writel(ahb, ahb->ctx[i], tegra_ahb_gizmo[i]); |
| 177 | return 0; |
| 178 | } |
Hiroshi Doyu | f110174 | 2012-11-21 14:41:37 +0200 | [diff] [blame^] | 179 | #endif |
Hiroshi DOYU | 87d0bab2 | 2012-05-07 12:24:48 +0200 | [diff] [blame] | 180 | |
| 181 | static UNIVERSAL_DEV_PM_OPS(tegra_ahb_pm, |
| 182 | tegra_ahb_suspend, |
| 183 | tegra_ahb_resume, NULL); |
| 184 | |
| 185 | static void tegra_ahb_gizmo_init(struct tegra_ahb *ahb) |
| 186 | { |
| 187 | u32 val; |
| 188 | |
| 189 | val = gizmo_readl(ahb, AHB_GIZMO_AHB_MEM); |
| 190 | val |= ENB_FAST_REARBITRATE | IMMEDIATE | DONT_SPLIT_AHB_WR; |
| 191 | gizmo_writel(ahb, val, AHB_GIZMO_AHB_MEM); |
| 192 | |
| 193 | val = gizmo_readl(ahb, AHB_GIZMO_USB); |
| 194 | val |= IMMEDIATE; |
| 195 | gizmo_writel(ahb, val, AHB_GIZMO_USB); |
| 196 | |
| 197 | val = gizmo_readl(ahb, AHB_GIZMO_USB2); |
| 198 | val |= IMMEDIATE; |
| 199 | gizmo_writel(ahb, val, AHB_GIZMO_USB2); |
| 200 | |
| 201 | val = gizmo_readl(ahb, AHB_GIZMO_USB3); |
| 202 | val |= IMMEDIATE; |
| 203 | gizmo_writel(ahb, val, AHB_GIZMO_USB3); |
| 204 | |
| 205 | val = gizmo_readl(ahb, AHB_ARBITRATION_PRIORITY_CTRL); |
| 206 | val |= PRIORITY_SELECT_USB | |
| 207 | PRIORITY_SELECT_USB2 | |
| 208 | PRIORITY_SELECT_USB3 | |
| 209 | AHB_PRIORITY_WEIGHT(7); |
| 210 | gizmo_writel(ahb, val, AHB_ARBITRATION_PRIORITY_CTRL); |
| 211 | |
| 212 | val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG1); |
| 213 | val &= ~MST_ID(~0); |
| 214 | val |= PREFETCH_ENB | |
| 215 | AHBDMA_MST_ID | |
| 216 | ADDR_BNDRY(0xc) | |
| 217 | INACTIVITY_TIMEOUT(0x1000); |
| 218 | gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG1); |
| 219 | |
| 220 | val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG2); |
| 221 | val &= ~MST_ID(~0); |
| 222 | val |= PREFETCH_ENB | |
| 223 | USB_MST_ID | |
| 224 | ADDR_BNDRY(0xc) | |
| 225 | INACTIVITY_TIMEOUT(0x1000); |
| 226 | gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG2); |
| 227 | |
| 228 | val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG3); |
| 229 | val &= ~MST_ID(~0); |
| 230 | val |= PREFETCH_ENB | |
| 231 | USB3_MST_ID | |
| 232 | ADDR_BNDRY(0xc) | |
| 233 | INACTIVITY_TIMEOUT(0x1000); |
| 234 | gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG3); |
| 235 | |
| 236 | val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG4); |
| 237 | val &= ~MST_ID(~0); |
| 238 | val |= PREFETCH_ENB | |
| 239 | USB2_MST_ID | |
| 240 | ADDR_BNDRY(0xc) | |
| 241 | INACTIVITY_TIMEOUT(0x1000); |
| 242 | gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG4); |
| 243 | } |
| 244 | |
| 245 | static int __devinit tegra_ahb_probe(struct platform_device *pdev) |
| 246 | { |
| 247 | struct resource *res; |
| 248 | struct tegra_ahb *ahb; |
| 249 | size_t bytes; |
| 250 | |
| 251 | bytes = sizeof(*ahb) + sizeof(u32) * ARRAY_SIZE(tegra_ahb_gizmo); |
| 252 | ahb = devm_kzalloc(&pdev->dev, bytes, GFP_KERNEL); |
| 253 | if (!ahb) |
| 254 | return -ENOMEM; |
| 255 | |
| 256 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 257 | if (!res) |
| 258 | return -ENODEV; |
| 259 | ahb->regs = devm_request_and_ioremap(&pdev->dev, res); |
| 260 | if (!ahb->regs) |
| 261 | return -EBUSY; |
| 262 | |
| 263 | ahb->dev = &pdev->dev; |
| 264 | platform_set_drvdata(pdev, ahb); |
| 265 | tegra_ahb_gizmo_init(ahb); |
| 266 | return 0; |
| 267 | } |
| 268 | |
Hiroshi DOYU | 87d0bab2 | 2012-05-07 12:24:48 +0200 | [diff] [blame] | 269 | static const struct of_device_id tegra_ahb_of_match[] __devinitconst = { |
| 270 | { .compatible = "nvidia,tegra30-ahb", }, |
| 271 | { .compatible = "nvidia,tegra20-ahb", }, |
| 272 | {}, |
| 273 | }; |
| 274 | |
| 275 | static struct platform_driver tegra_ahb_driver = { |
| 276 | .probe = tegra_ahb_probe, |
Hiroshi DOYU | 87d0bab2 | 2012-05-07 12:24:48 +0200 | [diff] [blame] | 277 | .driver = { |
| 278 | .name = DRV_NAME, |
| 279 | .owner = THIS_MODULE, |
| 280 | .of_match_table = tegra_ahb_of_match, |
| 281 | .pm = &tegra_ahb_pm, |
| 282 | }, |
| 283 | }; |
| 284 | module_platform_driver(tegra_ahb_driver); |
| 285 | |
| 286 | MODULE_AUTHOR("Hiroshi DOYU <hdoyu@nvidia.com>"); |
| 287 | MODULE_DESCRIPTION("Tegra AHB driver"); |
| 288 | MODULE_LICENSE("GPL v2"); |
| 289 | MODULE_ALIAS("platform:" DRV_NAME); |