blob: 5dcacc4954381f580101e73d83f05e844517132d [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
73
74 /* McASP specific data */
75 int tdm_slots;
76 u8 op_mode;
77 u8 num_serializer;
78 u8 *serial_dir;
79 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020080 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020082 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020084 int sysclk_freq;
85 bool bclk_master;
86
Peter Ujfalusi21400a72013-11-14 11:35:26 +020087 /* McASP FIFO related */
88 u8 txnumevt;
89 u8 rxnumevt;
90
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020091 bool dat_port;
92
Peter Ujfalusi21400a72013-11-14 11:35:26 +020093#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020094 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020095#endif
96};
97
Peter Ujfalusif68205a2013-11-14 11:35:36 +020098static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
99 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102 __raw_writel(__raw_readl(reg) | val, reg);
103}
104
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200105static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
106 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200108 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400109 __raw_writel((__raw_readl(reg) & ~(val)), reg);
110}
111
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200112static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
113 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
117}
118
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200119static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
120 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400123}
124
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
132 int i = 0;
133
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400135
136 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
137 /* loop count is to avoid the lock-up */
138 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140 break;
141 }
142
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400144 printk(KERN_ERR "GBLCTL write error\n");
145}
146
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200147static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
148{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200149 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
150 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200151
152 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
153}
154
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200155static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200159
160 /*
161 * When ASYNC == 0 the transmit and receive sections operate
162 * synchronously from the transmit clock and frame sync. We need to make
163 * sure that the TX signlas are enabled when starting reception.
164 */
165 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200168 }
169
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200170 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
171 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400172
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
175 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400176
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200179
180 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200181 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400182}
183
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200184static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400185{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400186 u8 offset = 0, i;
187 u32 cnt;
188
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200189 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
190 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
191 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
192 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400193
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200194 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
195 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
196 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197 for (i = 0; i < mcasp->num_serializer; i++) {
198 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400199 offset = i;
200 break;
201 }
202 }
203
204 /* wait for TX ready */
205 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400207 TXSTATE) && (cnt < 100000))
208 cnt++;
209
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200210 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400211}
212
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200213static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400214{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200215 u32 reg;
216
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200217 mcasp->streams++;
218
Chaithrika U S539d3d82009-09-23 10:12:08 -0400219 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200221 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200222 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
223 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530224 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200225 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400226 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200227 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200228 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
230 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530231 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200232 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400233 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400234}
235
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200236static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400237{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200238 /*
239 * In synchronous mode stop the TX clocks if no other stream is
240 * running
241 */
242 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200243 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200244
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200245 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
246 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400247}
248
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200249static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400250{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200251 u32 val = 0;
252
253 /*
254 * In synchronous mode keep TX clocks running if the capture stream is
255 * still running.
256 */
257 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
258 val = TXHCLKRST | TXCLKRST | TXFSRST;
259
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200260 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
261 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400262}
263
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200264static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400265{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200266 u32 reg;
267
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200268 mcasp->streams--;
269
Chaithrika U S539d3d82009-09-23 10:12:08 -0400270 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200271 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200272 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200273 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530274 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200275 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400276 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200277 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200278 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200279 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530280 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200281 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400282 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400283}
284
285static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
286 unsigned int fmt)
287{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200288 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200289 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300290 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300291 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300292 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400293
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200294 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200295 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300296 case SND_SOC_DAIFMT_DSP_A:
297 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
298 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300299 /* 1st data bit occur one ACLK cycle after the frame sync */
300 data_delay = 1;
301 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200302 case SND_SOC_DAIFMT_DSP_B:
303 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200304 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
305 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300306 /* No delay after FS */
307 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200308 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300309 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200310 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200311 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
312 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300313 /* 1st data bit occur one ACLK cycle after the frame sync */
314 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300315 /* FS need to be inverted */
316 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200317 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300318 case SND_SOC_DAIFMT_LEFT_J:
319 /* configure a full-word SYNC pulse (LRCLK) */
320 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
321 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
322 /* No delay after FS */
323 data_delay = 0;
324 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300325 default:
326 ret = -EINVAL;
327 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200328 }
329
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300330 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
331 FSXDLY(3));
332 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
333 FSRDLY(3));
334
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400335 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
336 case SND_SOC_DAIFMT_CBS_CFS:
337 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200338 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
339 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400340
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200341 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
342 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400343
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200344 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
345 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200346 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400347 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400348 case SND_SOC_DAIFMT_CBM_CFS:
349 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200350 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
351 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400352
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
354 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400355
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
357 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200358 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400359 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400360 case SND_SOC_DAIFMT_CBM_CFM:
361 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200362 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
363 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400364
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200365 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
366 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400367
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200368 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
369 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200370 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400371 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400372 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200373 ret = -EINVAL;
374 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400375 }
376
377 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
378 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200379 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300380 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300381 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400383 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200384 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300385 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300386 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400387 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400388 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200389 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300390 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300391 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400392 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400393 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200394 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200395 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300396 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400397 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400398 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200399 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300400 goto out;
401 }
402
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300403 if (inv_fs)
404 fs_pol_rising = !fs_pol_rising;
405
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300406 if (fs_pol_rising) {
407 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
408 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
409 } else {
410 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
411 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400412 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200413out:
414 pm_runtime_put_sync(mcasp->dev);
415 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400416}
417
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200418static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
419{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200420 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200421
422 switch (div_id) {
423 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200424 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200425 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200426 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200427 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
428 break;
429
430 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200431 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200432 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200433 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200434 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Daniel Mack82675252014-07-16 14:04:41 +0200435 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200436 break;
437
Daniel Mack1b3bc062012-12-05 18:20:38 +0100438 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200439 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100440 break;
441
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200442 default:
443 return -EINVAL;
444 }
445
446 return 0;
447}
448
Daniel Mack5b66aa22012-10-04 15:08:41 +0200449static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
450 unsigned int freq, int dir)
451{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200452 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200453
454 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200455 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
456 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
457 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200458 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200459 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
460 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
461 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200462 }
463
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200464 mcasp->sysclk_freq = freq;
465
Daniel Mack5b66aa22012-10-04 15:08:41 +0200466 return 0;
467}
468
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200469static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100470 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400471{
Daniel Mackba764b32012-12-05 18:20:37 +0100472 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200473 u32 tx_rotate = (word_length / 4) & 0x7;
474 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100475 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400476
Daniel Mack1b3bc062012-12-05 18:20:38 +0100477 /*
478 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
479 * callback, take it into account here. That allows us to for example
480 * send 32 bits per channel to the codec, while only 16 of them carry
481 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200482 * The clock ratio is given for a full period of data (for I2S format
483 * both left and right channels), so it has to be divided by number of
484 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100485 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200486 if (mcasp->bclk_lrclk_ratio)
487 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100488
Daniel Mackba764b32012-12-05 18:20:37 +0100489 /* mapping of the XSSZ bit-field as described in the datasheet */
490 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400491
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200492 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200493 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
494 RXSSZ(0x0F));
495 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
496 TXSSZ(0x0F));
497 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
498 TXROT(7));
499 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
500 RXROT(7));
501 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200502 }
503
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200504 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400505
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400506 return 0;
507}
508
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200509static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300510 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400511{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300512 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
513 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400514 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400515 u8 tx_ser = 0;
516 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200517 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100518 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300519 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200520 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400521 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300522 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200523 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400524
525 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200526 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400527
528 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200529 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
530 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400531 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200532 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
533 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400534 }
535
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200536 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200537 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
538 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200539 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100540 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200541 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400542 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200543 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100544 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200545 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400546 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100547 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200548 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
549 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400550 }
551 }
552
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300553 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
554 active_serializers = tx_ser;
555 numevt = mcasp->txnumevt;
556 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
557 } else {
558 active_serializers = rx_ser;
559 numevt = mcasp->rxnumevt;
560 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
561 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100562
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300563 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200564 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300565 "enabled in mcasp (%d)\n", channels,
566 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100567 return -EINVAL;
568 }
569
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300570 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300571 if (!numevt) {
572 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300573 if (active_serializers > 1) {
574 /*
575 * If more than one serializers are in use we have one
576 * DMA request to provide data for all serializers.
577 * For example if three serializers are enabled the DMA
578 * need to transfer three words per DMA request.
579 */
580 dma_params->fifo_level = active_serializers;
581 dma_data->maxburst = active_serializers;
582 } else {
583 dma_params->fifo_level = 0;
584 dma_data->maxburst = 0;
585 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300586 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300587 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400588
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300589 if (period_words % active_serializers) {
590 dev_err(mcasp->dev, "Invalid combination of period words and "
591 "active serializers: %d, %d\n", period_words,
592 active_serializers);
593 return -EINVAL;
594 }
595
596 /*
597 * Calculate the optimal AFIFO depth for platform side:
598 * The number of words for numevt need to be in steps of active
599 * serializers.
600 */
601 n = numevt % active_serializers;
602 if (n)
603 numevt += (active_serializers - n);
604 while (period_words % numevt && numevt > 0)
605 numevt -= active_serializers;
606 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300607 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400608
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300609 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
610 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100611
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300612 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300613 if (numevt == 1)
614 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300615 dma_params->fifo_level = numevt;
616 dma_data->maxburst = numevt;
617
Michal Bachraty2952b272013-02-28 16:07:08 +0100618 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400619}
620
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200621static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400622{
623 int i, active_slots;
624 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200625 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400626
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200627 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
628 dev_err(mcasp->dev, "tdm slot %d not supported\n",
629 mcasp->tdm_slots);
630 return -EINVAL;
631 }
632
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200633 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400634 for (i = 0; i < active_slots; i++)
635 mask |= (1 << i);
636
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200637 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400638
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200639 if (!mcasp->dat_port)
640 busel = TXSEL;
641
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200642 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
643 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
644 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
645 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400646
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200647 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
648 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
649 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
650 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400651
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200652 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400653}
654
655/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100656static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
657 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400658{
Daniel Mack64792852014-03-27 11:27:40 +0100659 u32 cs_value = 0;
660 u8 *cs_bytes = (u8*) &cs_value;
661
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400662 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
663 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200664 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400665
666 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200667 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400668
669 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200670 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400671
672 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200673 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400674
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200675 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400676
677 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200678 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400679
680 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200681 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200682
Daniel Mack64792852014-03-27 11:27:40 +0100683 /* Set S/PDIF channel status bits */
684 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
685 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
686
687 switch (rate) {
688 case 22050:
689 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
690 break;
691 case 24000:
692 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
693 break;
694 case 32000:
695 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
696 break;
697 case 44100:
698 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
699 break;
700 case 48000:
701 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
702 break;
703 case 88200:
704 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
705 break;
706 case 96000:
707 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
708 break;
709 case 176400:
710 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
711 break;
712 case 192000:
713 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
714 break;
715 default:
716 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
717 return -EINVAL;
718 }
719
720 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
721 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
722
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200723 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400724}
725
726static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
727 struct snd_pcm_hw_params *params,
728 struct snd_soc_dai *cpu_dai)
729{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200730 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400731 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200732 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400733 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200734 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300735 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200736 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200737
Daniel Mack82675252014-07-16 14:04:41 +0200738 /*
739 * If mcasp is BCLK master, and a BCLK divider was not provided by
740 * the machine driver, we need to calculate the ratio.
741 */
742 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200743 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300744 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200745 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300746 if (((mcasp->sysclk_freq / div) - bclk_freq) >
747 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
748 div++;
749 dev_warn(mcasp->dev,
750 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
751 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200752 }
Jyri Sarha09298782014-06-13 12:50:00 +0300753 davinci_mcasp_set_clkdiv(cpu_dai, 1, div);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200754 }
755
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300756 ret = mcasp_common_hw_param(mcasp, substream->stream,
757 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200758 if (ret)
759 return ret;
760
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200761 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100762 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400763 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200764 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
765
766 if (ret)
767 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400768
769 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400770 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400771 case SNDRV_PCM_FORMAT_S8:
772 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100773 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400774 break;
775
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400776 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400777 case SNDRV_PCM_FORMAT_S16_LE:
778 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100779 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400780 break;
781
Daniel Mack21eb24d2012-10-09 09:35:16 +0200782 case SNDRV_PCM_FORMAT_U24_3LE:
783 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200784 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100785 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200786 break;
787
Daniel Mack6b7fa012012-10-09 11:56:40 +0200788 case SNDRV_PCM_FORMAT_U24_LE:
789 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300790 dma_params->data_type = 4;
791 word_length = 24;
792 break;
793
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400794 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400795 case SNDRV_PCM_FORMAT_S32_LE:
796 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100797 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400798 break;
799
800 default:
801 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
802 return -EINVAL;
803 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400804
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300805 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400806 dma_params->acnt = 4;
807 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400808 dma_params->acnt = dma_params->data_type;
809
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200810 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400811
812 return 0;
813}
814
815static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
816 int cmd, struct snd_soc_dai *cpu_dai)
817{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200818 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400819 int ret = 0;
820
821 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400822 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530823 case SNDRV_PCM_TRIGGER_START:
824 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200825 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400826 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400827 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530828 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400829 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200830 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400831 break;
832
833 default:
834 ret = -EINVAL;
835 }
836
837 return ret;
838}
839
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100840static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400841 .trigger = davinci_mcasp_trigger,
842 .hw_params = davinci_mcasp_hw_params,
843 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200844 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200845 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400846};
847
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300848static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
849{
850 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
851
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +0300852 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300853 /* Using dmaengine PCM */
854 dai->playback_dma_data =
855 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
856 dai->capture_dma_data =
857 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
858 } else {
859 /* Using davinci-pcm */
860 dai->playback_dma_data = mcasp->dma_params;
861 dai->capture_dma_data = mcasp->dma_params;
862 }
863
864 return 0;
865}
866
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200867#ifdef CONFIG_PM_SLEEP
868static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
869{
870 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200871 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300872 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300873 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200874
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300875 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
876 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200877
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300878 if (mcasp->txnumevt) {
879 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
880 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
881 }
882 if (mcasp->rxnumevt) {
883 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
884 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
885 }
886
887 for (i = 0; i < mcasp->num_serializer; i++)
888 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
889 DAVINCI_MCASP_XRSRCTL_REG(i));
890
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200891 return 0;
892}
893
894static int davinci_mcasp_resume(struct snd_soc_dai *dai)
895{
896 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200897 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300898 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300899 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200900
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300901 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
902 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200903
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300904 if (mcasp->txnumevt) {
905 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
906 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
907 }
908 if (mcasp->rxnumevt) {
909 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
910 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
911 }
912
913 for (i = 0; i < mcasp->num_serializer; i++)
914 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
915 context->xrsr_regs[i]);
916
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200917 return 0;
918}
919#else
920#define davinci_mcasp_suspend NULL
921#define davinci_mcasp_resume NULL
922#endif
923
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200924#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
925
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400926#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
927 SNDRV_PCM_FMTBIT_U8 | \
928 SNDRV_PCM_FMTBIT_S16_LE | \
929 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200930 SNDRV_PCM_FMTBIT_S24_LE | \
931 SNDRV_PCM_FMTBIT_U24_LE | \
932 SNDRV_PCM_FMTBIT_S24_3LE | \
933 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400934 SNDRV_PCM_FMTBIT_S32_LE | \
935 SNDRV_PCM_FMTBIT_U32_LE)
936
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000937static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400938 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000939 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300940 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200941 .suspend = davinci_mcasp_suspend,
942 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400943 .playback = {
944 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100945 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400946 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400947 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400948 },
949 .capture = {
950 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100951 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400952 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400953 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400954 },
955 .ops = &davinci_mcasp_dai_ops,
956
957 },
958 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200959 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300960 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400961 .playback = {
962 .channels_min = 1,
963 .channels_max = 384,
964 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400965 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400966 },
967 .ops = &davinci_mcasp_dai_ops,
968 },
969
970};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400971
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700972static const struct snd_soc_component_driver davinci_mcasp_component = {
973 .name = "davinci-mcasp",
974};
975
Jyri Sarha256ba182013-10-18 18:37:42 +0300976/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200977static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300978 .tx_dma_offset = 0x400,
979 .rx_dma_offset = 0x400,
980 .asp_chan_q = EVENTQ_0,
981 .version = MCASP_VERSION_1,
982};
983
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200984static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300985 .tx_dma_offset = 0x2000,
986 .rx_dma_offset = 0x2000,
987 .asp_chan_q = EVENTQ_0,
988 .version = MCASP_VERSION_2,
989};
990
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200991static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300992 .tx_dma_offset = 0,
993 .rx_dma_offset = 0,
994 .asp_chan_q = EVENTQ_0,
995 .version = MCASP_VERSION_3,
996};
997
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200998static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200999 .tx_dma_offset = 0x200,
1000 .rx_dma_offset = 0x284,
1001 .asp_chan_q = EVENTQ_0,
1002 .version = MCASP_VERSION_4,
1003};
1004
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301005static const struct of_device_id mcasp_dt_ids[] = {
1006 {
1007 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001008 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301009 },
1010 {
1011 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001012 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301013 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301014 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001015 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001016 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301017 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001018 {
1019 .compatible = "ti,dra7-mcasp-audio",
1020 .data = &dra7_mcasp_pdata,
1021 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301022 { /* sentinel */ }
1023};
1024MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1025
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001026static int mcasp_reparent_fck(struct platform_device *pdev)
1027{
1028 struct device_node *node = pdev->dev.of_node;
1029 struct clk *gfclk, *parent_clk;
1030 const char *parent_name;
1031 int ret;
1032
1033 if (!node)
1034 return 0;
1035
1036 parent_name = of_get_property(node, "fck_parent", NULL);
1037 if (!parent_name)
1038 return 0;
1039
1040 gfclk = clk_get(&pdev->dev, "fck");
1041 if (IS_ERR(gfclk)) {
1042 dev_err(&pdev->dev, "failed to get fck\n");
1043 return PTR_ERR(gfclk);
1044 }
1045
1046 parent_clk = clk_get(NULL, parent_name);
1047 if (IS_ERR(parent_clk)) {
1048 dev_err(&pdev->dev, "failed to get parent clock\n");
1049 ret = PTR_ERR(parent_clk);
1050 goto err1;
1051 }
1052
1053 ret = clk_set_parent(gfclk, parent_clk);
1054 if (ret) {
1055 dev_err(&pdev->dev, "failed to reparent fck\n");
1056 goto err2;
1057 }
1058
1059err2:
1060 clk_put(parent_clk);
1061err1:
1062 clk_put(gfclk);
1063 return ret;
1064}
1065
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001066static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301067 struct platform_device *pdev)
1068{
1069 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001070 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301071 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301072 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001073 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301074
1075 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301076 u32 val;
1077 int i, ret = 0;
1078
1079 if (pdev->dev.platform_data) {
1080 pdata = pdev->dev.platform_data;
1081 return pdata;
1082 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001083 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301084 } else {
1085 /* control shouldn't reach here. something is wrong */
1086 ret = -EINVAL;
1087 goto nodata;
1088 }
1089
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301090 ret = of_property_read_u32(np, "op-mode", &val);
1091 if (ret >= 0)
1092 pdata->op_mode = val;
1093
1094 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001095 if (ret >= 0) {
1096 if (val < 2 || val > 32) {
1097 dev_err(&pdev->dev,
1098 "tdm-slots must be in rage [2-32]\n");
1099 ret = -EINVAL;
1100 goto nodata;
1101 }
1102
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301103 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001104 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301105
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301106 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1107 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301108 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001109 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1110 (sizeof(*of_serial_dir) * val),
1111 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301112 if (!of_serial_dir) {
1113 ret = -ENOMEM;
1114 goto nodata;
1115 }
1116
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001117 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301118 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1119
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001120 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301121 pdata->serial_dir = of_serial_dir;
1122 }
1123
Jyri Sarha4023fe62013-10-18 18:37:43 +03001124 ret = of_property_match_string(np, "dma-names", "tx");
1125 if (ret < 0)
1126 goto nodata;
1127
1128 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1129 &dma_spec);
1130 if (ret < 0)
1131 goto nodata;
1132
1133 pdata->tx_dma_channel = dma_spec.args[0];
1134
1135 ret = of_property_match_string(np, "dma-names", "rx");
1136 if (ret < 0)
1137 goto nodata;
1138
1139 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1140 &dma_spec);
1141 if (ret < 0)
1142 goto nodata;
1143
1144 pdata->rx_dma_channel = dma_spec.args[0];
1145
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301146 ret = of_property_read_u32(np, "tx-num-evt", &val);
1147 if (ret >= 0)
1148 pdata->txnumevt = val;
1149
1150 ret = of_property_read_u32(np, "rx-num-evt", &val);
1151 if (ret >= 0)
1152 pdata->rxnumevt = val;
1153
1154 ret = of_property_read_u32(np, "sram-size-playback", &val);
1155 if (ret >= 0)
1156 pdata->sram_size_playback = val;
1157
1158 ret = of_property_read_u32(np, "sram-size-capture", &val);
1159 if (ret >= 0)
1160 pdata->sram_size_capture = val;
1161
1162 return pdata;
1163
1164nodata:
1165 if (ret < 0) {
1166 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1167 ret);
1168 pdata = NULL;
1169 }
1170 return pdata;
1171}
1172
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001173static int davinci_mcasp_probe(struct platform_device *pdev)
1174{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001175 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001176 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001177 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001178 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001179 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001180 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001181
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301182 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1183 dev_err(&pdev->dev, "No platform data supplied\n");
1184 return -EINVAL;
1185 }
1186
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001187 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001188 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001189 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001190 return -ENOMEM;
1191
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301192 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1193 if (!pdata) {
1194 dev_err(&pdev->dev, "no platform data\n");
1195 return -EINVAL;
1196 }
1197
Jyri Sarha256ba182013-10-18 18:37:42 +03001198 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001199 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001200 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001201 "\"mpu\" mem resource not found, using index 0\n");
1202 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1203 if (!mem) {
1204 dev_err(&pdev->dev, "no mem resource?\n");
1205 return -ENODEV;
1206 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001207 }
1208
Julia Lawall96d31e22011-12-29 17:51:21 +01001209 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301210 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001211 if (!ioarea) {
1212 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001213 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001214 }
1215
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301216 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001217
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301218 ret = pm_runtime_get_sync(&pdev->dev);
1219 if (IS_ERR_VALUE(ret)) {
1220 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1221 return ret;
1222 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001223
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001224 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1225 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301226 dev_err(&pdev->dev, "ioremap failed\n");
1227 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001228 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301229 }
1230
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001231 mcasp->op_mode = pdata->op_mode;
1232 mcasp->tdm_slots = pdata->tdm_slots;
1233 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001234#ifdef CONFIG_PM_SLEEP
1235 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1236 sizeof(u32) * mcasp->num_serializer,
1237 GFP_KERNEL);
1238#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001239 mcasp->serial_dir = pdata->serial_dir;
1240 mcasp->version = pdata->version;
1241 mcasp->txnumevt = pdata->txnumevt;
1242 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001243
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001244 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001245
Jyri Sarha256ba182013-10-18 18:37:42 +03001246 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001247 if (dat)
1248 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001249
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001250 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001251 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001252 dma_params->asp_chan_q = pdata->asp_chan_q;
1253 dma_params->ram_chan_q = pdata->ram_chan_q;
1254 dma_params->sram_pool = pdata->sram_pool;
1255 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001256 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001257 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001258 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001259 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001260
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001261 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001262 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001263
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001264 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001265 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001266 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001267 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001268 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001269
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001270 /* dmaengine filter data for DT and non-DT boot */
1271 if (pdev->dev.of_node)
1272 dma_data->filter_data = "tx";
1273 else
1274 dma_data->filter_data = &dma_params->channel;
1275
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001276 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001277 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001278 dma_params->asp_chan_q = pdata->asp_chan_q;
1279 dma_params->ram_chan_q = pdata->ram_chan_q;
1280 dma_params->sram_pool = pdata->sram_pool;
1281 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001282 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001283 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001284 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001285 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001286
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001287 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001288 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001289
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001290 if (mcasp->version < MCASP_VERSION_3) {
1291 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001292 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001293 mcasp->dat_port = true;
1294 } else {
1295 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1296 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001297
1298 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001299 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001300 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001301 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001302 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001303
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001304 /* dmaengine filter data for DT and non-DT boot */
1305 if (pdev->dev.of_node)
1306 dma_data->filter_data = "rx";
1307 else
1308 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001309
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001310 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001311
1312 mcasp_reparent_fck(pdev);
1313
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001314 ret = devm_snd_soc_register_component(&pdev->dev,
1315 &davinci_mcasp_component,
1316 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001317
1318 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001319 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301320
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001321 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001322#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1323 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1324 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001325 case MCASP_VERSION_1:
1326 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001327 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001328 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001329#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001330#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1331 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1332 IS_MODULE(CONFIG_SND_EDMA_SOC))
1333 case MCASP_VERSION_3:
1334 ret = edma_pcm_platform_register(&pdev->dev);
1335 break;
1336#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001337#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1338 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1339 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001340 case MCASP_VERSION_4:
1341 ret = omap_pcm_platform_register(&pdev->dev);
1342 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001343#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001344 default:
1345 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1346 mcasp->version);
1347 ret = -EINVAL;
1348 break;
1349 }
1350
1351 if (ret) {
1352 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001353 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301354 }
1355
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001356 return 0;
1357
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001358err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301359 pm_runtime_put_sync(&pdev->dev);
1360 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001361 return ret;
1362}
1363
1364static int davinci_mcasp_remove(struct platform_device *pdev)
1365{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301366 pm_runtime_put_sync(&pdev->dev);
1367 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001368
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001369 return 0;
1370}
1371
1372static struct platform_driver davinci_mcasp_driver = {
1373 .probe = davinci_mcasp_probe,
1374 .remove = davinci_mcasp_remove,
1375 .driver = {
1376 .name = "davinci-mcasp",
1377 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301378 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001379 },
1380};
1381
Axel Linf9b8a512011-11-25 10:09:27 +08001382module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001383
1384MODULE_AUTHOR("Steve Chen");
1385MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1386MODULE_LICENSE("GPL");