blob: d6f85923edcd460838d56ab9602495ec7b4a848c [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
36/*
37 * IB
38 * IBs (Indirect Buffers) and areas of GPU accessible memory where
39 * commands are stored. You can put a pointer to the IB in the
40 * command ring and the hw will fetch the commands from the IB
41 * and execute them. Generally userspace acceleration drivers
42 * produce command buffers which are send to the kernel and
43 * put in IBs for execution by the requested ring.
44 */
45static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
46
47/**
48 * amdgpu_ib_get - request an IB (Indirect Buffer)
49 *
50 * @ring: ring index the IB is associated with
51 * @size: requested IB size
52 * @ib: IB object returned
53 *
54 * Request an IB (all asics). IBs are allocated using the
55 * suballocator.
56 * Returns 0 on success, error on failure.
57 */
Christian Königb07c60c2016-01-31 12:29:04 +010058int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059 unsigned size, struct amdgpu_ib *ib)
60{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 int r;
62
63 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080064 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065 &ib->sa_bo, size, 256);
66 if (r) {
67 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
68 return r;
69 }
70
71 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
72
73 if (!vm)
74 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 }
76
Christian König4ff37a82016-02-26 16:18:26 +010077 ib->vm_id = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078
79 return 0;
80}
81
82/**
83 * amdgpu_ib_free - free an IB (Indirect Buffer)
84 *
85 * @adev: amdgpu_device pointer
86 * @ib: IB object to free
Monk Liucc55c452016-03-17 10:47:07 +080087 * @f: the fence SA bo need wait on for the ib alloation
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 *
89 * Free an IB (all asics).
90 */
Christian König4d9c5142016-05-03 18:46:19 +020091void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
92 struct fence *f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093{
Monk Liucc55c452016-03-17 10:47:07 +080094 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095}
96
97/**
98 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
99 *
100 * @adev: amdgpu_device pointer
101 * @num_ibs: number of IBs to schedule
102 * @ibs: IB objects to schedule
Christian Königec72b802016-02-01 11:56:35 +0100103 * @f: fence created during this submission
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 *
105 * Schedule an IB on the associated ring (all asics).
106 * Returns 0 on success, error on failure.
107 *
108 * On SI, there are two parallel engines fed from the primary ring,
109 * the CE (Constant Engine) and the DE (Drawing Engine). Since
110 * resource descriptors have moved to memory, the CE allows you to
111 * prime the caches while the DE is updating register state so that
112 * the resource descriptors will be already in cache when the draw is
113 * processed. To accomplish this, the userspace driver submits two
114 * IBs, one for the CE and one for the DE. If there is a CE IB (called
115 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
116 * to SI there was just a DE IB.
117 */
Christian Königb07c60c2016-01-31 12:29:04 +0100118int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +0100119 struct amdgpu_ib *ibs, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +0800120 struct amdgpu_job *job, struct fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian Königb07c60c2016-01-31 12:29:04 +0100122 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_ib *ib = &ibs[0];
Christian Königaa3b73f2016-05-03 15:17:40 +0200124 uint64_t ctx, old_ctx;
Monk Liu73cfa5f2016-03-17 13:48:13 +0800125 struct fence *hwf;
Monk Liuc5637832016-04-19 20:11:32 +0800126 struct amdgpu_vm *vm = NULL;
Monk Liu03ccf482016-01-14 19:07:38 +0800127 unsigned i, patch_offset = ~0;
Christian König9f8fb5a2016-05-06 14:52:57 +0200128 bool skip_preamble;
Monk Liu03ccf482016-01-14 19:07:38 +0800129
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
132 if (num_ibs == 0)
133 return -EINVAL;
134
Christian König3cb485f2015-05-11 15:34:59 +0200135 ctx = ibs->ctx;
Monk Liuc5637832016-04-19 20:11:32 +0800136 if (job) /* for domain0 job like ring test, ibs->job is not assigned */
137 vm = job->vm;
Christian Königd919ad42015-05-11 14:32:17 +0200138
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 if (!ring->ready) {
140 dev_err(adev->dev, "couldn't schedule ib\n");
141 return -EINVAL;
142 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800143
Christian König4ff37a82016-02-26 16:18:26 +0100144 if (vm && !ibs->vm_id) {
Christian König8d0a7ce2015-11-03 20:58:50 +0100145 dev_err(adev->dev, "VM IB without ID\n");
146 return -EINVAL;
147 }
148
Christian König867d0512016-02-03 15:12:58 +0100149 r = amdgpu_ring_alloc(ring, 256 * num_ibs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150 if (r) {
151 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
152 return r;
153 }
154
Monk Liu03ccf482016-01-14 19:07:38 +0800155 if (ring->type == AMDGPU_RING_TYPE_SDMA && ring->funcs->init_cond_exec)
156 patch_offset = amdgpu_ring_init_cond_exec(ring);
157
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158 if (vm) {
159 /* do context switch */
Christian König41d9eb22016-03-01 16:46:18 +0100160 r = amdgpu_vm_flush(ring, ib->vm_id, ib->vm_pd_addr,
161 ib->gds_base, ib->gds_size,
162 ib->gws_base, ib->gws_size,
163 ib->oa_base, ib->oa_size);
164 if (r) {
165 amdgpu_ring_undo(ring);
166 return r;
167 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169
Monk Liu794ff572016-05-04 16:27:41 +0800170 if (ring->funcs->emit_hdp_flush)
171 amdgpu_ring_emit_hdp_flush(ring);
172
Monk Liu128cff12016-01-14 18:08:16 +0800173 /* always set cond_exec_polling to CONTINUE */
174 *ring->cond_exe_cpu_addr = 1;
175
Christian König9f8fb5a2016-05-06 14:52:57 +0200176 skip_preamble = ring->current_ctx == ctx;
Christian König3cb485f2015-05-11 15:34:59 +0200177 old_ctx = ring->current_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 for (i = 0; i < num_ibs; ++i) {
Christian König9f8fb5a2016-05-06 14:52:57 +0200179
180 /* drop preamble IBs if we don't have a context switch */
181 if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && skip_preamble)
182 continue;
183
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 amdgpu_ring_emit_ib(ring, ib);
Christian König3cb485f2015-05-11 15:34:59 +0200185 ring->current_ctx = ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186 }
187
Monk Liu794ff572016-05-04 16:27:41 +0800188 if (ring->funcs->emit_hdp_invalidate)
189 amdgpu_ring_emit_hdp_invalidate(ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800190
Monk Liu73cfa5f2016-03-17 13:48:13 +0800191 r = amdgpu_fence_emit(ring, &hwf);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 if (r) {
193 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian König3cb485f2015-05-11 15:34:59 +0200194 ring->current_ctx = old_ctx;
Christian König971fe9a92016-03-01 15:09:25 +0100195 if (ib->vm_id)
196 amdgpu_vm_reset_id(adev, ib->vm_id);
Christian Königa27de352016-01-21 11:28:53 +0100197 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 return r;
199 }
200
201 /* wrap the last IB with fence */
202 if (ib->user) {
203 uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
204 addr += ib->user->offset;
Christian König5430a3f2015-07-21 18:02:21 +0200205 amdgpu_ring_emit_fence(ring, addr, ib->sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800206 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400207 }
208
Christian Königec72b802016-02-01 11:56:35 +0100209 if (f)
Monk Liu73cfa5f2016-03-17 13:48:13 +0800210 *f = fence_get(hwf);
Christian Königec72b802016-02-01 11:56:35 +0100211
Monk Liu03ccf482016-01-14 19:07:38 +0800212 if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
213 amdgpu_ring_patch_cond_exec(ring, patch_offset);
214
Christian Königa27de352016-01-21 11:28:53 +0100215 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400216 return 0;
217}
218
219/**
220 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
221 *
222 * @adev: amdgpu_device pointer
223 *
224 * Initialize the suballocator to manage a pool of memory
225 * for use as IBs (all asics).
226 * Returns 0 on success, error on failure.
227 */
228int amdgpu_ib_pool_init(struct amdgpu_device *adev)
229{
230 int r;
231
232 if (adev->ib_pool_ready) {
233 return 0;
234 }
235 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
236 AMDGPU_IB_POOL_SIZE*64*1024,
237 AMDGPU_GPU_PAGE_SIZE,
238 AMDGPU_GEM_DOMAIN_GTT);
239 if (r) {
240 return r;
241 }
242
243 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
244 if (r) {
245 return r;
246 }
247
248 adev->ib_pool_ready = true;
249 if (amdgpu_debugfs_sa_init(adev)) {
250 dev_err(adev->dev, "failed to register debugfs file for SA\n");
251 }
252 return 0;
253}
254
255/**
256 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
257 *
258 * @adev: amdgpu_device pointer
259 *
260 * Tear down the suballocator managing the pool of memory
261 * for use as IBs (all asics).
262 */
263void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
264{
265 if (adev->ib_pool_ready) {
266 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
267 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
268 adev->ib_pool_ready = false;
269 }
270}
271
272/**
273 * amdgpu_ib_ring_tests - test IBs on the rings
274 *
275 * @adev: amdgpu_device pointer
276 *
277 * Test an IB (Indirect Buffer) on each ring.
278 * If the test fails, disable the ring.
279 * Returns 0 on success, error if the primary GFX ring
280 * IB test fails.
281 */
282int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
283{
284 unsigned i;
285 int r;
286
287 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
288 struct amdgpu_ring *ring = adev->rings[i];
289
290 if (!ring || !ring->ready)
291 continue;
292
293 r = amdgpu_ring_test_ib(ring);
294 if (r) {
295 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296
297 if (ring == &adev->gfx.gfx_ring[0]) {
298 /* oh, oh, that's really bad */
299 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
300 adev->accel_working = false;
301 return r;
302
303 } else {
304 /* still not good, but we can live with it */
305 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
306 }
307 }
308 }
309 return 0;
310}
311
312/*
313 * Debugfs info
314 */
315#if defined(CONFIG_DEBUG_FS)
316
317static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
318{
319 struct drm_info_node *node = (struct drm_info_node *) m->private;
320 struct drm_device *dev = node->minor->dev;
321 struct amdgpu_device *adev = dev->dev_private;
322
323 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
324
325 return 0;
326
327}
328
Nils Wallménius06ab6832016-05-02 12:46:15 -0400329static const struct drm_info_list amdgpu_debugfs_sa_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400330 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
331};
332
333#endif
334
335static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
336{
337#if defined(CONFIG_DEBUG_FS)
338 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
339#else
340 return 0;
341#endif
342}