blob: 2a99f0f14795549eacb6d88b87e30cc0ca78272e [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010031#include <linux/dma-direct.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010033#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020034#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020035#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010036#include <linux/notifier.h>
37#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020038#include <linux/irq.h>
39#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020040#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080041#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010042#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020043#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020044#include <asm/irq_remapping.h>
45#include <asm/io_apic.h>
46#include <asm/apic.h>
47#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020048#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020049#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090050#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010051#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020052#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020053
54#include "amd_iommu_proto.h"
55#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020056#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020057
Christoph Hellwiga8695722017-05-21 13:26:45 +020058#define AMD_IOMMU_MAPPING_ERROR 0
59
Joerg Roedelb6c02712008-06-26 21:27:53 +020060#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
61
Joerg Roedel815b33f2011-04-06 17:26:49 +020062#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020063
Joerg Roedel307d5852016-07-05 11:54:04 +020064/* IO virtual address start page frame number */
65#define IOVA_START_PFN (1)
66#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Joerg Roedel307d5852016-07-05 11:54:04 +020067
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +010084static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +010085static DEFINE_SPINLOCK(pd_bitmap_lock);
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +010086static DEFINE_SPINLOCK(iommu_table_lock);
Joerg Roedelb6c02712008-06-26 21:27:53 +020087
Joerg Roedel8fa5f802011-06-09 12:24:45 +020088/* List of all available dev_data structures */
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +010089static LLIST_HEAD(dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +020090
Joerg Roedel6efed632012-06-14 15:52:58 +020091LIST_HEAD(ioapic_map);
92LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040093LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020094
Joerg Roedel0feae532009-08-26 15:26:30 +020095/*
96 * Domain for untranslated devices - only allocated
97 * if iommu=pt passed on kernel cmd line.
98 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010099const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +0100100
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100101static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100102int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100103
Bart Van Assche52997092017-01-20 13:04:01 -0800104static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200105
Joerg Roedel431b2a22008-07-11 17:14:22 +0200106/*
107 * general struct to manage commands send to an IOMMU
108 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200109struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200110 u32 data[4];
111};
112
Joerg Roedel05152a02012-06-15 16:53:51 +0200113struct kmem_cache *amd_iommu_irq_cache;
114
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200115static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200116static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100117static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200118static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200119
Joerg Roedel007b74b2015-12-21 12:53:54 +0100120/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100121 * Data container for a dma_ops specific protection domain
122 */
123struct dma_ops_domain {
124 /* generic protection domain information */
125 struct protection_domain domain;
126
Joerg Roedel307d5852016-07-05 11:54:04 +0200127 /* IOVA RB-Tree */
128 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100129};
130
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200131static struct iova_domain reserved_iova_ranges;
132static struct lock_class_key reserved_rbtree_key;
133
Joerg Roedel15898bb2009-11-24 15:39:42 +0100134/****************************************************************************
135 *
136 * Helper functions
137 *
138 ****************************************************************************/
139
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400140static inline int match_hid_uid(struct device *dev,
141 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100142{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400143 const char *hid, *uid;
144
145 hid = acpi_device_hid(ACPI_COMPANION(dev));
146 uid = acpi_device_uid(ACPI_COMPANION(dev));
147
148 if (!hid || !(*hid))
149 return -ENODEV;
150
151 if (!uid || !(*uid))
152 return strcmp(hid, entry->hid);
153
154 if (!(*entry->uid))
155 return strcmp(hid, entry->hid);
156
157 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100158}
159
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400160static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200161{
162 struct pci_dev *pdev = to_pci_dev(dev);
163
164 return PCI_DEVID(pdev->bus->number, pdev->devfn);
165}
166
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400167static inline int get_acpihid_device_id(struct device *dev,
168 struct acpihid_map_entry **entry)
169{
170 struct acpihid_map_entry *p;
171
172 list_for_each_entry(p, &acpihid_map, list) {
173 if (!match_hid_uid(dev, p)) {
174 if (entry)
175 *entry = p;
176 return p->devid;
177 }
178 }
179 return -EINVAL;
180}
181
182static inline int get_device_id(struct device *dev)
183{
184 int devid;
185
186 if (dev_is_pci(dev))
187 devid = get_pci_device_id(dev);
188 else
189 devid = get_acpihid_device_id(dev, NULL);
190
191 return devid;
192}
193
Joerg Roedel15898bb2009-11-24 15:39:42 +0100194static struct protection_domain *to_pdomain(struct iommu_domain *dom)
195{
196 return container_of(dom, struct protection_domain, domain);
197}
198
Joerg Roedelb3311b02016-07-08 13:31:31 +0200199static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
200{
201 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
202 return container_of(domain, struct dma_ops_domain, domain);
203}
204
Joerg Roedelf62dda62011-06-09 12:55:35 +0200205static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200206{
207 struct iommu_dev_data *dev_data;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200208
209 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
210 if (!dev_data)
211 return NULL;
212
Joerg Roedelf62dda62011-06-09 12:55:35 +0200213 dev_data->devid = devid;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200214 ratelimit_default_init(&dev_data->rs);
215
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100216 llist_add(&dev_data->dev_data_list, &dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200217 return dev_data;
218}
219
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200220static struct iommu_dev_data *search_dev_data(u16 devid)
221{
222 struct iommu_dev_data *dev_data;
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100223 struct llist_node *node;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200224
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100225 if (llist_empty(&dev_data_list))
226 return NULL;
227
228 node = dev_data_list.first;
229 llist_for_each_entry(dev_data, node, dev_data_list) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200230 if (dev_data->devid == devid)
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100231 return dev_data;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200232 }
233
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100234 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200235}
236
Joerg Roedele3156042016-04-08 15:12:24 +0200237static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
238{
239 *(u16 *)data = alias;
240 return 0;
241}
242
243static u16 get_alias(struct device *dev)
244{
245 struct pci_dev *pdev = to_pci_dev(dev);
246 u16 devid, ivrs_alias, pci_alias;
247
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200248 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200249 devid = get_device_id(dev);
250 ivrs_alias = amd_iommu_alias_table[devid];
251 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
252
253 if (ivrs_alias == pci_alias)
254 return ivrs_alias;
255
256 /*
257 * DMA alias showdown
258 *
259 * The IVRS is fairly reliable in telling us about aliases, but it
260 * can't know about every screwy device. If we don't have an IVRS
261 * reported alias, use the PCI reported alias. In that case we may
262 * still need to initialize the rlookup and dev_table entries if the
263 * alias is to a non-existent device.
264 */
265 if (ivrs_alias == devid) {
266 if (!amd_iommu_rlookup_table[pci_alias]) {
267 amd_iommu_rlookup_table[pci_alias] =
268 amd_iommu_rlookup_table[devid];
269 memcpy(amd_iommu_dev_table[pci_alias].data,
270 amd_iommu_dev_table[devid].data,
271 sizeof(amd_iommu_dev_table[pci_alias].data));
272 }
273
274 return pci_alias;
275 }
276
277 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
278 "for device %s[%04x:%04x], kernel reported alias "
279 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
280 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
281 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
282 PCI_FUNC(pci_alias));
283
284 /*
285 * If we don't have a PCI DMA alias and the IVRS alias is on the same
286 * bus, then the IVRS table may know about a quirk that we don't.
287 */
288 if (pci_alias == devid &&
289 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700290 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200291 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
292 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
293 dev_name(dev));
294 }
295
296 return ivrs_alias;
297}
298
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200299static struct iommu_dev_data *find_dev_data(u16 devid)
300{
301 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800302 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200303
304 dev_data = search_dev_data(devid);
305
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800306 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200307 dev_data = alloc_dev_data(devid);
Sebastian Andrzej Siewior39ffe392018-03-22 16:22:33 +0100308 if (!dev_data)
309 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200310
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800311 if (translation_pre_enabled(iommu))
312 dev_data->defer_attach = true;
313 }
314
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200315 return dev_data;
316}
317
Baoquan Hedaae2d22017-08-09 16:33:43 +0800318struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100319{
320 return dev->archdata.iommu;
321}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800322EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100323
Wan Zongshunb097d112016-04-01 09:06:04 -0400324/*
325* Find or create an IOMMU group for a acpihid device.
326*/
327static struct iommu_group *acpihid_device_group(struct device *dev)
328{
329 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300330 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400331
332 devid = get_acpihid_device_id(dev, &entry);
333 if (devid < 0)
334 return ERR_PTR(devid);
335
336 list_for_each_entry(p, &acpihid_map, list) {
337 if ((devid == p->devid) && p->group)
338 entry->group = p->group;
339 }
340
341 if (!entry->group)
342 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000343 else
344 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400345
346 return entry->group;
347}
348
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100349static bool pci_iommuv2_capable(struct pci_dev *pdev)
350{
351 static const int caps[] = {
352 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100353 PCI_EXT_CAP_ID_PRI,
354 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100355 };
356 int i, pos;
357
358 for (i = 0; i < 3; ++i) {
359 pos = pci_find_ext_capability(pdev, caps[i]);
360 if (pos == 0)
361 return false;
362 }
363
364 return true;
365}
366
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100367static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
368{
369 struct iommu_dev_data *dev_data;
370
371 dev_data = get_dev_data(&pdev->dev);
372
373 return dev_data->errata & (1 << erratum) ? true : false;
374}
375
Joerg Roedel71c70982009-11-24 16:43:06 +0100376/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100377 * This function checks if the driver got a valid device from the caller to
378 * avoid dereferencing invalid pointers.
379 */
380static bool check_device(struct device *dev)
381{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400382 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100383
384 if (!dev || !dev->dma_mask)
385 return false;
386
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100387 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200388 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400389 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100390
391 /* Out of our scope? */
392 if (devid > amd_iommu_last_bdf)
393 return false;
394
395 if (amd_iommu_rlookup_table[devid] == NULL)
396 return false;
397
398 return true;
399}
400
Alex Williamson25b11ce2014-09-19 10:03:13 -0600401static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600402{
Alex Williamson2851db22012-10-08 22:49:41 -0600403 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600404
Alex Williamson65d53522014-07-03 09:51:30 -0600405 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200406 if (IS_ERR(group))
407 return;
408
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200409 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600410}
411
412static int iommu_init_device(struct device *dev)
413{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600414 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100415 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400416 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600417
418 if (dev->archdata.iommu)
419 return 0;
420
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400421 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200422 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400423 return devid;
424
Joerg Roedel39ab9552017-02-01 16:56:46 +0100425 iommu = amd_iommu_rlookup_table[devid];
426
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400427 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600428 if (!dev_data)
429 return -ENOMEM;
430
Joerg Roedele3156042016-04-08 15:12:24 +0200431 dev_data->alias = get_alias(dev);
432
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400433 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100434 struct amd_iommu *iommu;
435
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400436 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100437 dev_data->iommu_v2 = iommu->is_iommu_v2;
438 }
439
Joerg Roedel657cbb62009-11-23 15:26:46 +0100440 dev->archdata.iommu = dev_data;
441
Joerg Roedele3d10af2017-02-01 17:23:22 +0100442 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600443
Joerg Roedel657cbb62009-11-23 15:26:46 +0100444 return 0;
445}
446
Joerg Roedel26018872011-06-06 16:50:14 +0200447static void iommu_ignore_device(struct device *dev)
448{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400449 u16 alias;
450 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200451
452 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200453 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400454 return;
455
Joerg Roedele3156042016-04-08 15:12:24 +0200456 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200457
458 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
459 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
460
461 amd_iommu_rlookup_table[devid] = NULL;
462 amd_iommu_rlookup_table[alias] = NULL;
463}
464
Joerg Roedel657cbb62009-11-23 15:26:46 +0100465static void iommu_uninit_device(struct device *dev)
466{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400467 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100468 struct amd_iommu *iommu;
469 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600470
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400471 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200472 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400473 return;
474
Joerg Roedel39ab9552017-02-01 16:56:46 +0100475 iommu = amd_iommu_rlookup_table[devid];
476
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400477 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600478 if (!dev_data)
479 return;
480
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100481 if (dev_data->domain)
482 detach_device(dev);
483
Joerg Roedele3d10af2017-02-01 17:23:22 +0100484 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600485
Alex Williamson9dcd6132012-05-30 14:19:07 -0600486 iommu_group_remove_device(dev);
487
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200488 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800489 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200490
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200491 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600492 * We keep dev_data around for unplugged devices and reuse it when the
493 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200494 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100495}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100496
Joerg Roedel431b2a22008-07-11 17:14:22 +0200497/****************************************************************************
498 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200499 * Interrupt handling functions
500 *
501 ****************************************************************************/
502
Joerg Roedele3e59872009-09-03 14:02:10 +0200503static void dump_dte_entry(u16 devid)
504{
505 int i;
506
Joerg Roedelee6c2862011-11-09 12:06:03 +0100507 for (i = 0; i < 4; ++i)
508 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200509 amd_iommu_dev_table[devid].data[i]);
510}
511
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200512static void dump_command(unsigned long phys_addr)
513{
Tom Lendacky2543a782017-07-17 16:10:24 -0500514 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200515 int i;
516
517 for (i = 0; i < 4; ++i)
518 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
519}
520
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200521static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
522 u64 address, int flags)
523{
524 struct iommu_dev_data *dev_data = NULL;
525 struct pci_dev *pdev;
526
Sinan Kayad5bf0f42017-12-19 00:37:47 -0500527 pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
528 devid & 0xff);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200529 if (pdev)
530 dev_data = get_dev_data(&pdev->dev);
531
532 if (dev_data && __ratelimit(&dev_data->rs)) {
533 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
534 domain_id, address, flags);
535 } else if (printk_ratelimit()) {
536 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
537 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
538 domain_id, address, flags);
539 }
540
541 if (pdev)
542 pci_dev_put(pdev);
543}
544
Joerg Roedela345b232009-09-03 15:01:43 +0200545static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200546{
Gary R Hook90ca3852018-03-08 18:34:41 -0600547 struct device *dev = iommu->iommu.dev;
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200548 int type, devid, domid, flags;
549 volatile u32 *event = __evt;
550 int count = 0;
551 u64 address;
552
553retry:
554 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
555 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
556 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
557 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
558 address = (u64)(((u64)event[3]) << 32) | event[2];
559
560 if (type == 0) {
561 /* Did we hit the erratum? */
562 if (++count == LOOP_TIMEOUT) {
563 pr_err("AMD-Vi: No event written to event log\n");
564 return;
565 }
566 udelay(1);
567 goto retry;
568 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200569
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200570 if (type == EVENT_TYPE_IO_FAULT) {
571 amd_iommu_report_page_fault(devid, domid, address, flags);
572 return;
573 } else {
Gary R Hook90ca3852018-03-08 18:34:41 -0600574 dev_err(dev, "AMD-Vi: Event logged [");
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200575 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200576
577 switch (type) {
578 case EVENT_TYPE_ILL_DEV:
Gary R Hook90ca3852018-03-08 18:34:41 -0600579 dev_err(dev, "ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
580 "address=0x%016llx flags=0x%04x]\n",
581 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
582 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200583 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200584 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200585 case EVENT_TYPE_DEV_TAB_ERR:
Gary R Hook90ca3852018-03-08 18:34:41 -0600586 dev_err(dev, "DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
587 "address=0x%016llx flags=0x%04x]\n",
588 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
589 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200590 break;
591 case EVENT_TYPE_PAGE_TAB_ERR:
Gary R Hook90ca3852018-03-08 18:34:41 -0600592 dev_err(dev, "PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
593 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
594 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
595 domid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200596 break;
597 case EVENT_TYPE_ILL_CMD:
Gary R Hook90ca3852018-03-08 18:34:41 -0600598 dev_err(dev, "ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200599 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600 break;
601 case EVENT_TYPE_CMD_HARD_ERR:
Gary R Hook90ca3852018-03-08 18:34:41 -0600602 dev_err(dev, "COMMAND_HARDWARE_ERROR address=0x%016llx "
603 "flags=0x%04x]\n", address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200604 break;
605 case EVENT_TYPE_IOTLB_INV_TO:
Gary R Hook90ca3852018-03-08 18:34:41 -0600606 dev_err(dev, "IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
607 "address=0x%016llx]\n",
608 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
609 address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200610 break;
611 case EVENT_TYPE_INV_DEV_REQ:
Gary R Hook90ca3852018-03-08 18:34:41 -0600612 dev_err(dev, "INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
613 "address=0x%016llx flags=0x%04x]\n",
614 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
615 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200616 break;
617 default:
Gary R Hook90ca3852018-03-08 18:34:41 -0600618 dev_err(dev, KERN_ERR "UNKNOWN event[0]=0x%08x event[1]=0x%08x "
619 "event[2]=0x%08x event[3]=0x%08x\n",
620 event[0], event[1], event[2], event[3]);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200621 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200622
623 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200624}
625
626static void iommu_poll_events(struct amd_iommu *iommu)
627{
628 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629
630 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
631 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
632
633 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200634 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200635 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200636 }
637
638 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200639}
640
Joerg Roedeleee53532012-06-01 15:20:23 +0200641static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100642{
643 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100644
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100645 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
646 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
647 return;
648 }
649
650 fault.address = raw[1];
651 fault.pasid = PPR_PASID(raw[0]);
652 fault.device_id = PPR_DEVID(raw[0]);
653 fault.tag = PPR_TAG(raw[0]);
654 fault.flags = PPR_FLAGS(raw[0]);
655
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100656 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
657}
658
659static void iommu_poll_ppr_log(struct amd_iommu *iommu)
660{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100661 u32 head, tail;
662
663 if (iommu->ppr_log == NULL)
664 return;
665
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100666 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
667 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
668
669 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200670 volatile u64 *raw;
671 u64 entry[2];
672 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100673
Joerg Roedeleee53532012-06-01 15:20:23 +0200674 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100675
Joerg Roedeleee53532012-06-01 15:20:23 +0200676 /*
677 * Hardware bug: Interrupt may arrive before the entry is
678 * written to memory. If this happens we need to wait for the
679 * entry to arrive.
680 */
681 for (i = 0; i < LOOP_TIMEOUT; ++i) {
682 if (PPR_REQ_TYPE(raw[0]) != 0)
683 break;
684 udelay(1);
685 }
686
687 /* Avoid memcpy function-call overhead */
688 entry[0] = raw[0];
689 entry[1] = raw[1];
690
691 /*
692 * To detect the hardware bug we need to clear the entry
693 * back to zero.
694 */
695 raw[0] = raw[1] = 0UL;
696
697 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100698 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
699 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200700
Joerg Roedeleee53532012-06-01 15:20:23 +0200701 /* Handle PPR entry */
702 iommu_handle_ppr_entry(iommu, entry);
703
Joerg Roedeleee53532012-06-01 15:20:23 +0200704 /* Refresh ring-buffer information */
705 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100706 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
707 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100708}
709
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500710#ifdef CONFIG_IRQ_REMAP
711static int (*iommu_ga_log_notifier)(u32);
712
713int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
714{
715 iommu_ga_log_notifier = notifier;
716
717 return 0;
718}
719EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
720
721static void iommu_poll_ga_log(struct amd_iommu *iommu)
722{
723 u32 head, tail, cnt = 0;
724
725 if (iommu->ga_log == NULL)
726 return;
727
728 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
729 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
730
731 while (head != tail) {
732 volatile u64 *raw;
733 u64 log_entry;
734
735 raw = (u64 *)(iommu->ga_log + head);
736 cnt++;
737
738 /* Avoid memcpy function-call overhead */
739 log_entry = *raw;
740
741 /* Update head pointer of hardware ring-buffer */
742 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
743 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
744
745 /* Handle GA entry */
746 switch (GA_REQ_TYPE(log_entry)) {
747 case GA_GUEST_NR:
748 if (!iommu_ga_log_notifier)
749 break;
750
751 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
752 __func__, GA_DEVID(log_entry),
753 GA_TAG(log_entry));
754
755 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
756 pr_err("AMD-Vi: GA log notifier failed.\n");
757 break;
758 default:
759 break;
760 }
761 }
762}
763#endif /* CONFIG_IRQ_REMAP */
764
765#define AMD_IOMMU_INT_MASK \
766 (MMIO_STATUS_EVT_INT_MASK | \
767 MMIO_STATUS_PPR_INT_MASK | \
768 MMIO_STATUS_GALOG_INT_MASK)
769
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200770irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200771{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500772 struct amd_iommu *iommu = (struct amd_iommu *) data;
773 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200774
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500775 while (status & AMD_IOMMU_INT_MASK) {
776 /* Enable EVT and PPR and GA interrupts again */
777 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500778 iommu->mmio_base + MMIO_STATUS_OFFSET);
779
780 if (status & MMIO_STATUS_EVT_INT_MASK) {
781 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
782 iommu_poll_events(iommu);
783 }
784
785 if (status & MMIO_STATUS_PPR_INT_MASK) {
786 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
787 iommu_poll_ppr_log(iommu);
788 }
789
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500790#ifdef CONFIG_IRQ_REMAP
791 if (status & MMIO_STATUS_GALOG_INT_MASK) {
792 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
793 iommu_poll_ga_log(iommu);
794 }
795#endif
796
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500797 /*
798 * Hardware bug: ERBT1312
799 * When re-enabling interrupt (by writing 1
800 * to clear the bit), the hardware might also try to set
801 * the interrupt bit in the event status register.
802 * In this scenario, the bit will be set, and disable
803 * subsequent interrupts.
804 *
805 * Workaround: The IOMMU driver should read back the
806 * status register and check if the interrupt bits are cleared.
807 * If not, driver will need to go through the interrupt handler
808 * again and re-clear the bits
809 */
810 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100811 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200812 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200813}
814
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200815irqreturn_t amd_iommu_int_handler(int irq, void *data)
816{
817 return IRQ_WAKE_THREAD;
818}
819
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200820/****************************************************************************
821 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200822 * IOMMU command queuing functions
823 *
824 ****************************************************************************/
825
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200826static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200827{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200828 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200829
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200830 while (*sem == 0 && i < LOOP_TIMEOUT) {
831 udelay(1);
832 i += 1;
833 }
834
835 if (i == LOOP_TIMEOUT) {
836 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
837 return -EIO;
838 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200839
840 return 0;
841}
842
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200843static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500844 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200845{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200846 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200847
Tom Lendackyd334a562017-06-05 14:52:12 -0500848 target = iommu->cmd_buf + iommu->cmd_buf_tail;
849
850 iommu->cmd_buf_tail += sizeof(*cmd);
851 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200852
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200853 /* Copy command to buffer */
854 memcpy(target, cmd, sizeof(*cmd));
855
856 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500857 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200858}
859
Joerg Roedel815b33f2011-04-06 17:26:49 +0200860static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200861{
Tom Lendacky2543a782017-07-17 16:10:24 -0500862 u64 paddr = iommu_virt_to_phys((void *)address);
863
Joerg Roedel815b33f2011-04-06 17:26:49 +0200864 WARN_ON(address & 0x7ULL);
865
Joerg Roedelded46732011-04-06 10:53:48 +0200866 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500867 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
868 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200869 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200870 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
871}
872
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200873static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
874{
875 memset(cmd, 0, sizeof(*cmd));
876 cmd->data[0] = devid;
877 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
878}
879
Joerg Roedel11b64022011-04-06 11:49:28 +0200880static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
881 size_t size, u16 domid, int pde)
882{
883 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100884 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200885
886 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100887 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200888
889 if (pages > 1) {
890 /*
891 * If we have to flush more than one page, flush all
892 * TLB entries for this domain
893 */
894 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100895 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200896 }
897
898 address &= PAGE_MASK;
899
900 memset(cmd, 0, sizeof(*cmd));
901 cmd->data[1] |= domid;
902 cmd->data[2] = lower_32_bits(address);
903 cmd->data[3] = upper_32_bits(address);
904 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
905 if (s) /* size bit - we flush more than one 4kb page */
906 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200907 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200908 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
909}
910
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200911static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
912 u64 address, size_t size)
913{
914 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100915 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200916
917 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100918 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200919
920 if (pages > 1) {
921 /*
922 * If we have to flush more than one page, flush all
923 * TLB entries for this domain
924 */
925 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100926 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200927 }
928
929 address &= PAGE_MASK;
930
931 memset(cmd, 0, sizeof(*cmd));
932 cmd->data[0] = devid;
933 cmd->data[0] |= (qdep & 0xff) << 24;
934 cmd->data[1] = devid;
935 cmd->data[2] = lower_32_bits(address);
936 cmd->data[3] = upper_32_bits(address);
937 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
938 if (s)
939 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
940}
941
Joerg Roedel22e266c2011-11-21 15:59:08 +0100942static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
943 u64 address, bool size)
944{
945 memset(cmd, 0, sizeof(*cmd));
946
947 address &= ~(0xfffULL);
948
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600949 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100950 cmd->data[1] = domid;
951 cmd->data[2] = lower_32_bits(address);
952 cmd->data[3] = upper_32_bits(address);
953 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
954 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
955 if (size)
956 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
957 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
958}
959
960static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
961 int qdep, u64 address, bool size)
962{
963 memset(cmd, 0, sizeof(*cmd));
964
965 address &= ~(0xfffULL);
966
967 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600968 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100969 cmd->data[0] |= (qdep & 0xff) << 24;
970 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600971 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100972 cmd->data[2] = lower_32_bits(address);
973 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
974 cmd->data[3] = upper_32_bits(address);
975 if (size)
976 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
977 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
978}
979
Joerg Roedelc99afa22011-11-21 18:19:25 +0100980static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
981 int status, int tag, bool gn)
982{
983 memset(cmd, 0, sizeof(*cmd));
984
985 cmd->data[0] = devid;
986 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600987 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100988 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
989 }
990 cmd->data[3] = tag & 0x1ff;
991 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
992
993 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
994}
995
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200996static void build_inv_all(struct iommu_cmd *cmd)
997{
998 memset(cmd, 0, sizeof(*cmd));
999 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001000}
1001
Joerg Roedel7ef27982012-06-21 16:46:04 +02001002static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1003{
1004 memset(cmd, 0, sizeof(*cmd));
1005 cmd->data[0] = devid;
1006 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1007}
1008
Joerg Roedel431b2a22008-07-11 17:14:22 +02001009/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001010 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001011 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001012 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001013static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1014 struct iommu_cmd *cmd,
1015 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001016{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001017 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001018 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001019
Tom Lendackyd334a562017-06-05 14:52:12 -05001020 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001021again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001022 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001023
Huang Rui432abf62016-12-12 07:28:26 -05001024 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001025 /* Skip udelay() the first time around */
1026 if (count++) {
1027 if (count == LOOP_TIMEOUT) {
1028 pr_err("AMD-Vi: Command buffer timeout\n");
1029 return -EIO;
1030 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031
Tom Lendacky23e967e2017-06-05 14:52:26 -05001032 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001033 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001034
Tom Lendacky23e967e2017-06-05 14:52:26 -05001035 /* Update head and recheck remaining space */
1036 iommu->cmd_buf_head = readl(iommu->mmio_base +
1037 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001038
1039 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001040 }
1041
Tom Lendackyd334a562017-06-05 14:52:12 -05001042 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001043
Tom Lendacky23e967e2017-06-05 14:52:26 -05001044 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001045 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001046
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001047 return 0;
1048}
1049
1050static int iommu_queue_command_sync(struct amd_iommu *iommu,
1051 struct iommu_cmd *cmd,
1052 bool sync)
1053{
1054 unsigned long flags;
1055 int ret;
1056
Scott Wood27790392018-01-21 03:28:54 -06001057 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001058 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Scott Wood27790392018-01-21 03:28:54 -06001059 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001060
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001061 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001062}
1063
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001064static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1065{
1066 return iommu_queue_command_sync(iommu, cmd, true);
1067}
1068
Joerg Roedel8d201962008-12-02 20:34:41 +01001069/*
1070 * This function queues a completion wait command into the command
1071 * buffer of an IOMMU
1072 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001073static int iommu_completion_wait(struct amd_iommu *iommu)
1074{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001075 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001076 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001077 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001078
1079 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001080 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001081
Joerg Roedel8d201962008-12-02 20:34:41 +01001082
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001083 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1084
Scott Wood27790392018-01-21 03:28:54 -06001085 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001086
1087 iommu->cmd_sem = 0;
1088
1089 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001090 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001091 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001092
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001093 ret = wait_on_sem(&iommu->cmd_sem);
1094
1095out_unlock:
Scott Wood27790392018-01-21 03:28:54 -06001096 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001097
1098 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001099}
1100
Joerg Roedeld8c13082011-04-06 18:51:26 +02001101static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001102{
1103 struct iommu_cmd cmd;
1104
Joerg Roedeld8c13082011-04-06 18:51:26 +02001105 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001106
Joerg Roedeld8c13082011-04-06 18:51:26 +02001107 return iommu_queue_command(iommu, &cmd);
1108}
1109
Joerg Roedel0688a092017-08-23 15:50:03 +02001110static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001111{
1112 u32 devid;
1113
1114 for (devid = 0; devid <= 0xffff; ++devid)
1115 iommu_flush_dte(iommu, devid);
1116
1117 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001118}
1119
1120/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001121 * This function uses heavy locking and may disable irqs for some time. But
1122 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001123 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001124static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001125{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001126 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001127
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001128 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1129 struct iommu_cmd cmd;
1130 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1131 dom_id, 1);
1132 iommu_queue_command(iommu, &cmd);
1133 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001134
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001135 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001136}
1137
Joerg Roedel0688a092017-08-23 15:50:03 +02001138static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001139{
1140 struct iommu_cmd cmd;
1141
1142 build_inv_all(&cmd);
1143
1144 iommu_queue_command(iommu, &cmd);
1145 iommu_completion_wait(iommu);
1146}
1147
Joerg Roedel7ef27982012-06-21 16:46:04 +02001148static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1149{
1150 struct iommu_cmd cmd;
1151
1152 build_inv_irt(&cmd, devid);
1153
1154 iommu_queue_command(iommu, &cmd);
1155}
1156
Joerg Roedel0688a092017-08-23 15:50:03 +02001157static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001158{
1159 u32 devid;
1160
1161 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1162 iommu_flush_irt(iommu, devid);
1163
1164 iommu_completion_wait(iommu);
1165}
1166
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001167void iommu_flush_all_caches(struct amd_iommu *iommu)
1168{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001169 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001170 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001171 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001172 amd_iommu_flush_dte_all(iommu);
1173 amd_iommu_flush_irt_all(iommu);
1174 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001175 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001176}
1177
Joerg Roedel431b2a22008-07-11 17:14:22 +02001178/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001179 * Command send function for flushing on-device TLB
1180 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001181static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1182 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001183{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001184 struct amd_iommu *iommu;
1185 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001186 int qdep;
1187
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001188 qdep = dev_data->ats.qdep;
1189 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001190
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001191 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001192
1193 return iommu_queue_command(iommu, &cmd);
1194}
1195
1196/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001197 * Command send function for invalidating a device table entry
1198 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001199static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001200{
1201 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001202 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001203 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001204
Joerg Roedel6c542042011-06-09 17:07:31 +02001205 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001206 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001207
Joerg Roedelf62dda62011-06-09 12:55:35 +02001208 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001209 if (!ret && alias != dev_data->devid)
1210 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001211 if (ret)
1212 return ret;
1213
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001214 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001215 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001216
1217 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001218}
1219
Joerg Roedel431b2a22008-07-11 17:14:22 +02001220/*
1221 * TLB invalidation function which is called from the mapping functions.
1222 * It invalidates a single PTE if the range to flush is within a single
1223 * page. Otherwise it flushes the whole TLB of the IOMMU.
1224 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001225static void __domain_flush_pages(struct protection_domain *domain,
1226 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001227{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001228 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001229 struct iommu_cmd cmd;
1230 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001231
Joerg Roedel11b64022011-04-06 11:49:28 +02001232 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001233
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001234 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001235 if (!domain->dev_iommu[i])
1236 continue;
1237
1238 /*
1239 * Devices of this domain are behind this IOMMU
1240 * We need a TLB flush
1241 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001242 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001243 }
1244
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001245 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001246
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001247 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001248 continue;
1249
Joerg Roedel6c542042011-06-09 17:07:31 +02001250 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001251 }
1252
Joerg Roedel11b64022011-04-06 11:49:28 +02001253 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001254}
1255
Joerg Roedel17b124b2011-04-06 18:01:35 +02001256static void domain_flush_pages(struct protection_domain *domain,
1257 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001258{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001259 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001260}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001261
Joerg Roedel1c655772008-09-04 18:40:05 +02001262/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001263static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001264{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001265 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001266}
1267
Chris Wright42a49f92009-06-15 15:42:00 +02001268/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001269static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001270{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001271 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1272}
1273
1274static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001275{
1276 int i;
1277
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001278 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001279 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001280 continue;
1281
1282 /*
1283 * Devices of this domain are behind this IOMMU
1284 * We need to wait for completion of all commands.
1285 */
1286 iommu_completion_wait(amd_iommus[i]);
1287 }
1288}
1289
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001290
Joerg Roedel43f49602008-12-02 21:01:12 +01001291/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001292 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001293 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001294static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001295{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001296 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001297
1298 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001299 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001300}
1301
Joerg Roedel431b2a22008-07-11 17:14:22 +02001302/****************************************************************************
1303 *
1304 * The functions below are used the create the page table mappings for
1305 * unity mapped regions.
1306 *
1307 ****************************************************************************/
1308
1309/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001310 * This function is used to add another level to an IO page table. Adding
1311 * another level increases the size of the address space by 9 bits to a size up
1312 * to 64 bits.
1313 */
1314static bool increase_address_space(struct protection_domain *domain,
1315 gfp_t gfp)
1316{
1317 u64 *pte;
1318
1319 if (domain->mode == PAGE_MODE_6_LEVEL)
1320 /* address space already 64 bit large */
1321 return false;
1322
1323 pte = (void *)get_zeroed_page(gfp);
1324 if (!pte)
1325 return false;
1326
1327 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001328 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001329 domain->pt_root = pte;
1330 domain->mode += 1;
1331 domain->updated = true;
1332
1333 return true;
1334}
1335
1336static u64 *alloc_pte(struct protection_domain *domain,
1337 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001338 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001339 u64 **pte_page,
1340 gfp_t gfp)
1341{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001342 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001343 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001344
1345 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001346
1347 while (address > PM_LEVEL_SIZE(domain->mode))
1348 increase_address_space(domain, gfp);
1349
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001350 level = domain->mode - 1;
1351 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1352 address = PAGE_SIZE_ALIGN(address, page_size);
1353 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001354
1355 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001356 u64 __pte, __npte;
1357
1358 __pte = *pte;
1359
1360 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001361 page = (u64 *)get_zeroed_page(gfp);
1362 if (!page)
1363 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001364
Tom Lendacky2543a782017-07-17 16:10:24 -05001365 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001366
Baoquan He134414f2016-09-15 16:50:50 +08001367 /* pte could have been changed somewhere. */
1368 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001369 free_page((unsigned long)page);
1370 continue;
1371 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001372 }
1373
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001374 /* No level skipping support yet */
1375 if (PM_PTE_LEVEL(*pte) != level)
1376 return NULL;
1377
Joerg Roedel308973d2009-11-24 17:43:32 +01001378 level -= 1;
1379
1380 pte = IOMMU_PTE_PAGE(*pte);
1381
1382 if (pte_page && level == end_lvl)
1383 *pte_page = pte;
1384
1385 pte = &pte[PM_LEVEL_INDEX(level, address)];
1386 }
1387
1388 return pte;
1389}
1390
1391/*
1392 * This function checks if there is a PTE for a given dma address. If
1393 * there is one, it returns the pointer to it.
1394 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001395static u64 *fetch_pte(struct protection_domain *domain,
1396 unsigned long address,
1397 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001398{
1399 int level;
1400 u64 *pte;
1401
Joerg Roedel24cd7722010-01-19 17:27:39 +01001402 if (address > PM_LEVEL_SIZE(domain->mode))
1403 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001404
Joerg Roedel3039ca12015-04-01 14:58:48 +02001405 level = domain->mode - 1;
1406 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1407 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001408
1409 while (level > 0) {
1410
1411 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001412 if (!IOMMU_PTE_PRESENT(*pte))
1413 return NULL;
1414
Joerg Roedel24cd7722010-01-19 17:27:39 +01001415 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001416 if (PM_PTE_LEVEL(*pte) == 7 ||
1417 PM_PTE_LEVEL(*pte) == 0)
1418 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001419
1420 /* No level skipping support yet */
1421 if (PM_PTE_LEVEL(*pte) != level)
1422 return NULL;
1423
Joerg Roedel308973d2009-11-24 17:43:32 +01001424 level -= 1;
1425
Joerg Roedel24cd7722010-01-19 17:27:39 +01001426 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001427 pte = IOMMU_PTE_PAGE(*pte);
1428 pte = &pte[PM_LEVEL_INDEX(level, address)];
1429 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1430 }
1431
1432 if (PM_PTE_LEVEL(*pte) == 0x07) {
1433 unsigned long pte_mask;
1434
1435 /*
1436 * If we have a series of large PTEs, make
1437 * sure to return a pointer to the first one.
1438 */
1439 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1440 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1441 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001442 }
1443
1444 return pte;
1445}
1446
1447/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001448 * Generic mapping functions. It maps a physical address into a DMA
1449 * address space. It allocates the page table pages if necessary.
1450 * In the future it can be extended to a generic mapping function
1451 * supporting all features of AMD IOMMU page tables like level skipping
1452 * and full 64 bit address spaces.
1453 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001454static int iommu_map_page(struct protection_domain *dom,
1455 unsigned long bus_addr,
1456 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001457 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001458 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001459 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001460{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001461 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001462 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001463
Joerg Roedeld4b03662015-04-01 14:58:52 +02001464 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1465 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1466
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001467 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001468 return -EINVAL;
1469
Joerg Roedeld4b03662015-04-01 14:58:52 +02001470 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001471 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001472
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001473 if (!pte)
1474 return -ENOMEM;
1475
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001476 for (i = 0; i < count; ++i)
1477 if (IOMMU_PTE_PRESENT(pte[i]))
1478 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001479
Joerg Roedeld4b03662015-04-01 14:58:52 +02001480 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001481 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001482 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001483 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001484 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001485
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001486 if (prot & IOMMU_PROT_IR)
1487 __pte |= IOMMU_PTE_IR;
1488 if (prot & IOMMU_PROT_IW)
1489 __pte |= IOMMU_PTE_IW;
1490
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001491 for (i = 0; i < count; ++i)
1492 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001493
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001494 update_domain(dom);
1495
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001496 return 0;
1497}
1498
Joerg Roedel24cd7722010-01-19 17:27:39 +01001499static unsigned long iommu_unmap_page(struct protection_domain *dom,
1500 unsigned long bus_addr,
1501 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001502{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001503 unsigned long long unmapped;
1504 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001505 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001506
Joerg Roedel24cd7722010-01-19 17:27:39 +01001507 BUG_ON(!is_power_of_2(page_size));
1508
1509 unmapped = 0;
1510
1511 while (unmapped < page_size) {
1512
Joerg Roedel71b390e2015-04-01 14:58:49 +02001513 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001514
Joerg Roedel71b390e2015-04-01 14:58:49 +02001515 if (pte) {
1516 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001517
Joerg Roedel71b390e2015-04-01 14:58:49 +02001518 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001519 for (i = 0; i < count; i++)
1520 pte[i] = 0ULL;
1521 }
1522
1523 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1524 unmapped += unmap_size;
1525 }
1526
Alex Williamson60d0ca32013-06-21 14:33:19 -06001527 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001528
1529 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001530}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001531
Joerg Roedel431b2a22008-07-11 17:14:22 +02001532/****************************************************************************
1533 *
1534 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001535 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001536 *
1537 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001538
Joerg Roedel9cabe892009-05-18 16:38:55 +02001539
Joerg Roedel256e4622016-07-05 14:23:01 +02001540static unsigned long dma_ops_alloc_iova(struct device *dev,
1541 struct dma_ops_domain *dma_dom,
1542 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001543{
Joerg Roedel256e4622016-07-05 14:23:01 +02001544 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001545
Joerg Roedel256e4622016-07-05 14:23:01 +02001546 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001547
Joerg Roedel256e4622016-07-05 14:23:01 +02001548 if (dma_mask > DMA_BIT_MASK(32))
1549 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001550 IOVA_PFN(DMA_BIT_MASK(32)), false);
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001551
Joerg Roedel256e4622016-07-05 14:23:01 +02001552 if (!pfn)
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001553 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1554 IOVA_PFN(dma_mask), true);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001555
Joerg Roedel256e4622016-07-05 14:23:01 +02001556 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001557}
1558
Joerg Roedel256e4622016-07-05 14:23:01 +02001559static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1560 unsigned long address,
1561 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001562{
Joerg Roedel256e4622016-07-05 14:23:01 +02001563 pages = __roundup_pow_of_two(pages);
1564 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001565
Joerg Roedel256e4622016-07-05 14:23:01 +02001566 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001567}
1568
Joerg Roedel431b2a22008-07-11 17:14:22 +02001569/****************************************************************************
1570 *
1571 * The next functions belong to the domain allocation. A domain is
1572 * allocated for every IOMMU as the default domain. If device isolation
1573 * is enabled, every device get its own domain. The most important thing
1574 * about domains is the page table mapping the DMA address space they
1575 * contain.
1576 *
1577 ****************************************************************************/
1578
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001579/*
1580 * This function adds a protection domain to the global protection domain list
1581 */
1582static void add_domain_to_list(struct protection_domain *domain)
1583{
1584 unsigned long flags;
1585
1586 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1587 list_add(&domain->list, &amd_iommu_pd_list);
1588 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1589}
1590
1591/*
1592 * This function removes a protection domain to the global
1593 * protection domain list
1594 */
1595static void del_domain_from_list(struct protection_domain *domain)
1596{
1597 unsigned long flags;
1598
1599 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1600 list_del(&domain->list);
1601 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1602}
1603
Joerg Roedelec487d12008-06-26 21:27:58 +02001604static u16 domain_id_alloc(void)
1605{
Joerg Roedelec487d12008-06-26 21:27:58 +02001606 int id;
1607
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001608 spin_lock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001609 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1610 BUG_ON(id == 0);
1611 if (id > 0 && id < MAX_DOMAIN_ID)
1612 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1613 else
1614 id = 0;
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001615 spin_unlock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001616
1617 return id;
1618}
1619
Joerg Roedela2acfb72008-12-02 18:28:53 +01001620static void domain_id_free(int id)
1621{
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001622 spin_lock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001623 if (id > 0 && id < MAX_DOMAIN_ID)
1624 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001625 spin_unlock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001626}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001627
Joerg Roedel5c34c402013-06-20 20:22:58 +02001628#define DEFINE_FREE_PT_FN(LVL, FN) \
1629static void free_pt_##LVL (unsigned long __pt) \
1630{ \
1631 unsigned long p; \
1632 u64 *pt; \
1633 int i; \
1634 \
1635 pt = (u64 *)__pt; \
1636 \
1637 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001638 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001639 if (!IOMMU_PTE_PRESENT(pt[i])) \
1640 continue; \
1641 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001642 /* Large PTE? */ \
1643 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1644 PM_PTE_LEVEL(pt[i]) == 7) \
1645 continue; \
1646 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001647 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1648 FN(p); \
1649 } \
1650 free_page((unsigned long)pt); \
1651}
1652
1653DEFINE_FREE_PT_FN(l2, free_page)
1654DEFINE_FREE_PT_FN(l3, free_pt_l2)
1655DEFINE_FREE_PT_FN(l4, free_pt_l3)
1656DEFINE_FREE_PT_FN(l5, free_pt_l4)
1657DEFINE_FREE_PT_FN(l6, free_pt_l5)
1658
Joerg Roedel86db2e52008-12-02 18:20:21 +01001659static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001660{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001661 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001662
Joerg Roedel5c34c402013-06-20 20:22:58 +02001663 switch (domain->mode) {
1664 case PAGE_MODE_NONE:
1665 break;
1666 case PAGE_MODE_1_LEVEL:
1667 free_page(root);
1668 break;
1669 case PAGE_MODE_2_LEVEL:
1670 free_pt_l2(root);
1671 break;
1672 case PAGE_MODE_3_LEVEL:
1673 free_pt_l3(root);
1674 break;
1675 case PAGE_MODE_4_LEVEL:
1676 free_pt_l4(root);
1677 break;
1678 case PAGE_MODE_5_LEVEL:
1679 free_pt_l5(root);
1680 break;
1681 case PAGE_MODE_6_LEVEL:
1682 free_pt_l6(root);
1683 break;
1684 default:
1685 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001686 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001687}
1688
Joerg Roedelb16137b2011-11-21 16:50:23 +01001689static void free_gcr3_tbl_level1(u64 *tbl)
1690{
1691 u64 *ptr;
1692 int i;
1693
1694 for (i = 0; i < 512; ++i) {
1695 if (!(tbl[i] & GCR3_VALID))
1696 continue;
1697
Tom Lendacky2543a782017-07-17 16:10:24 -05001698 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001699
1700 free_page((unsigned long)ptr);
1701 }
1702}
1703
1704static void free_gcr3_tbl_level2(u64 *tbl)
1705{
1706 u64 *ptr;
1707 int i;
1708
1709 for (i = 0; i < 512; ++i) {
1710 if (!(tbl[i] & GCR3_VALID))
1711 continue;
1712
Tom Lendacky2543a782017-07-17 16:10:24 -05001713 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001714
1715 free_gcr3_tbl_level1(ptr);
1716 }
1717}
1718
Joerg Roedel52815b72011-11-17 17:24:28 +01001719static void free_gcr3_table(struct protection_domain *domain)
1720{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001721 if (domain->glx == 2)
1722 free_gcr3_tbl_level2(domain->gcr3_tbl);
1723 else if (domain->glx == 1)
1724 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001725 else
1726 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001727
Joerg Roedel52815b72011-11-17 17:24:28 +01001728 free_page((unsigned long)domain->gcr3_tbl);
1729}
1730
Joerg Roedelfca6af62017-06-02 18:13:37 +02001731static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1732{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001733 domain_flush_tlb(&dom->domain);
1734 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001735}
1736
Joerg Roedel9003d612017-08-10 17:19:13 +02001737static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001738{
Joerg Roedel9003d612017-08-10 17:19:13 +02001739 struct dma_ops_domain *dom;
Joerg Roedele241f8e2017-06-02 15:44:57 +02001740
Joerg Roedel9003d612017-08-10 17:19:13 +02001741 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001742
1743 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001744}
1745
Joerg Roedel431b2a22008-07-11 17:14:22 +02001746/*
1747 * Free a domain, only used if something went wrong in the
1748 * allocation path and we need to free an already allocated page table
1749 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001750static void dma_ops_domain_free(struct dma_ops_domain *dom)
1751{
1752 if (!dom)
1753 return;
1754
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001755 del_domain_from_list(&dom->domain);
1756
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001757 put_iova_domain(&dom->iovad);
1758
Joerg Roedel86db2e52008-12-02 18:20:21 +01001759 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001760
Baoquan Hec3db9012016-09-15 16:50:52 +08001761 if (dom->domain.id)
1762 domain_id_free(dom->domain.id);
1763
Joerg Roedelec487d12008-06-26 21:27:58 +02001764 kfree(dom);
1765}
1766
Joerg Roedel431b2a22008-07-11 17:14:22 +02001767/*
1768 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001769 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001770 * structures required for the dma_ops interface
1771 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001772static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001773{
1774 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001775
1776 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1777 if (!dma_dom)
1778 return NULL;
1779
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001780 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001781 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001782
Joerg Roedelffec2192016-07-26 15:31:23 +02001783 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001784 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001785 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001786 if (!dma_dom->domain.pt_root)
1787 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001788
Zhen Leiaa3ac942017-09-21 16:52:45 +01001789 init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel307d5852016-07-05 11:54:04 +02001790
Joerg Roedel9003d612017-08-10 17:19:13 +02001791 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001792 goto free_dma_dom;
1793
Joerg Roedel9003d612017-08-10 17:19:13 +02001794 /* Initialize reserved ranges */
1795 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001796
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001797 add_domain_to_list(&dma_dom->domain);
1798
Joerg Roedelec487d12008-06-26 21:27:58 +02001799 return dma_dom;
1800
1801free_dma_dom:
1802 dma_ops_domain_free(dma_dom);
1803
1804 return NULL;
1805}
1806
Joerg Roedel431b2a22008-07-11 17:14:22 +02001807/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001808 * little helper function to check whether a given protection domain is a
1809 * dma_ops domain
1810 */
1811static bool dma_ops_domain(struct protection_domain *domain)
1812{
1813 return domain->flags & PD_DMA_OPS_MASK;
1814}
1815
Gary R Hookff18c4e2017-12-20 09:47:08 -07001816static void set_dte_entry(u16 devid, struct protection_domain *domain,
1817 bool ats, bool ppr)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001818{
Joerg Roedel132bd682011-11-17 14:18:46 +01001819 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001820 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001821
Joerg Roedel132bd682011-11-17 14:18:46 +01001822 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001823 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001824
Joerg Roedel38ddf412008-09-11 10:38:32 +02001825 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1826 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001827 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001828
Joerg Roedelee6c2862011-11-09 12:06:03 +01001829 flags = amd_iommu_dev_table[devid].data[1];
1830
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001831 if (ats)
1832 flags |= DTE_FLAG_IOTLB;
1833
Gary R Hookff18c4e2017-12-20 09:47:08 -07001834 if (ppr) {
1835 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1836
1837 if (iommu_feature(iommu, FEATURE_EPHSUP))
1838 pte_root |= 1ULL << DEV_ENTRY_PPR;
1839 }
1840
Joerg Roedel52815b72011-11-17 17:24:28 +01001841 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001842 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001843 u64 glx = domain->glx;
1844 u64 tmp;
1845
1846 pte_root |= DTE_FLAG_GV;
1847 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1848
1849 /* First mask out possible old values for GCR3 table */
1850 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1851 flags &= ~tmp;
1852
1853 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1854 flags &= ~tmp;
1855
1856 /* Encode GCR3 table into DTE */
1857 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1858 pte_root |= tmp;
1859
1860 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1861 flags |= tmp;
1862
1863 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1864 flags |= tmp;
1865 }
1866
Baoquan He45a01c42017-08-09 16:33:37 +08001867 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001868 flags |= domain->id;
1869
1870 amd_iommu_dev_table[devid].data[1] = flags;
1871 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001872}
1873
Joerg Roedel15898bb2009-11-24 15:39:42 +01001874static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001875{
Joerg Roedel355bf552008-12-08 12:02:41 +01001876 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001877 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001878 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001879
Joerg Roedelc5cca142009-10-09 18:31:20 +02001880 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001881}
1882
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001883static void do_attach(struct iommu_dev_data *dev_data,
1884 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001885{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001886 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001887 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001888 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001889
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001890 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001891 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001892 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001893
1894 /* Update data structures */
1895 dev_data->domain = domain;
1896 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001897
1898 /* Do reference counting */
1899 domain->dev_iommu[iommu->index] += 1;
1900 domain->dev_cnt += 1;
1901
Joerg Roedele25bfb52015-10-20 17:33:38 +02001902 /* Update device table */
Gary R Hookff18c4e2017-12-20 09:47:08 -07001903 set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001904 if (alias != dev_data->devid)
Gary R Hookff18c4e2017-12-20 09:47:08 -07001905 set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001906
Joerg Roedel6c542042011-06-09 17:07:31 +02001907 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001908}
1909
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001910static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001911{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001912 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001913 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001914
Joerg Roedel5adad992015-10-09 16:23:33 +02001915 /*
1916 * First check if the device is still attached. It might already
1917 * be detached from its domain because the generic
1918 * iommu_detach_group code detached it and we try again here in
1919 * our alias handling.
1920 */
1921 if (!dev_data->domain)
1922 return;
1923
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001924 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001925 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001926
Joerg Roedelc4596112009-11-20 14:57:32 +01001927 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001928 dev_data->domain->dev_iommu[iommu->index] -= 1;
1929 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001930
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001931 /* Update data structures */
1932 dev_data->domain = NULL;
1933 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001934 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001935 if (alias != dev_data->devid)
1936 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001937
1938 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001939 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001940}
1941
1942/*
1943 * If a device is not yet associated with a domain, this function does
1944 * assigns it visible for the hardware
1945 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001946static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001947 struct protection_domain *domain)
1948{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001949 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001950
Joerg Roedel272e4f92015-10-20 17:33:37 +02001951 /*
1952 * Must be called with IRQs disabled. Warn here to detect early
1953 * when its not.
1954 */
1955 WARN_ON(!irqs_disabled());
1956
Joerg Roedel15898bb2009-11-24 15:39:42 +01001957 /* lock domain */
1958 spin_lock(&domain->lock);
1959
Joerg Roedel397111a2014-08-05 17:31:51 +02001960 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001961 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001962 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01001963
Joerg Roedel397111a2014-08-05 17:31:51 +02001964 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02001965 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01001966
Julia Lawall84fe6c12010-05-27 12:31:51 +02001967 ret = 0;
1968
1969out_unlock:
1970
Joerg Roedel355bf552008-12-08 12:02:41 +01001971 /* ready */
1972 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001973
Julia Lawall84fe6c12010-05-27 12:31:51 +02001974 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001975}
1976
Joerg Roedel52815b72011-11-17 17:24:28 +01001977
1978static void pdev_iommuv2_disable(struct pci_dev *pdev)
1979{
1980 pci_disable_ats(pdev);
1981 pci_disable_pri(pdev);
1982 pci_disable_pasid(pdev);
1983}
1984
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001985/* FIXME: Change generic reset-function to do the same */
1986static int pri_reset_while_enabled(struct pci_dev *pdev)
1987{
1988 u16 control;
1989 int pos;
1990
Joerg Roedel46277b72011-12-07 14:34:02 +01001991 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001992 if (!pos)
1993 return -EINVAL;
1994
Joerg Roedel46277b72011-12-07 14:34:02 +01001995 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1996 control |= PCI_PRI_CTRL_RESET;
1997 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001998
1999 return 0;
2000}
2001
Joerg Roedel52815b72011-11-17 17:24:28 +01002002static int pdev_iommuv2_enable(struct pci_dev *pdev)
2003{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002004 bool reset_enable;
2005 int reqs, ret;
2006
2007 /* FIXME: Hardcode number of outstanding requests for now */
2008 reqs = 32;
2009 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2010 reqs = 1;
2011 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002012
2013 /* Only allow access to user-accessible pages */
2014 ret = pci_enable_pasid(pdev, 0);
2015 if (ret)
2016 goto out_err;
2017
2018 /* First reset the PRI state of the device */
2019 ret = pci_reset_pri(pdev);
2020 if (ret)
2021 goto out_err;
2022
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002023 /* Enable PRI */
2024 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002025 if (ret)
2026 goto out_err;
2027
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002028 if (reset_enable) {
2029 ret = pri_reset_while_enabled(pdev);
2030 if (ret)
2031 goto out_err;
2032 }
2033
Joerg Roedel52815b72011-11-17 17:24:28 +01002034 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2035 if (ret)
2036 goto out_err;
2037
2038 return 0;
2039
2040out_err:
2041 pci_disable_pri(pdev);
2042 pci_disable_pasid(pdev);
2043
2044 return ret;
2045}
2046
Joerg Roedelc99afa22011-11-21 18:19:25 +01002047/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002048#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002049
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002050static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002051{
Joerg Roedela3b93122012-04-12 12:49:26 +02002052 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002053 int pos;
2054
Joerg Roedel46277b72011-12-07 14:34:02 +01002055 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002056 if (!pos)
2057 return false;
2058
Joerg Roedela3b93122012-04-12 12:49:26 +02002059 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002060
Joerg Roedela3b93122012-04-12 12:49:26 +02002061 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002062}
2063
Joerg Roedel15898bb2009-11-24 15:39:42 +01002064/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002065 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002066 * assigns it visible for the hardware
2067 */
2068static int attach_device(struct device *dev,
2069 struct protection_domain *domain)
2070{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002071 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002072 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002073 unsigned long flags;
2074 int ret;
2075
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002076 dev_data = get_dev_data(dev);
2077
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002078 if (!dev_is_pci(dev))
2079 goto skip_ats_check;
2080
2081 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002082 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002083 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002084 return -EINVAL;
2085
Joerg Roedel02ca2022015-07-28 16:58:49 +02002086 if (dev_data->iommu_v2) {
2087 if (pdev_iommuv2_enable(pdev) != 0)
2088 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002089
Joerg Roedel02ca2022015-07-28 16:58:49 +02002090 dev_data->ats.enabled = true;
2091 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2092 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2093 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002094 } else if (amd_iommu_iotlb_sup &&
2095 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002096 dev_data->ats.enabled = true;
2097 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2098 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002099
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002100skip_ats_check:
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002101 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002102 ret = __attach_device(dev_data, domain);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002103 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002104
2105 /*
2106 * We might boot into a crash-kernel here. The crashed kernel
2107 * left the caches in the IOMMU dirty. So we have to flush
2108 * here to evict all dirty stuff.
2109 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002110 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002111
2112 return ret;
2113}
2114
2115/*
2116 * Removes a device from a protection domain (unlocked)
2117 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002118static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002119{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002120 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002121
Joerg Roedel272e4f92015-10-20 17:33:37 +02002122 /*
2123 * Must be called with IRQs disabled. Warn here to detect early
2124 * when its not.
2125 */
2126 WARN_ON(!irqs_disabled());
2127
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002128 if (WARN_ON(!dev_data->domain))
2129 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002130
Joerg Roedel2ca76272010-01-22 16:45:31 +01002131 domain = dev_data->domain;
2132
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002133 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002134
Joerg Roedel150952f2015-10-20 17:33:35 +02002135 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002136
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002137 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002138}
2139
2140/*
2141 * Removes a device from a protection domain (with devtable_lock held)
2142 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002143static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002144{
Joerg Roedel52815b72011-11-17 17:24:28 +01002145 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002146 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002147 unsigned long flags;
2148
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002149 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002150 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002151
Joerg Roedel355bf552008-12-08 12:02:41 +01002152 /* lock device table */
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002153 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002154 __detach_device(dev_data);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002155 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002156
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002157 if (!dev_is_pci(dev))
2158 return;
2159
Joerg Roedel02ca2022015-07-28 16:58:49 +02002160 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002161 pdev_iommuv2_disable(to_pci_dev(dev));
2162 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002163 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002164
2165 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002166}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002167
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002168static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002169{
Joerg Roedel71f77582011-06-09 19:03:15 +02002170 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002171 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002172 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002173 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002174
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002175 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002176 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002177
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002178 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002179 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002180 return devid;
2181
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002182 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002183
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002184 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002185 if (ret) {
2186 if (ret != -ENOTSUPP)
2187 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2188 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002189
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002190 iommu_ignore_device(dev);
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002191 dev->dma_ops = &dma_direct_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002192 goto out;
2193 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002194 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002195
Joerg Roedel07ee8692015-05-28 18:41:42 +02002196 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002197
2198 BUG_ON(!dev_data);
2199
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002200 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002201 iommu_request_dm_for_dev(dev);
2202
2203 /* Domains are initialized for this device - have a look what we ended up with */
2204 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002205 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002206 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002207 else
Bart Van Assche56579332017-01-20 13:04:02 -08002208 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002209
2210out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002211 iommu_completion_wait(iommu);
2212
Joerg Roedele275a2a2008-12-10 18:27:25 +01002213 return 0;
2214}
2215
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002216static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002217{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002218 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002219 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002220
2221 if (!check_device(dev))
2222 return;
2223
2224 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002225 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002226 return;
2227
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002228 iommu = amd_iommu_rlookup_table[devid];
2229
2230 iommu_uninit_device(dev);
2231 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002232}
2233
Wan Zongshunb097d112016-04-01 09:06:04 -04002234static struct iommu_group *amd_iommu_device_group(struct device *dev)
2235{
2236 if (dev_is_pci(dev))
2237 return pci_device_group(dev);
2238
2239 return acpihid_device_group(dev);
2240}
2241
Joerg Roedel431b2a22008-07-11 17:14:22 +02002242/*****************************************************************************
2243 *
2244 * The next functions belong to the dma_ops mapping/unmapping code.
2245 *
2246 *****************************************************************************/
2247
2248/*
2249 * In the dma_ops path we only have the struct device. This function
2250 * finds the corresponding IOMMU, the protection domain and the
2251 * requestor id for a given device.
2252 * If the device is not yet associated with a domain this is also done
2253 * in this function.
2254 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002255static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002256{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002257 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002258 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002259
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002260 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002261 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002262
Joerg Roedeld26592a2016-07-07 15:31:13 +02002263 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002264 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2265 get_dev_data(dev)->defer_attach = false;
2266 io_domain = iommu_get_domain_for_dev(dev);
2267 domain = to_pdomain(io_domain);
2268 attach_device(dev, domain);
2269 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002270 if (domain == NULL)
2271 return ERR_PTR(-EBUSY);
2272
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002273 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002274 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002275
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002276 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002277}
2278
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002279static void update_device_table(struct protection_domain *domain)
2280{
Joerg Roedel492667d2009-11-27 13:25:47 +01002281 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002282
Joerg Roedel3254de62016-07-26 15:18:54 +02002283 list_for_each_entry(dev_data, &domain->dev_list, list) {
Gary R Hookff18c4e2017-12-20 09:47:08 -07002284 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
2285 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002286
2287 if (dev_data->devid == dev_data->alias)
2288 continue;
2289
2290 /* There is an alias, update device table entry for it */
Gary R Hookff18c4e2017-12-20 09:47:08 -07002291 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
2292 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002293 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002294}
2295
2296static void update_domain(struct protection_domain *domain)
2297{
2298 if (!domain->updated)
2299 return;
2300
2301 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002302
2303 domain_flush_devices(domain);
2304 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002305
2306 domain->updated = false;
2307}
2308
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002309static int dir2prot(enum dma_data_direction direction)
2310{
2311 if (direction == DMA_TO_DEVICE)
2312 return IOMMU_PROT_IR;
2313 else if (direction == DMA_FROM_DEVICE)
2314 return IOMMU_PROT_IW;
2315 else if (direction == DMA_BIDIRECTIONAL)
2316 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2317 else
2318 return 0;
2319}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002320
Joerg Roedel431b2a22008-07-11 17:14:22 +02002321/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002322 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002323 * contiguous memory region into DMA address space. It is used by all
2324 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002325 * Must be called with the domain lock held.
2326 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002327static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002328 struct dma_ops_domain *dma_dom,
2329 phys_addr_t paddr,
2330 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002331 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002332 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002333{
2334 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002335 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002336 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002337 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002338 int i;
2339
Joerg Roedele3c449f2008-10-15 22:02:11 -07002340 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002341 paddr &= PAGE_MASK;
2342
Joerg Roedel256e4622016-07-05 14:23:01 +02002343 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002344 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002345 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002346
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002347 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002348
Joerg Roedelcb76c322008-06-26 21:28:00 +02002349 start = address;
2350 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002351 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2352 PAGE_SIZE, prot, GFP_ATOMIC);
2353 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002354 goto out_unmap;
2355
Joerg Roedelcb76c322008-06-26 21:28:00 +02002356 paddr += PAGE_SIZE;
2357 start += PAGE_SIZE;
2358 }
2359 address += offset;
2360
Joerg Roedelab7032b2015-12-21 18:47:11 +01002361 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002362 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002363 domain_flush_complete(&dma_dom->domain);
2364 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002365
Joerg Roedelcb76c322008-06-26 21:28:00 +02002366out:
2367 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002368
2369out_unmap:
2370
2371 for (--i; i >= 0; --i) {
2372 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002373 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002374 }
2375
Joerg Roedel256e4622016-07-05 14:23:01 +02002376 domain_flush_tlb(&dma_dom->domain);
2377 domain_flush_complete(&dma_dom->domain);
2378
2379 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002380
Christoph Hellwiga8695722017-05-21 13:26:45 +02002381 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002382}
2383
Joerg Roedel431b2a22008-07-11 17:14:22 +02002384/*
2385 * Does the reverse of the __map_single function. Must be called with
2386 * the domain lock held too
2387 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002388static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002389 dma_addr_t dma_addr,
2390 size_t size,
2391 int dir)
2392{
2393 dma_addr_t i, start;
2394 unsigned int pages;
2395
Joerg Roedele3c449f2008-10-15 22:02:11 -07002396 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002397 dma_addr &= PAGE_MASK;
2398 start = dma_addr;
2399
2400 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002401 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002402 start += PAGE_SIZE;
2403 }
2404
Joerg Roedelb1516a12016-07-06 13:07:22 +02002405 if (amd_iommu_unmap_flush) {
2406 dma_ops_free_iova(dma_dom, dma_addr, pages);
2407 domain_flush_tlb(&dma_dom->domain);
2408 domain_flush_complete(&dma_dom->domain);
2409 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002410 pages = __roundup_pow_of_two(pages);
2411 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002412 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002413}
2414
Joerg Roedel431b2a22008-07-11 17:14:22 +02002415/*
2416 * The exported map_single function for dma_ops.
2417 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002418static dma_addr_t map_page(struct device *dev, struct page *page,
2419 unsigned long offset, size_t size,
2420 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002421 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002422{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002423 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002424 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002425 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002426 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002427
Joerg Roedel94f6d192009-11-24 16:40:02 +01002428 domain = get_domain(dev);
2429 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002430 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002431 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002432 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002433
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002434 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002435 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002436
Joerg Roedelb3311b02016-07-08 13:31:31 +02002437 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002438}
2439
Joerg Roedel431b2a22008-07-11 17:14:22 +02002440/*
2441 * The exported unmap_single function for dma_ops.
2442 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002443static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002444 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002445{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002446 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002447 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002448
Joerg Roedel94f6d192009-11-24 16:40:02 +01002449 domain = get_domain(dev);
2450 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002451 return;
2452
Joerg Roedelb3311b02016-07-08 13:31:31 +02002453 dma_dom = to_dma_ops_domain(domain);
2454
2455 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002456}
2457
Joerg Roedel80187fd2016-07-06 17:20:54 +02002458static int sg_num_pages(struct device *dev,
2459 struct scatterlist *sglist,
2460 int nelems)
2461{
2462 unsigned long mask, boundary_size;
2463 struct scatterlist *s;
2464 int i, npages = 0;
2465
2466 mask = dma_get_seg_boundary(dev);
2467 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2468 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2469
2470 for_each_sg(sglist, s, nelems, i) {
2471 int p, n;
2472
2473 s->dma_address = npages << PAGE_SHIFT;
2474 p = npages % boundary_size;
2475 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2476 if (p + n > boundary_size)
2477 npages += boundary_size - p;
2478 npages += n;
2479 }
2480
2481 return npages;
2482}
2483
Joerg Roedel431b2a22008-07-11 17:14:22 +02002484/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002485 * The exported map_sg function for dma_ops (handles scatter-gather
2486 * lists).
2487 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002488static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002489 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002490 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002491{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002492 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002493 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002494 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002495 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002496 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002497 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002498
Joerg Roedel94f6d192009-11-24 16:40:02 +01002499 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002500 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002501 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002502
Joerg Roedelb3311b02016-07-08 13:31:31 +02002503 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002504 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002505
Joerg Roedel80187fd2016-07-06 17:20:54 +02002506 npages = sg_num_pages(dev, sglist, nelems);
2507
2508 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002509 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002510 goto out_err;
2511
2512 prot = dir2prot(direction);
2513
2514 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002515 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002516 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002517
Joerg Roedel80187fd2016-07-06 17:20:54 +02002518 for (j = 0; j < pages; ++j) {
2519 unsigned long bus_addr, phys_addr;
2520 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002521
Joerg Roedel80187fd2016-07-06 17:20:54 +02002522 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2523 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2524 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2525 if (ret)
2526 goto out_unmap;
2527
2528 mapped_pages += 1;
2529 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002530 }
2531
Joerg Roedel80187fd2016-07-06 17:20:54 +02002532 /* Everything is mapped - write the right values into s->dma_address */
2533 for_each_sg(sglist, s, nelems, i) {
2534 s->dma_address += address + s->offset;
2535 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002536 }
2537
Joerg Roedel80187fd2016-07-06 17:20:54 +02002538 return nelems;
2539
2540out_unmap:
2541 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2542 dev_name(dev), npages);
2543
2544 for_each_sg(sglist, s, nelems, i) {
2545 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2546
2547 for (j = 0; j < pages; ++j) {
2548 unsigned long bus_addr;
2549
2550 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2551 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2552
2553 if (--mapped_pages)
2554 goto out_free_iova;
2555 }
2556 }
2557
2558out_free_iova:
2559 free_iova_fast(&dma_dom->iovad, address, npages);
2560
2561out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002562 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002563}
2564
Joerg Roedel431b2a22008-07-11 17:14:22 +02002565/*
2566 * The exported map_sg function for dma_ops (handles scatter-gather
2567 * lists).
2568 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002569static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002570 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002571 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002572{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002573 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002574 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002575 unsigned long startaddr;
2576 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002577
Joerg Roedel94f6d192009-11-24 16:40:02 +01002578 domain = get_domain(dev);
2579 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002580 return;
2581
Joerg Roedel80187fd2016-07-06 17:20:54 +02002582 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002583 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002584 npages = sg_num_pages(dev, sglist, nelems);
2585
Joerg Roedelb3311b02016-07-08 13:31:31 +02002586 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002587}
2588
Joerg Roedel431b2a22008-07-11 17:14:22 +02002589/*
2590 * The exported alloc_coherent function for dma_ops.
2591 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002592static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002593 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002594 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002595{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002596 u64 dma_mask = dev->coherent_dma_mask;
Christoph Hellwigb4686202018-03-19 11:38:19 +01002597 struct protection_domain *domain = get_domain(dev);
2598 bool is_direct = false;
2599 void *virt_addr;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002600
Christoph Hellwigb4686202018-03-19 11:38:19 +01002601 if (IS_ERR(domain)) {
2602 if (PTR_ERR(domain) != -EINVAL)
Joerg Roedel3b839a52015-04-01 14:58:47 +02002603 return NULL;
Christoph Hellwigb4686202018-03-19 11:38:19 +01002604 is_direct = true;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002605 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002606
Christoph Hellwigb4686202018-03-19 11:38:19 +01002607 virt_addr = dma_direct_alloc(dev, size, dma_addr, flag, attrs);
2608 if (!virt_addr || is_direct)
2609 return virt_addr;
2610
Joerg Roedel832a90c2008-09-18 15:54:23 +02002611 if (!dma_mask)
2612 dma_mask = *dev->dma_mask;
2613
Christoph Hellwigb4686202018-03-19 11:38:19 +01002614 *dma_addr = __map_single(dev, to_dma_ops_domain(domain),
2615 virt_to_phys(virt_addr), PAGE_ALIGN(size),
2616 DMA_BIDIRECTIONAL, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002617 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002618 goto out_free;
Christoph Hellwigb4686202018-03-19 11:38:19 +01002619 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002620
2621out_free:
Christoph Hellwigb4686202018-03-19 11:38:19 +01002622 dma_direct_free(dev, size, virt_addr, *dma_addr, attrs);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002623 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002624}
2625
Joerg Roedel431b2a22008-07-11 17:14:22 +02002626/*
2627 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002628 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002629static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002630 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002631 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002632{
Christoph Hellwigb4686202018-03-19 11:38:19 +01002633 struct protection_domain *domain = get_domain(dev);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002634
Joerg Roedel3b839a52015-04-01 14:58:47 +02002635 size = PAGE_ALIGN(size);
2636
Christoph Hellwigb4686202018-03-19 11:38:19 +01002637 if (!IS_ERR(domain)) {
2638 struct dma_ops_domain *dma_dom = to_dma_ops_domain(domain);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002639
Christoph Hellwigb4686202018-03-19 11:38:19 +01002640 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
2641 }
Joerg Roedelb3311b02016-07-08 13:31:31 +02002642
Christoph Hellwigb4686202018-03-19 11:38:19 +01002643 dma_direct_free(dev, size, virt_addr, dma_addr, attrs);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002644}
2645
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002646/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002647 * This function is called by the DMA layer to find out if we can handle a
2648 * particular device. It is part of the dma_ops.
2649 */
2650static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2651{
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002652 if (!dma_direct_supported(dev, mask))
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002653 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002654 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002655}
2656
Christoph Hellwiga8695722017-05-21 13:26:45 +02002657static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2658{
2659 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2660}
2661
Bart Van Assche52997092017-01-20 13:04:01 -08002662static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002663 .alloc = alloc_coherent,
2664 .free = free_coherent,
2665 .map_page = map_page,
2666 .unmap_page = unmap_page,
2667 .map_sg = map_sg,
2668 .unmap_sg = unmap_sg,
2669 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002670 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002671};
2672
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002673static int init_reserved_iova_ranges(void)
2674{
2675 struct pci_dev *pdev = NULL;
2676 struct iova *val;
2677
Zhen Leiaa3ac942017-09-21 16:52:45 +01002678 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002679
2680 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2681 &reserved_rbtree_key);
2682
2683 /* MSI memory range */
2684 val = reserve_iova(&reserved_iova_ranges,
2685 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2686 if (!val) {
2687 pr_err("Reserving MSI range failed\n");
2688 return -ENOMEM;
2689 }
2690
2691 /* HT memory range */
2692 val = reserve_iova(&reserved_iova_ranges,
2693 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2694 if (!val) {
2695 pr_err("Reserving HT range failed\n");
2696 return -ENOMEM;
2697 }
2698
2699 /*
2700 * Memory used for PCI resources
2701 * FIXME: Check whether we can reserve the PCI-hole completly
2702 */
2703 for_each_pci_dev(pdev) {
2704 int i;
2705
2706 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2707 struct resource *r = &pdev->resource[i];
2708
2709 if (!(r->flags & IORESOURCE_MEM))
2710 continue;
2711
2712 val = reserve_iova(&reserved_iova_ranges,
2713 IOVA_PFN(r->start),
2714 IOVA_PFN(r->end));
2715 if (!val) {
2716 pr_err("Reserve pci-resource range failed\n");
2717 return -ENOMEM;
2718 }
2719 }
2720 }
2721
2722 return 0;
2723}
2724
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002725int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002726{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002727 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002728
2729 ret = iova_cache_get();
2730 if (ret)
2731 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002732
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002733 ret = init_reserved_iova_ranges();
2734 if (ret)
2735 return ret;
2736
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002737 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2738 if (err)
2739 return err;
2740#ifdef CONFIG_ARM_AMBA
2741 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2742 if (err)
2743 return err;
2744#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002745 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2746 if (err)
2747 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002748
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002749 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002750}
2751
Joerg Roedel6631ee92008-06-26 21:28:05 +02002752int __init amd_iommu_init_dma_ops(void)
2753{
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002754 swiotlb = (iommu_pass_through || sme_me_mask) ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002755 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002756
Joerg Roedel52717822015-07-28 16:58:51 +02002757 /*
2758 * In case we don't initialize SWIOTLB (actually the common case
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002759 * when AMD IOMMU is enabled and SME is not active), make sure there
2760 * are global dma_ops set as a fall-back for devices not handled by
2761 * this driver (for example non-PCI devices). When SME is active,
2762 * make sure that swiotlb variable remains set so the global dma_ops
2763 * continue to be SWIOTLB.
Joerg Roedel52717822015-07-28 16:58:51 +02002764 */
2765 if (!swiotlb)
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002766 dma_ops = &dma_direct_ops;
Joerg Roedel52717822015-07-28 16:58:51 +02002767
Joerg Roedel62410ee2012-06-12 16:42:43 +02002768 if (amd_iommu_unmap_flush)
2769 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2770 else
2771 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2772
Joerg Roedel6631ee92008-06-26 21:28:05 +02002773 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002774
Joerg Roedel6631ee92008-06-26 21:28:05 +02002775}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002776
2777/*****************************************************************************
2778 *
2779 * The following functions belong to the exported interface of AMD IOMMU
2780 *
2781 * This interface allows access to lower level functions of the IOMMU
2782 * like protection domain handling and assignement of devices to domains
2783 * which is not possible with the dma_ops interface.
2784 *
2785 *****************************************************************************/
2786
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002787static void cleanup_domain(struct protection_domain *domain)
2788{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002789 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002790 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002791
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002792 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002793
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002794 while (!list_empty(&domain->dev_list)) {
2795 entry = list_first_entry(&domain->dev_list,
2796 struct iommu_dev_data, list);
2797 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002798 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002799
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002800 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002801}
2802
Joerg Roedel26508152009-08-26 16:52:40 +02002803static void protection_domain_free(struct protection_domain *domain)
2804{
2805 if (!domain)
2806 return;
2807
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002808 del_domain_from_list(domain);
2809
Joerg Roedel26508152009-08-26 16:52:40 +02002810 if (domain->id)
2811 domain_id_free(domain->id);
2812
2813 kfree(domain);
2814}
2815
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002816static int protection_domain_init(struct protection_domain *domain)
2817{
2818 spin_lock_init(&domain->lock);
2819 mutex_init(&domain->api_lock);
2820 domain->id = domain_id_alloc();
2821 if (!domain->id)
2822 return -ENOMEM;
2823 INIT_LIST_HEAD(&domain->dev_list);
2824
2825 return 0;
2826}
2827
Joerg Roedel26508152009-08-26 16:52:40 +02002828static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002829{
2830 struct protection_domain *domain;
2831
2832 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2833 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002834 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002835
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002836 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002837 goto out_err;
2838
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002839 add_domain_to_list(domain);
2840
Joerg Roedel26508152009-08-26 16:52:40 +02002841 return domain;
2842
2843out_err:
2844 kfree(domain);
2845
2846 return NULL;
2847}
2848
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002849static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2850{
2851 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002852 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002853
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002854 switch (type) {
2855 case IOMMU_DOMAIN_UNMANAGED:
2856 pdomain = protection_domain_alloc();
2857 if (!pdomain)
2858 return NULL;
2859
2860 pdomain->mode = PAGE_MODE_3_LEVEL;
2861 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2862 if (!pdomain->pt_root) {
2863 protection_domain_free(pdomain);
2864 return NULL;
2865 }
2866
2867 pdomain->domain.geometry.aperture_start = 0;
2868 pdomain->domain.geometry.aperture_end = ~0ULL;
2869 pdomain->domain.geometry.force_aperture = true;
2870
2871 break;
2872 case IOMMU_DOMAIN_DMA:
2873 dma_domain = dma_ops_domain_alloc();
2874 if (!dma_domain) {
2875 pr_err("AMD-Vi: Failed to allocate\n");
2876 return NULL;
2877 }
2878 pdomain = &dma_domain->domain;
2879 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002880 case IOMMU_DOMAIN_IDENTITY:
2881 pdomain = protection_domain_alloc();
2882 if (!pdomain)
2883 return NULL;
2884
2885 pdomain->mode = PAGE_MODE_NONE;
2886 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002887 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002888 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002889 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002890
2891 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002892}
2893
2894static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002895{
2896 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002897 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002898
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002899 domain = to_pdomain(dom);
2900
Joerg Roedel98383fc2008-12-02 18:34:12 +01002901 if (domain->dev_cnt > 0)
2902 cleanup_domain(domain);
2903
2904 BUG_ON(domain->dev_cnt != 0);
2905
Joerg Roedelcda70052016-07-07 15:57:04 +02002906 if (!dom)
2907 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002908
Joerg Roedelcda70052016-07-07 15:57:04 +02002909 switch (dom->type) {
2910 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002911 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002912 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002913 dma_ops_domain_free(dma_dom);
2914 break;
2915 default:
2916 if (domain->mode != PAGE_MODE_NONE)
2917 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002918
Joerg Roedelcda70052016-07-07 15:57:04 +02002919 if (domain->flags & PD_IOMMUV2_MASK)
2920 free_gcr3_table(domain);
2921
2922 protection_domain_free(domain);
2923 break;
2924 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01002925}
2926
Joerg Roedel684f2882008-12-08 12:07:44 +01002927static void amd_iommu_detach_device(struct iommu_domain *dom,
2928 struct device *dev)
2929{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002930 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002931 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002932 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01002933
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002934 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002935 return;
2936
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002937 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002938 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002939 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01002940
Joerg Roedel657cbb62009-11-23 15:26:46 +01002941 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002942 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002943
2944 iommu = amd_iommu_rlookup_table[devid];
2945 if (!iommu)
2946 return;
2947
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05002948#ifdef CONFIG_IRQ_REMAP
2949 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
2950 (dom->type == IOMMU_DOMAIN_UNMANAGED))
2951 dev_data->use_vapic = 0;
2952#endif
2953
Joerg Roedel684f2882008-12-08 12:07:44 +01002954 iommu_completion_wait(iommu);
2955}
2956
Joerg Roedel01106062008-12-02 19:34:11 +01002957static int amd_iommu_attach_device(struct iommu_domain *dom,
2958 struct device *dev)
2959{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002960 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01002961 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01002962 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002963 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01002964
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002965 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01002966 return -EINVAL;
2967
Joerg Roedel657cbb62009-11-23 15:26:46 +01002968 dev_data = dev->archdata.iommu;
2969
Joerg Roedelf62dda62011-06-09 12:55:35 +02002970 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01002971 if (!iommu)
2972 return -EINVAL;
2973
Joerg Roedel657cbb62009-11-23 15:26:46 +01002974 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002975 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01002976
Joerg Roedel15898bb2009-11-24 15:39:42 +01002977 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01002978
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05002979#ifdef CONFIG_IRQ_REMAP
2980 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
2981 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
2982 dev_data->use_vapic = 1;
2983 else
2984 dev_data->use_vapic = 0;
2985 }
2986#endif
2987
Joerg Roedel01106062008-12-02 19:34:11 +01002988 iommu_completion_wait(iommu);
2989
Joerg Roedel15898bb2009-11-24 15:39:42 +01002990 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01002991}
2992
Joerg Roedel468e2362010-01-21 16:37:36 +01002993static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02002994 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002995{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002996 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002997 int prot = 0;
2998 int ret;
2999
Joerg Roedel132bd682011-11-17 14:18:46 +01003000 if (domain->mode == PAGE_MODE_NONE)
3001 return -EINVAL;
3002
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003003 if (iommu_prot & IOMMU_READ)
3004 prot |= IOMMU_PROT_IR;
3005 if (iommu_prot & IOMMU_WRITE)
3006 prot |= IOMMU_PROT_IW;
3007
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003008 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003009 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003010 mutex_unlock(&domain->api_lock);
3011
Joerg Roedel795e74f72010-05-11 17:40:57 +02003012 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003013}
3014
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003015static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3016 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003017{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003018 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003019 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003020
Joerg Roedel132bd682011-11-17 14:18:46 +01003021 if (domain->mode == PAGE_MODE_NONE)
Suravee Suthikulpanitc5611a82018-02-05 05:45:53 -05003022 return 0;
Joerg Roedel132bd682011-11-17 14:18:46 +01003023
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003024 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003025 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003026 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003027
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003028 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003029}
3030
Joerg Roedel645c4c82008-12-02 20:05:50 +01003031static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303032 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003033{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003034 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003035 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003036 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003037
Joerg Roedel132bd682011-11-17 14:18:46 +01003038 if (domain->mode == PAGE_MODE_NONE)
3039 return iova;
3040
Joerg Roedel3039ca12015-04-01 14:58:48 +02003041 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003042
Joerg Roedela6d41a42009-09-02 17:08:55 +02003043 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003044 return 0;
3045
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003046 offset_mask = pte_pgsize - 1;
3047 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003048
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003049 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003050}
3051
Joerg Roedelab636482014-09-05 10:48:21 +02003052static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003053{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003054 switch (cap) {
3055 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003056 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003057 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003058 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003059 case IOMMU_CAP_NOEXEC:
3060 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003061 }
3062
Joerg Roedelab636482014-09-05 10:48:21 +02003063 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003064}
3065
Eric Augere5b52342017-01-19 20:57:47 +00003066static void amd_iommu_get_resv_regions(struct device *dev,
3067 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003068{
Eric Auger4397f322017-01-19 20:57:54 +00003069 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003070 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003071 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003072
3073 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003074 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003075 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003076
3077 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003078 size_t length;
3079 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003080
3081 if (devid < entry->devid_start || devid > entry->devid_end)
3082 continue;
3083
Eric Auger4397f322017-01-19 20:57:54 +00003084 length = entry->address_end - entry->address_start;
3085 if (entry->prot & IOMMU_PROT_IR)
3086 prot |= IOMMU_READ;
3087 if (entry->prot & IOMMU_PROT_IW)
3088 prot |= IOMMU_WRITE;
3089
3090 region = iommu_alloc_resv_region(entry->address_start,
3091 length, prot,
3092 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003093 if (!region) {
3094 pr_err("Out of memory allocating dm-regions for %s\n",
3095 dev_name(dev));
3096 return;
3097 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003098 list_add_tail(&region->list, head);
3099 }
Eric Auger4397f322017-01-19 20:57:54 +00003100
3101 region = iommu_alloc_resv_region(MSI_RANGE_START,
3102 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003103 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003104 if (!region)
3105 return;
3106 list_add_tail(&region->list, head);
3107
3108 region = iommu_alloc_resv_region(HT_RANGE_START,
3109 HT_RANGE_END - HT_RANGE_START + 1,
3110 0, IOMMU_RESV_RESERVED);
3111 if (!region)
3112 return;
3113 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003114}
3115
Eric Augere5b52342017-01-19 20:57:47 +00003116static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003117 struct list_head *head)
3118{
Eric Augere5b52342017-01-19 20:57:47 +00003119 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003120
3121 list_for_each_entry_safe(entry, next, head, list)
3122 kfree(entry);
3123}
3124
Eric Augere5b52342017-01-19 20:57:47 +00003125static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003126 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003127 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003128{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003129 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003130 unsigned long start, end;
3131
3132 start = IOVA_PFN(region->start);
Gary R Hookb92b4fb2017-11-03 10:50:34 -06003133 end = IOVA_PFN(region->start + region->length - 1);
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003134
3135 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3136}
3137
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003138static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3139 struct device *dev)
3140{
3141 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3142 return dev_data->defer_attach;
3143}
3144
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003145static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
3146{
3147 struct protection_domain *dom = to_pdomain(domain);
3148
3149 domain_flush_tlb_pde(dom);
3150 domain_flush_complete(dom);
3151}
3152
3153static void amd_iommu_iotlb_range_add(struct iommu_domain *domain,
3154 unsigned long iova, size_t size)
3155{
3156}
3157
Joerg Roedelb0119e82017-02-01 13:23:08 +01003158const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003159 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003160 .domain_alloc = amd_iommu_domain_alloc,
3161 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003162 .attach_dev = amd_iommu_attach_device,
3163 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003164 .map = amd_iommu_map,
3165 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003166 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003167 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003168 .add_device = amd_iommu_add_device,
3169 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003170 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003171 .get_resv_regions = amd_iommu_get_resv_regions,
3172 .put_resv_regions = amd_iommu_put_resv_regions,
3173 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003174 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003175 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003176 .flush_iotlb_all = amd_iommu_flush_iotlb_all,
3177 .iotlb_range_add = amd_iommu_iotlb_range_add,
3178 .iotlb_sync = amd_iommu_flush_iotlb_all,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003179};
3180
Joerg Roedel0feae532009-08-26 15:26:30 +02003181/*****************************************************************************
3182 *
3183 * The next functions do a basic initialization of IOMMU for pass through
3184 * mode
3185 *
3186 * In passthrough mode the IOMMU is initialized and enabled but not used for
3187 * DMA-API translation.
3188 *
3189 *****************************************************************************/
3190
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003191/* IOMMUv2 specific functions */
3192int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3193{
3194 return atomic_notifier_chain_register(&ppr_notifier, nb);
3195}
3196EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3197
3198int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3199{
3200 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3201}
3202EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003203
3204void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3205{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003206 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003207 unsigned long flags;
3208
3209 spin_lock_irqsave(&domain->lock, flags);
3210
3211 /* Update data structure */
3212 domain->mode = PAGE_MODE_NONE;
3213 domain->updated = true;
3214
3215 /* Make changes visible to IOMMUs */
3216 update_domain(domain);
3217
3218 /* Page-table is not visible to IOMMU anymore, so free it */
3219 free_pagetable(domain);
3220
3221 spin_unlock_irqrestore(&domain->lock, flags);
3222}
3223EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003224
3225int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3226{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003227 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003228 unsigned long flags;
3229 int levels, ret;
3230
3231 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3232 return -EINVAL;
3233
3234 /* Number of GCR3 table levels required */
3235 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3236 levels += 1;
3237
3238 if (levels > amd_iommu_max_glx_val)
3239 return -EINVAL;
3240
3241 spin_lock_irqsave(&domain->lock, flags);
3242
3243 /*
3244 * Save us all sanity checks whether devices already in the
3245 * domain support IOMMUv2. Just force that the domain has no
3246 * devices attached when it is switched into IOMMUv2 mode.
3247 */
3248 ret = -EBUSY;
3249 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3250 goto out;
3251
3252 ret = -ENOMEM;
3253 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3254 if (domain->gcr3_tbl == NULL)
3255 goto out;
3256
3257 domain->glx = levels;
3258 domain->flags |= PD_IOMMUV2_MASK;
3259 domain->updated = true;
3260
3261 update_domain(domain);
3262
3263 ret = 0;
3264
3265out:
3266 spin_unlock_irqrestore(&domain->lock, flags);
3267
3268 return ret;
3269}
3270EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003271
3272static int __flush_pasid(struct protection_domain *domain, int pasid,
3273 u64 address, bool size)
3274{
3275 struct iommu_dev_data *dev_data;
3276 struct iommu_cmd cmd;
3277 int i, ret;
3278
3279 if (!(domain->flags & PD_IOMMUV2_MASK))
3280 return -EINVAL;
3281
3282 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3283
3284 /*
3285 * IOMMU TLB needs to be flushed before Device TLB to
3286 * prevent device TLB refill from IOMMU TLB
3287 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003288 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003289 if (domain->dev_iommu[i] == 0)
3290 continue;
3291
3292 ret = iommu_queue_command(amd_iommus[i], &cmd);
3293 if (ret != 0)
3294 goto out;
3295 }
3296
3297 /* Wait until IOMMU TLB flushes are complete */
3298 domain_flush_complete(domain);
3299
3300 /* Now flush device TLBs */
3301 list_for_each_entry(dev_data, &domain->dev_list, list) {
3302 struct amd_iommu *iommu;
3303 int qdep;
3304
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003305 /*
3306 There might be non-IOMMUv2 capable devices in an IOMMUv2
3307 * domain.
3308 */
3309 if (!dev_data->ats.enabled)
3310 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003311
3312 qdep = dev_data->ats.qdep;
3313 iommu = amd_iommu_rlookup_table[dev_data->devid];
3314
3315 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3316 qdep, address, size);
3317
3318 ret = iommu_queue_command(iommu, &cmd);
3319 if (ret != 0)
3320 goto out;
3321 }
3322
3323 /* Wait until all device TLBs are flushed */
3324 domain_flush_complete(domain);
3325
3326 ret = 0;
3327
3328out:
3329
3330 return ret;
3331}
3332
3333static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3334 u64 address)
3335{
3336 return __flush_pasid(domain, pasid, address, false);
3337}
3338
3339int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3340 u64 address)
3341{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003342 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003343 unsigned long flags;
3344 int ret;
3345
3346 spin_lock_irqsave(&domain->lock, flags);
3347 ret = __amd_iommu_flush_page(domain, pasid, address);
3348 spin_unlock_irqrestore(&domain->lock, flags);
3349
3350 return ret;
3351}
3352EXPORT_SYMBOL(amd_iommu_flush_page);
3353
3354static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3355{
3356 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3357 true);
3358}
3359
3360int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3361{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003362 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003363 unsigned long flags;
3364 int ret;
3365
3366 spin_lock_irqsave(&domain->lock, flags);
3367 ret = __amd_iommu_flush_tlb(domain, pasid);
3368 spin_unlock_irqrestore(&domain->lock, flags);
3369
3370 return ret;
3371}
3372EXPORT_SYMBOL(amd_iommu_flush_tlb);
3373
Joerg Roedelb16137b2011-11-21 16:50:23 +01003374static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3375{
3376 int index;
3377 u64 *pte;
3378
3379 while (true) {
3380
3381 index = (pasid >> (9 * level)) & 0x1ff;
3382 pte = &root[index];
3383
3384 if (level == 0)
3385 break;
3386
3387 if (!(*pte & GCR3_VALID)) {
3388 if (!alloc)
3389 return NULL;
3390
3391 root = (void *)get_zeroed_page(GFP_ATOMIC);
3392 if (root == NULL)
3393 return NULL;
3394
Tom Lendacky2543a782017-07-17 16:10:24 -05003395 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003396 }
3397
Tom Lendacky2543a782017-07-17 16:10:24 -05003398 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003399
3400 level -= 1;
3401 }
3402
3403 return pte;
3404}
3405
3406static int __set_gcr3(struct protection_domain *domain, int pasid,
3407 unsigned long cr3)
3408{
3409 u64 *pte;
3410
3411 if (domain->mode != PAGE_MODE_NONE)
3412 return -EINVAL;
3413
3414 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3415 if (pte == NULL)
3416 return -ENOMEM;
3417
3418 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3419
3420 return __amd_iommu_flush_tlb(domain, pasid);
3421}
3422
3423static int __clear_gcr3(struct protection_domain *domain, int pasid)
3424{
3425 u64 *pte;
3426
3427 if (domain->mode != PAGE_MODE_NONE)
3428 return -EINVAL;
3429
3430 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3431 if (pte == NULL)
3432 return 0;
3433
3434 *pte = 0;
3435
3436 return __amd_iommu_flush_tlb(domain, pasid);
3437}
3438
3439int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3440 unsigned long cr3)
3441{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003442 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003443 unsigned long flags;
3444 int ret;
3445
3446 spin_lock_irqsave(&domain->lock, flags);
3447 ret = __set_gcr3(domain, pasid, cr3);
3448 spin_unlock_irqrestore(&domain->lock, flags);
3449
3450 return ret;
3451}
3452EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3453
3454int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3455{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003456 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003457 unsigned long flags;
3458 int ret;
3459
3460 spin_lock_irqsave(&domain->lock, flags);
3461 ret = __clear_gcr3(domain, pasid);
3462 spin_unlock_irqrestore(&domain->lock, flags);
3463
3464 return ret;
3465}
3466EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003467
3468int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3469 int status, int tag)
3470{
3471 struct iommu_dev_data *dev_data;
3472 struct amd_iommu *iommu;
3473 struct iommu_cmd cmd;
3474
3475 dev_data = get_dev_data(&pdev->dev);
3476 iommu = amd_iommu_rlookup_table[dev_data->devid];
3477
3478 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3479 tag, dev_data->pri_tlp);
3480
3481 return iommu_queue_command(iommu, &cmd);
3482}
3483EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003484
3485struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3486{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003487 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003488
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003489 pdomain = get_domain(&pdev->dev);
3490 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003491 return NULL;
3492
3493 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003494 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003495 return NULL;
3496
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003497 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003498}
3499EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003500
3501void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3502{
3503 struct iommu_dev_data *dev_data;
3504
3505 if (!amd_iommu_v2_supported())
3506 return;
3507
3508 dev_data = get_dev_data(&pdev->dev);
3509 dev_data->errata |= (1 << erratum);
3510}
3511EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003512
3513int amd_iommu_device_info(struct pci_dev *pdev,
3514 struct amd_iommu_device_info *info)
3515{
3516 int max_pasids;
3517 int pos;
3518
3519 if (pdev == NULL || info == NULL)
3520 return -EINVAL;
3521
3522 if (!amd_iommu_v2_supported())
3523 return -EINVAL;
3524
3525 memset(info, 0, sizeof(*info));
3526
3527 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3528 if (pos)
3529 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3530
3531 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3532 if (pos)
3533 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3534
3535 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3536 if (pos) {
3537 int features;
3538
3539 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3540 max_pasids = min(max_pasids, (1 << 20));
3541
3542 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3543 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3544
3545 features = pci_pasid_features(pdev);
3546 if (features & PCI_PASID_CAP_EXEC)
3547 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3548 if (features & PCI_PASID_CAP_PRIV)
3549 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3550 }
3551
3552 return 0;
3553}
3554EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003555
3556#ifdef CONFIG_IRQ_REMAP
3557
3558/*****************************************************************************
3559 *
3560 * Interrupt Remapping Implementation
3561 *
3562 *****************************************************************************/
3563
Jiang Liu7c71d302015-04-13 14:11:33 +08003564static struct irq_chip amd_ir_chip;
3565
Joerg Roedel2b324502012-06-21 16:29:10 +02003566static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3567{
3568 u64 dte;
3569
3570 dte = amd_iommu_dev_table[devid].data[2];
3571 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003572 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003573 dte |= DTE_IRQ_REMAP_INTCTL;
3574 dte |= DTE_IRQ_TABLE_LEN;
3575 dte |= DTE_IRQ_REMAP_ENABLE;
3576
3577 amd_iommu_dev_table[devid].data[2] = dte;
3578}
3579
Scott Wooddf42a042018-02-14 17:36:28 -06003580static struct irq_remap_table *get_irq_table(u16 devid)
3581{
3582 struct irq_remap_table *table;
3583
3584 if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3585 "%s: no iommu for devid %x\n", __func__, devid))
3586 return NULL;
3587
3588 table = irq_lookup_table[devid];
3589 if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3590 return NULL;
3591
3592 return table;
3593}
3594
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003595static struct irq_remap_table *__alloc_irq_table(void)
3596{
3597 struct irq_remap_table *table;
3598
3599 table = kzalloc(sizeof(*table), GFP_KERNEL);
3600 if (!table)
3601 return NULL;
3602
3603 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3604 if (!table->table) {
3605 kfree(table);
3606 return NULL;
3607 }
3608 raw_spin_lock_init(&table->lock);
3609
3610 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3611 memset(table->table, 0,
3612 MAX_IRQS_PER_TABLE * sizeof(u32));
3613 else
3614 memset(table->table, 0,
3615 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3616 return table;
3617}
3618
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003619static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3620 struct irq_remap_table *table)
3621{
3622 irq_lookup_table[devid] = table;
3623 set_dte_irq_entry(devid, table);
3624 iommu_flush_dte(iommu, devid);
3625}
3626
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003627static struct irq_remap_table *alloc_irq_table(u16 devid)
Joerg Roedel2b324502012-06-21 16:29:10 +02003628{
3629 struct irq_remap_table *table = NULL;
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003630 struct irq_remap_table *new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003631 struct amd_iommu *iommu;
3632 unsigned long flags;
3633 u16 alias;
3634
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003635 spin_lock_irqsave(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003636
3637 iommu = amd_iommu_rlookup_table[devid];
3638 if (!iommu)
3639 goto out_unlock;
3640
3641 table = irq_lookup_table[devid];
3642 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003643 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003644
3645 alias = amd_iommu_alias_table[devid];
3646 table = irq_lookup_table[alias];
3647 if (table) {
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003648 set_remap_table_entry(iommu, devid, table);
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003649 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003650 }
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003651 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003652
3653 /* Nothing there yet, allocate new irq remapping table */
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003654 new_table = __alloc_irq_table();
3655 if (!new_table)
3656 return NULL;
3657
3658 spin_lock_irqsave(&iommu_table_lock, flags);
3659
3660 table = irq_lookup_table[devid];
3661 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003662 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003663
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003664 table = irq_lookup_table[alias];
3665 if (table) {
3666 set_remap_table_entry(iommu, devid, table);
3667 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003668 }
3669
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003670 table = new_table;
3671 new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003672
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003673 set_remap_table_entry(iommu, devid, table);
3674 if (devid != alias)
3675 set_remap_table_entry(iommu, alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003676
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003677out_wait:
Joerg Roedel2b324502012-06-21 16:29:10 +02003678 iommu_completion_wait(iommu);
3679
3680out_unlock:
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003681 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003682
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003683 if (new_table) {
3684 kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3685 kfree(new_table);
3686 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003687 return table;
3688}
3689
Joerg Roedel37946d92017-10-06 12:16:39 +02003690static int alloc_irq_index(u16 devid, int count, bool align)
Joerg Roedel2b324502012-06-21 16:29:10 +02003691{
3692 struct irq_remap_table *table;
Joerg Roedel37946d92017-10-06 12:16:39 +02003693 int index, c, alignment = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003694 unsigned long flags;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003695 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3696
3697 if (!iommu)
3698 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003699
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003700 table = alloc_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003701 if (!table)
3702 return -ENODEV;
3703
Joerg Roedel37946d92017-10-06 12:16:39 +02003704 if (align)
3705 alignment = roundup_pow_of_two(count);
3706
Scott Wood27790392018-01-21 03:28:54 -06003707 raw_spin_lock_irqsave(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003708
3709 /* Scan table for free entries */
Joerg Roedel37946d92017-10-06 12:16:39 +02003710 for (index = ALIGN(table->min_index, alignment), c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003711 index < MAX_IRQS_PER_TABLE;) {
Joerg Roedel37946d92017-10-06 12:16:39 +02003712 if (!iommu->irte_ops->is_allocated(table, index)) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003713 c += 1;
Joerg Roedel37946d92017-10-06 12:16:39 +02003714 } else {
3715 c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003716 index = ALIGN(index + 1, alignment);
Joerg Roedel37946d92017-10-06 12:16:39 +02003717 continue;
3718 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003719
3720 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003721 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003722 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003723
3724 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003725 goto out;
3726 }
Alex Williamson07d1c912017-11-03 10:50:31 -06003727
3728 index++;
Joerg Roedel2b324502012-06-21 16:29:10 +02003729 }
3730
3731 index = -ENOSPC;
3732
3733out:
Scott Wood27790392018-01-21 03:28:54 -06003734 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003735
3736 return index;
3737}
3738
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003739static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3740 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003741{
3742 struct irq_remap_table *table;
3743 struct amd_iommu *iommu;
3744 unsigned long flags;
3745 struct irte_ga *entry;
3746
3747 iommu = amd_iommu_rlookup_table[devid];
3748 if (iommu == NULL)
3749 return -EINVAL;
3750
Scott Wooddf42a042018-02-14 17:36:28 -06003751 table = get_irq_table(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003752 if (!table)
3753 return -ENOMEM;
3754
Scott Wood27790392018-01-21 03:28:54 -06003755 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003756
3757 entry = (struct irte_ga *)table->table;
3758 entry = &entry[index];
3759 entry->lo.fields_remap.valid = 0;
3760 entry->hi.val = irte->hi.val;
3761 entry->lo.val = irte->lo.val;
3762 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003763 if (data)
3764 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003765
Scott Wood27790392018-01-21 03:28:54 -06003766 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003767
3768 iommu_flush_irt(iommu, devid);
3769 iommu_completion_wait(iommu);
3770
3771 return 0;
3772}
3773
3774static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003775{
3776 struct irq_remap_table *table;
3777 struct amd_iommu *iommu;
3778 unsigned long flags;
3779
3780 iommu = amd_iommu_rlookup_table[devid];
3781 if (iommu == NULL)
3782 return -EINVAL;
3783
Scott Wooddf42a042018-02-14 17:36:28 -06003784 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003785 if (!table)
3786 return -ENOMEM;
3787
Scott Wood27790392018-01-21 03:28:54 -06003788 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003789 table->table[index] = irte->val;
Scott Wood27790392018-01-21 03:28:54 -06003790 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003791
3792 iommu_flush_irt(iommu, devid);
3793 iommu_completion_wait(iommu);
3794
3795 return 0;
3796}
3797
3798static void free_irte(u16 devid, int index)
3799{
3800 struct irq_remap_table *table;
3801 struct amd_iommu *iommu;
3802 unsigned long flags;
3803
3804 iommu = amd_iommu_rlookup_table[devid];
3805 if (iommu == NULL)
3806 return;
3807
Scott Wooddf42a042018-02-14 17:36:28 -06003808 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003809 if (!table)
3810 return;
3811
Scott Wood27790392018-01-21 03:28:54 -06003812 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003813 iommu->irte_ops->clear_allocated(table, index);
Scott Wood27790392018-01-21 03:28:54 -06003814 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003815
3816 iommu_flush_irt(iommu, devid);
3817 iommu_completion_wait(iommu);
3818}
3819
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003820static void irte_prepare(void *entry,
3821 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003822 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003823{
3824 union irte *irte = (union irte *) entry;
3825
3826 irte->val = 0;
3827 irte->fields.vector = vector;
3828 irte->fields.int_type = delivery_mode;
3829 irte->fields.destination = dest_apicid;
3830 irte->fields.dm = dest_mode;
3831 irte->fields.valid = 1;
3832}
3833
3834static void irte_ga_prepare(void *entry,
3835 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003836 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003837{
3838 struct irte_ga *irte = (struct irte_ga *) entry;
3839
3840 irte->lo.val = 0;
3841 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003842 irte->lo.fields_remap.int_type = delivery_mode;
3843 irte->lo.fields_remap.dm = dest_mode;
3844 irte->hi.fields.vector = vector;
3845 irte->lo.fields_remap.destination = dest_apicid;
3846 irte->lo.fields_remap.valid = 1;
3847}
3848
3849static void irte_activate(void *entry, u16 devid, u16 index)
3850{
3851 union irte *irte = (union irte *) entry;
3852
3853 irte->fields.valid = 1;
3854 modify_irte(devid, index, irte);
3855}
3856
3857static void irte_ga_activate(void *entry, u16 devid, u16 index)
3858{
3859 struct irte_ga *irte = (struct irte_ga *) entry;
3860
3861 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003862 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003863}
3864
3865static void irte_deactivate(void *entry, u16 devid, u16 index)
3866{
3867 union irte *irte = (union irte *) entry;
3868
3869 irte->fields.valid = 0;
3870 modify_irte(devid, index, irte);
3871}
3872
3873static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3874{
3875 struct irte_ga *irte = (struct irte_ga *) entry;
3876
3877 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003878 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003879}
3880
3881static void irte_set_affinity(void *entry, u16 devid, u16 index,
3882 u8 vector, u32 dest_apicid)
3883{
3884 union irte *irte = (union irte *) entry;
3885
3886 irte->fields.vector = vector;
3887 irte->fields.destination = dest_apicid;
3888 modify_irte(devid, index, irte);
3889}
3890
3891static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3892 u8 vector, u32 dest_apicid)
3893{
3894 struct irte_ga *irte = (struct irte_ga *) entry;
3895
Scott Wood01ee04b2018-01-28 14:22:19 -06003896 if (!irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003897 irte->hi.fields.vector = vector;
3898 irte->lo.fields_remap.destination = dest_apicid;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003899 modify_irte_ga(devid, index, irte, NULL);
3900 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003901}
3902
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003903#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003904static void irte_set_allocated(struct irq_remap_table *table, int index)
3905{
3906 table->table[index] = IRTE_ALLOCATED;
3907}
3908
3909static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3910{
3911 struct irte_ga *ptr = (struct irte_ga *)table->table;
3912 struct irte_ga *irte = &ptr[index];
3913
3914 memset(&irte->lo.val, 0, sizeof(u64));
3915 memset(&irte->hi.val, 0, sizeof(u64));
3916 irte->hi.fields.vector = 0xff;
3917}
3918
3919static bool irte_is_allocated(struct irq_remap_table *table, int index)
3920{
3921 union irte *ptr = (union irte *)table->table;
3922 union irte *irte = &ptr[index];
3923
3924 return irte->val != 0;
3925}
3926
3927static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3928{
3929 struct irte_ga *ptr = (struct irte_ga *)table->table;
3930 struct irte_ga *irte = &ptr[index];
3931
3932 return irte->hi.fields.vector != 0;
3933}
3934
3935static void irte_clear_allocated(struct irq_remap_table *table, int index)
3936{
3937 table->table[index] = 0;
3938}
3939
3940static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3941{
3942 struct irte_ga *ptr = (struct irte_ga *)table->table;
3943 struct irte_ga *irte = &ptr[index];
3944
3945 memset(&irte->lo.val, 0, sizeof(u64));
3946 memset(&irte->hi.val, 0, sizeof(u64));
3947}
3948
Jiang Liu7c71d302015-04-13 14:11:33 +08003949static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003950{
Jiang Liu7c71d302015-04-13 14:11:33 +08003951 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003952
Jiang Liu7c71d302015-04-13 14:11:33 +08003953 switch (info->type) {
3954 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3955 devid = get_ioapic_devid(info->ioapic_id);
3956 break;
3957 case X86_IRQ_ALLOC_TYPE_HPET:
3958 devid = get_hpet_devid(info->hpet_id);
3959 break;
3960 case X86_IRQ_ALLOC_TYPE_MSI:
3961 case X86_IRQ_ALLOC_TYPE_MSIX:
3962 devid = get_device_id(&info->msi_dev->dev);
3963 break;
3964 default:
3965 BUG_ON(1);
3966 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003967 }
3968
Jiang Liu7c71d302015-04-13 14:11:33 +08003969 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003970}
3971
Jiang Liu7c71d302015-04-13 14:11:33 +08003972static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003973{
Jiang Liu7c71d302015-04-13 14:11:33 +08003974 struct amd_iommu *iommu;
3975 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003976
Jiang Liu7c71d302015-04-13 14:11:33 +08003977 if (!info)
3978 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003979
Jiang Liu7c71d302015-04-13 14:11:33 +08003980 devid = get_devid(info);
3981 if (devid >= 0) {
3982 iommu = amd_iommu_rlookup_table[devid];
3983 if (iommu)
3984 return iommu->ir_domain;
3985 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003986
Jiang Liu7c71d302015-04-13 14:11:33 +08003987 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003988}
3989
Jiang Liu7c71d302015-04-13 14:11:33 +08003990static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003991{
Jiang Liu7c71d302015-04-13 14:11:33 +08003992 struct amd_iommu *iommu;
3993 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003994
Jiang Liu7c71d302015-04-13 14:11:33 +08003995 if (!info)
3996 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003997
Jiang Liu7c71d302015-04-13 14:11:33 +08003998 switch (info->type) {
3999 case X86_IRQ_ALLOC_TYPE_MSI:
4000 case X86_IRQ_ALLOC_TYPE_MSIX:
4001 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004002 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004003 return NULL;
4004
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004005 iommu = amd_iommu_rlookup_table[devid];
4006 if (iommu)
4007 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004008 break;
4009 default:
4010 break;
4011 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004012
Jiang Liu7c71d302015-04-13 14:11:33 +08004013 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004014}
4015
Joerg Roedel6b474b82012-06-26 16:46:04 +02004016struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004017 .prepare = amd_iommu_prepare,
4018 .enable = amd_iommu_enable,
4019 .disable = amd_iommu_disable,
4020 .reenable = amd_iommu_reenable,
4021 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004022 .get_ir_irq_domain = get_ir_irq_domain,
4023 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004024};
Jiang Liu7c71d302015-04-13 14:11:33 +08004025
4026static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4027 struct irq_cfg *irq_cfg,
4028 struct irq_alloc_info *info,
4029 int devid, int index, int sub_handle)
4030{
4031 struct irq_2_irte *irte_info = &data->irq_2_irte;
4032 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004033 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004034 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4035
4036 if (!iommu)
4037 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004038
Jiang Liu7c71d302015-04-13 14:11:33 +08004039 data->irq_2_irte.devid = devid;
4040 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004041 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4042 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004043 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004044
4045 switch (info->type) {
4046 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4047 /* Setup IOAPIC entry */
4048 entry = info->ioapic_entry;
4049 info->ioapic_entry = NULL;
4050 memset(entry, 0, sizeof(*entry));
4051 entry->vector = index;
4052 entry->mask = 0;
4053 entry->trigger = info->ioapic_trigger;
4054 entry->polarity = info->ioapic_polarity;
4055 /* Mask level triggered irqs. */
4056 if (info->ioapic_trigger)
4057 entry->mask = 1;
4058 break;
4059
4060 case X86_IRQ_ALLOC_TYPE_HPET:
4061 case X86_IRQ_ALLOC_TYPE_MSI:
4062 case X86_IRQ_ALLOC_TYPE_MSIX:
4063 msg->address_hi = MSI_ADDR_BASE_HI;
4064 msg->address_lo = MSI_ADDR_BASE_LO;
4065 msg->data = irte_info->index;
4066 break;
4067
4068 default:
4069 BUG_ON(1);
4070 break;
4071 }
4072}
4073
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004074struct amd_irte_ops irte_32_ops = {
4075 .prepare = irte_prepare,
4076 .activate = irte_activate,
4077 .deactivate = irte_deactivate,
4078 .set_affinity = irte_set_affinity,
4079 .set_allocated = irte_set_allocated,
4080 .is_allocated = irte_is_allocated,
4081 .clear_allocated = irte_clear_allocated,
4082};
4083
4084struct amd_irte_ops irte_128_ops = {
4085 .prepare = irte_ga_prepare,
4086 .activate = irte_ga_activate,
4087 .deactivate = irte_ga_deactivate,
4088 .set_affinity = irte_ga_set_affinity,
4089 .set_allocated = irte_ga_set_allocated,
4090 .is_allocated = irte_ga_is_allocated,
4091 .clear_allocated = irte_ga_clear_allocated,
4092};
4093
Jiang Liu7c71d302015-04-13 14:11:33 +08004094static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4095 unsigned int nr_irqs, void *arg)
4096{
4097 struct irq_alloc_info *info = arg;
4098 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004099 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004100 struct irq_cfg *cfg;
4101 int i, ret, devid;
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004102 int index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004103
4104 if (!info)
4105 return -EINVAL;
4106 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4107 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4108 return -EINVAL;
4109
4110 /*
4111 * With IRQ remapping enabled, don't need contiguous CPU vectors
4112 * to support multiple MSI interrupts.
4113 */
4114 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4115 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4116
4117 devid = get_devid(info);
4118 if (devid < 0)
4119 return -EINVAL;
4120
4121 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4122 if (ret < 0)
4123 return ret;
4124
Jiang Liu7c71d302015-04-13 14:11:33 +08004125 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004126 struct irq_remap_table *table;
4127 struct amd_iommu *iommu;
4128
4129 table = alloc_irq_table(devid);
4130 if (table) {
4131 if (!table->min_index) {
4132 /*
4133 * Keep the first 32 indexes free for IOAPIC
4134 * interrupts.
4135 */
4136 table->min_index = 32;
4137 iommu = amd_iommu_rlookup_table[devid];
4138 for (i = 0; i < 32; ++i)
4139 iommu->irte_ops->set_allocated(table, i);
4140 }
4141 WARN_ON(table->min_index != 32);
Jiang Liu7c71d302015-04-13 14:11:33 +08004142 index = info->ioapic_pin;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004143 } else {
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004144 index = -ENOMEM;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004145 }
Jiang Liu7c71d302015-04-13 14:11:33 +08004146 } else {
Joerg Roedel53b9ec32017-10-06 12:22:06 +02004147 bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
4148
4149 index = alloc_irq_index(devid, nr_irqs, align);
Jiang Liu7c71d302015-04-13 14:11:33 +08004150 }
4151 if (index < 0) {
4152 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004153 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004154 goto out_free_parent;
4155 }
4156
4157 for (i = 0; i < nr_irqs; i++) {
4158 irq_data = irq_domain_get_irq_data(domain, virq + i);
4159 cfg = irqd_cfg(irq_data);
4160 if (!irq_data || !cfg) {
4161 ret = -EINVAL;
4162 goto out_free_data;
4163 }
4164
Joerg Roedela130e692015-08-13 11:07:25 +02004165 ret = -ENOMEM;
4166 data = kzalloc(sizeof(*data), GFP_KERNEL);
4167 if (!data)
4168 goto out_free_data;
4169
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004170 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4171 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4172 else
4173 data->entry = kzalloc(sizeof(struct irte_ga),
4174 GFP_KERNEL);
4175 if (!data->entry) {
4176 kfree(data);
4177 goto out_free_data;
4178 }
4179
Jiang Liu7c71d302015-04-13 14:11:33 +08004180 irq_data->hwirq = (devid << 16) + i;
4181 irq_data->chip_data = data;
4182 irq_data->chip = &amd_ir_chip;
4183 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4184 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4185 }
Joerg Roedela130e692015-08-13 11:07:25 +02004186
Jiang Liu7c71d302015-04-13 14:11:33 +08004187 return 0;
4188
4189out_free_data:
4190 for (i--; i >= 0; i--) {
4191 irq_data = irq_domain_get_irq_data(domain, virq + i);
4192 if (irq_data)
4193 kfree(irq_data->chip_data);
4194 }
4195 for (i = 0; i < nr_irqs; i++)
4196 free_irte(devid, index + i);
4197out_free_parent:
4198 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4199 return ret;
4200}
4201
4202static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4203 unsigned int nr_irqs)
4204{
4205 struct irq_2_irte *irte_info;
4206 struct irq_data *irq_data;
4207 struct amd_ir_data *data;
4208 int i;
4209
4210 for (i = 0; i < nr_irqs; i++) {
4211 irq_data = irq_domain_get_irq_data(domain, virq + i);
4212 if (irq_data && irq_data->chip_data) {
4213 data = irq_data->chip_data;
4214 irte_info = &data->irq_2_irte;
4215 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004216 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004217 kfree(data);
4218 }
4219 }
4220 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4221}
4222
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004223static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4224 struct amd_ir_data *ir_data,
4225 struct irq_2_irte *irte_info,
4226 struct irq_cfg *cfg);
4227
Thomas Gleixner72491642017-09-13 23:29:10 +02004228static int irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004229 struct irq_data *irq_data, bool reserve)
Jiang Liu7c71d302015-04-13 14:11:33 +08004230{
4231 struct amd_ir_data *data = irq_data->chip_data;
4232 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004233 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004234 struct irq_cfg *cfg = irqd_cfg(irq_data);
Jiang Liu7c71d302015-04-13 14:11:33 +08004235
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004236 if (!iommu)
4237 return 0;
4238
4239 iommu->irte_ops->activate(data->entry, irte_info->devid,
4240 irte_info->index);
4241 amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
Thomas Gleixner72491642017-09-13 23:29:10 +02004242 return 0;
Jiang Liu7c71d302015-04-13 14:11:33 +08004243}
4244
4245static void irq_remapping_deactivate(struct irq_domain *domain,
4246 struct irq_data *irq_data)
4247{
4248 struct amd_ir_data *data = irq_data->chip_data;
4249 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004250 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004251
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004252 if (iommu)
4253 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4254 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004255}
4256
Tobias Klausere2f9d452017-05-24 16:31:16 +02004257static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004258 .alloc = irq_remapping_alloc,
4259 .free = irq_remapping_free,
4260 .activate = irq_remapping_activate,
4261 .deactivate = irq_remapping_deactivate,
4262};
4263
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004264static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4265{
4266 struct amd_iommu *iommu;
4267 struct amd_iommu_pi_data *pi_data = vcpu_info;
4268 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4269 struct amd_ir_data *ir_data = data->chip_data;
4270 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4271 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004272 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4273
4274 /* Note:
4275 * This device has never been set up for guest mode.
4276 * we should not modify the IRTE
4277 */
4278 if (!dev_data || !dev_data->use_vapic)
4279 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004280
4281 pi_data->ir_data = ir_data;
4282
4283 /* Note:
4284 * SVM tries to set up for VAPIC mode, but we are in
4285 * legacy mode. So, we force legacy mode instead.
4286 */
4287 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4288 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4289 __func__);
4290 pi_data->is_guest_mode = false;
4291 }
4292
4293 iommu = amd_iommu_rlookup_table[irte_info->devid];
4294 if (iommu == NULL)
4295 return -EINVAL;
4296
4297 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4298 if (pi_data->is_guest_mode) {
4299 /* Setting */
4300 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4301 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004302 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004303 irte->lo.fields_vapic.guest_mode = 1;
4304 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4305
4306 ir_data->cached_ga_tag = pi_data->ga_tag;
4307 } else {
4308 /* Un-Setting */
4309 struct irq_cfg *cfg = irqd_cfg(data);
4310
4311 irte->hi.val = 0;
4312 irte->lo.val = 0;
4313 irte->hi.fields.vector = cfg->vector;
4314 irte->lo.fields_remap.guest_mode = 0;
4315 irte->lo.fields_remap.destination = cfg->dest_apicid;
4316 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4317 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4318
4319 /*
4320 * This communicates the ga_tag back to the caller
4321 * so that it can do all the necessary clean up.
4322 */
4323 ir_data->cached_ga_tag = 0;
4324 }
4325
4326 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4327}
4328
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004329
4330static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4331 struct amd_ir_data *ir_data,
4332 struct irq_2_irte *irte_info,
4333 struct irq_cfg *cfg)
4334{
4335
4336 /*
4337 * Atomically updates the IRTE with the new destination, vector
4338 * and flushes the interrupt entry cache.
4339 */
4340 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4341 irte_info->index, cfg->vector,
4342 cfg->dest_apicid);
4343}
4344
Jiang Liu7c71d302015-04-13 14:11:33 +08004345static int amd_ir_set_affinity(struct irq_data *data,
4346 const struct cpumask *mask, bool force)
4347{
4348 struct amd_ir_data *ir_data = data->chip_data;
4349 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4350 struct irq_cfg *cfg = irqd_cfg(data);
4351 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004352 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004353 int ret;
4354
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004355 if (!iommu)
4356 return -ENODEV;
4357
Jiang Liu7c71d302015-04-13 14:11:33 +08004358 ret = parent->chip->irq_set_affinity(parent, mask, force);
4359 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4360 return ret;
4361
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004362 amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004363 /*
4364 * After this point, all the interrupts will start arriving
4365 * at the new destination. So, time to cleanup the previous
4366 * vector allocation.
4367 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004368 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004369
4370 return IRQ_SET_MASK_OK_DONE;
4371}
4372
4373static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4374{
4375 struct amd_ir_data *ir_data = irq_data->chip_data;
4376
4377 *msg = ir_data->msi_entry;
4378}
4379
4380static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004381 .name = "AMD-IR",
4382 .irq_ack = ir_ack_apic_edge,
4383 .irq_set_affinity = amd_ir_set_affinity,
4384 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4385 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004386};
4387
4388int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4389{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004390 struct fwnode_handle *fn;
4391
4392 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4393 if (!fn)
4394 return -ENOMEM;
4395 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4396 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004397 if (!iommu->ir_domain)
4398 return -ENOMEM;
4399
4400 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004401 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4402 "AMD-IR-MSI",
4403 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004404 return 0;
4405}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004406
4407int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4408{
4409 unsigned long flags;
4410 struct amd_iommu *iommu;
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004411 struct irq_remap_table *table;
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004412 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4413 int devid = ir_data->irq_2_irte.devid;
4414 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4415 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4416
4417 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4418 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4419 return 0;
4420
4421 iommu = amd_iommu_rlookup_table[devid];
4422 if (!iommu)
4423 return -ENODEV;
4424
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004425 table = get_irq_table(devid);
4426 if (!table)
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004427 return -ENODEV;
4428
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004429 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004430
4431 if (ref->lo.fields_vapic.guest_mode) {
4432 if (cpu >= 0)
4433 ref->lo.fields_vapic.destination = cpu;
4434 ref->lo.fields_vapic.is_run = is_run;
4435 barrier();
4436 }
4437
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004438 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004439
4440 iommu_flush_irt(iommu, devid);
4441 iommu_completion_wait(iommu);
4442 return 0;
4443}
4444EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004445#endif