blob: 09265f02ed37e6e28ce6dc0da4b31df9895b6376 [file] [log] [blame]
Yong Shen5e428d52010-12-14 14:00:55 +08001/*
2 * Regulator Driver for Freescale MC13892 PMIC
3 *
4 * Copyright 2010 Yong Shen <yong.shen@linaro.org>
5 *
6 * Based on draft driver from Arnaud Patard <arnaud.patard@rtp-net.org>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/mfd/mc13892.h>
14#include <linux/regulator/machine.h>
15#include <linux/regulator/driver.h>
16#include <linux/platform_device.h>
17#include <linux/kernel.h>
18#include <linux/slab.h>
19#include <linux/init.h>
20#include <linux/err.h>
Paul Gortmaker65602c32011-07-17 16:28:23 -040021#include <linux/module.h>
Yong Shen5e428d52010-12-14 14:00:55 +080022#include "mc13xxx.h"
23
24#define MC13892_REVISION 7
25
26#define MC13892_POWERCTL0 13
27#define MC13892_POWERCTL0_USEROFFSPI 3
28#define MC13892_POWERCTL0_VCOINCELLVSEL 20
29#define MC13892_POWERCTL0_VCOINCELLVSEL_M (7<<20)
30#define MC13892_POWERCTL0_VCOINCELLEN (1<<23)
31
32#define MC13892_SWITCHERS0_SWxHI (1<<23)
33
34#define MC13892_SWITCHERS0 24
35#define MC13892_SWITCHERS0_SW1VSEL 0
36#define MC13892_SWITCHERS0_SW1VSEL_M (0x1f<<0)
37#define MC13892_SWITCHERS0_SW1HI (1<<23)
38#define MC13892_SWITCHERS0_SW1EN 0
39
40#define MC13892_SWITCHERS1 25
41#define MC13892_SWITCHERS1_SW2VSEL 0
42#define MC13892_SWITCHERS1_SW2VSEL_M (0x1f<<0)
43#define MC13892_SWITCHERS1_SW2HI (1<<23)
44#define MC13892_SWITCHERS1_SW2EN 0
45
46#define MC13892_SWITCHERS2 26
47#define MC13892_SWITCHERS2_SW3VSEL 0
48#define MC13892_SWITCHERS2_SW3VSEL_M (0x1f<<0)
49#define MC13892_SWITCHERS2_SW3HI (1<<23)
50#define MC13892_SWITCHERS2_SW3EN 0
51
52#define MC13892_SWITCHERS3 27
53#define MC13892_SWITCHERS3_SW4VSEL 0
54#define MC13892_SWITCHERS3_SW4VSEL_M (0x1f<<0)
55#define MC13892_SWITCHERS3_SW4HI (1<<23)
56#define MC13892_SWITCHERS3_SW4EN 0
57
58#define MC13892_SWITCHERS4 28
59#define MC13892_SWITCHERS4_SW1MODE 0
60#define MC13892_SWITCHERS4_SW1MODE_AUTO (8<<0)
61#define MC13892_SWITCHERS4_SW1MODE_M (0xf<<0)
62#define MC13892_SWITCHERS4_SW2MODE 10
63#define MC13892_SWITCHERS4_SW2MODE_AUTO (8<<10)
64#define MC13892_SWITCHERS4_SW2MODE_M (0xf<<10)
65
66#define MC13892_SWITCHERS5 29
67#define MC13892_SWITCHERS5_SW3MODE 0
68#define MC13892_SWITCHERS5_SW3MODE_AUTO (8<<0)
69#define MC13892_SWITCHERS5_SW3MODE_M (0xf<<0)
70#define MC13892_SWITCHERS5_SW4MODE 8
71#define MC13892_SWITCHERS5_SW4MODE_AUTO (8<<8)
72#define MC13892_SWITCHERS5_SW4MODE_M (0xf<<8)
73#define MC13892_SWITCHERS5_SWBSTEN (1<<20)
74
75#define MC13892_REGULATORSETTING0 30
76#define MC13892_REGULATORSETTING0_VGEN1VSEL 0
77#define MC13892_REGULATORSETTING0_VDIGVSEL 4
78#define MC13892_REGULATORSETTING0_VGEN2VSEL 6
79#define MC13892_REGULATORSETTING0_VPLLVSEL 9
80#define MC13892_REGULATORSETTING0_VUSB2VSEL 11
81#define MC13892_REGULATORSETTING0_VGEN3VSEL 14
82#define MC13892_REGULATORSETTING0_VCAMVSEL 16
83
84#define MC13892_REGULATORSETTING0_VGEN1VSEL_M (3<<0)
85#define MC13892_REGULATORSETTING0_VDIGVSEL_M (3<<4)
86#define MC13892_REGULATORSETTING0_VGEN2VSEL_M (7<<6)
87#define MC13892_REGULATORSETTING0_VPLLVSEL_M (3<<9)
88#define MC13892_REGULATORSETTING0_VUSB2VSEL_M (3<<11)
89#define MC13892_REGULATORSETTING0_VGEN3VSEL_M (1<<14)
90#define MC13892_REGULATORSETTING0_VCAMVSEL_M (3<<16)
91
92#define MC13892_REGULATORSETTING1 31
93#define MC13892_REGULATORSETTING1_VVIDEOVSEL 2
94#define MC13892_REGULATORSETTING1_VAUDIOVSEL 4
95#define MC13892_REGULATORSETTING1_VSDVSEL 6
96
97#define MC13892_REGULATORSETTING1_VVIDEOVSEL_M (3<<2)
98#define MC13892_REGULATORSETTING1_VAUDIOVSEL_M (3<<4)
99#define MC13892_REGULATORSETTING1_VSDVSEL_M (7<<6)
100
101#define MC13892_REGULATORMODE0 32
102#define MC13892_REGULATORMODE0_VGEN1EN (1<<0)
103#define MC13892_REGULATORMODE0_VGEN1STDBY (1<<1)
104#define MC13892_REGULATORMODE0_VGEN1MODE (1<<2)
105#define MC13892_REGULATORMODE0_VIOHIEN (1<<3)
106#define MC13892_REGULATORMODE0_VIOHISTDBY (1<<4)
107#define MC13892_REGULATORMODE0_VIOHIMODE (1<<5)
108#define MC13892_REGULATORMODE0_VDIGEN (1<<9)
109#define MC13892_REGULATORMODE0_VDIGSTDBY (1<<10)
110#define MC13892_REGULATORMODE0_VDIGMODE (1<<11)
111#define MC13892_REGULATORMODE0_VGEN2EN (1<<12)
112#define MC13892_REGULATORMODE0_VGEN2STDBY (1<<13)
113#define MC13892_REGULATORMODE0_VGEN2MODE (1<<14)
114#define MC13892_REGULATORMODE0_VPLLEN (1<<15)
115#define MC13892_REGULATORMODE0_VPLLSTDBY (1<<16)
116#define MC13892_REGULATORMODE0_VPLLMODE (1<<17)
117#define MC13892_REGULATORMODE0_VUSB2EN (1<<18)
118#define MC13892_REGULATORMODE0_VUSB2STDBY (1<<19)
119#define MC13892_REGULATORMODE0_VUSB2MODE (1<<20)
120
121#define MC13892_REGULATORMODE1 33
122#define MC13892_REGULATORMODE1_VGEN3EN (1<<0)
123#define MC13892_REGULATORMODE1_VGEN3STDBY (1<<1)
124#define MC13892_REGULATORMODE1_VGEN3MODE (1<<2)
125#define MC13892_REGULATORMODE1_VCAMEN (1<<6)
126#define MC13892_REGULATORMODE1_VCAMSTDBY (1<<7)
127#define MC13892_REGULATORMODE1_VCAMMODE (1<<8)
128#define MC13892_REGULATORMODE1_VCAMCONFIGEN (1<<9)
129#define MC13892_REGULATORMODE1_VVIDEOEN (1<<12)
130#define MC13892_REGULATORMODE1_VVIDEOSTDBY (1<<13)
131#define MC13892_REGULATORMODE1_VVIDEOMODE (1<<14)
132#define MC13892_REGULATORMODE1_VAUDIOEN (1<<15)
133#define MC13892_REGULATORMODE1_VAUDIOSTDBY (1<<16)
134#define MC13892_REGULATORMODE1_VAUDIOMODE (1<<17)
135#define MC13892_REGULATORMODE1_VSDEN (1<<18)
136#define MC13892_REGULATORMODE1_VSDSTDBY (1<<19)
137#define MC13892_REGULATORMODE1_VSDMODE (1<<20)
138
139#define MC13892_POWERMISC 34
140#define MC13892_POWERMISC_GPO1EN (1<<6)
141#define MC13892_POWERMISC_GPO2EN (1<<8)
142#define MC13892_POWERMISC_GPO3EN (1<<10)
143#define MC13892_POWERMISC_GPO4EN (1<<12)
144#define MC13892_POWERMISC_PWGT1SPIEN (1<<15)
145#define MC13892_POWERMISC_PWGT2SPIEN (1<<16)
146#define MC13892_POWERMISC_GPO4ADINEN (1<<21)
147
148#define MC13892_POWERMISC_PWGTSPI_M (3 << 15)
149
150#define MC13892_USB1 50
151#define MC13892_USB1_VUSBEN (1<<3)
152
Axel Lin34e74f32012-06-08 15:41:48 +0800153static const unsigned int mc13892_vcoincell[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800154 2500000, 2700000, 2800000, 2900000, 3000000, 3100000,
155 3200000, 3300000,
156};
157
Axel Lin34e74f32012-06-08 15:41:48 +0800158static const unsigned int mc13892_sw1[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800159 600000, 625000, 650000, 675000, 700000, 725000,
160 750000, 775000, 800000, 825000, 850000, 875000,
161 900000, 925000, 950000, 975000, 1000000, 1025000,
162 1050000, 1075000, 1100000, 1125000, 1150000, 1175000,
163 1200000, 1225000, 1250000, 1275000, 1300000, 1325000,
164 1350000, 1375000
165};
166
Axel Lin34e74f32012-06-08 15:41:48 +0800167static const unsigned int mc13892_sw[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800168 600000, 625000, 650000, 675000, 700000, 725000,
169 750000, 775000, 800000, 825000, 850000, 875000,
170 900000, 925000, 950000, 975000, 1000000, 1025000,
171 1050000, 1075000, 1100000, 1125000, 1150000, 1175000,
172 1200000, 1225000, 1250000, 1275000, 1300000, 1325000,
173 1350000, 1375000, 1400000, 1425000, 1450000, 1475000,
174 1500000, 1525000, 1550000, 1575000, 1600000, 1625000,
175 1650000, 1675000, 1700000, 1725000, 1750000, 1775000,
176 1800000, 1825000, 1850000, 1875000
177};
178
Axel Lin34e74f32012-06-08 15:41:48 +0800179static const unsigned int mc13892_swbst[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800180 5000000,
181};
182
Axel Lin34e74f32012-06-08 15:41:48 +0800183static const unsigned int mc13892_viohi[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800184 2775000,
185};
186
Axel Lin34e74f32012-06-08 15:41:48 +0800187static const unsigned int mc13892_vpll[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800188 1050000, 1250000, 1650000, 1800000,
189};
190
Axel Lin34e74f32012-06-08 15:41:48 +0800191static const unsigned int mc13892_vdig[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800192 1050000, 1250000, 1650000, 1800000,
193};
194
Axel Lin34e74f32012-06-08 15:41:48 +0800195static const unsigned int mc13892_vsd[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800196 1800000, 2000000, 2600000, 2700000,
197 2800000, 2900000, 3000000, 3150000,
198};
199
Axel Lin34e74f32012-06-08 15:41:48 +0800200static const unsigned int mc13892_vusb2[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800201 2400000, 2600000, 2700000, 2775000,
202};
203
Axel Lin34e74f32012-06-08 15:41:48 +0800204static const unsigned int mc13892_vvideo[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800205 2700000, 2775000, 2500000, 2600000,
206};
207
Axel Lin34e74f32012-06-08 15:41:48 +0800208static const unsigned int mc13892_vaudio[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800209 2300000, 2500000, 2775000, 3000000,
210};
211
Axel Lin34e74f32012-06-08 15:41:48 +0800212static const unsigned int mc13892_vcam[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800213 2500000, 2600000, 2750000, 3000000,
214};
215
Axel Lin34e74f32012-06-08 15:41:48 +0800216static const unsigned int mc13892_vgen1[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800217 1200000, 1500000, 2775000, 3150000,
218};
219
Axel Lin34e74f32012-06-08 15:41:48 +0800220static const unsigned int mc13892_vgen2[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800221 1200000, 1500000, 1600000, 1800000,
222 2700000, 2800000, 3000000, 3150000,
223};
224
Axel Lin34e74f32012-06-08 15:41:48 +0800225static const unsigned int mc13892_vgen3[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800226 1800000, 2900000,
227};
228
Axel Lin34e74f32012-06-08 15:41:48 +0800229static const unsigned int mc13892_vusb[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800230 3300000,
231};
232
Axel Lin34e74f32012-06-08 15:41:48 +0800233static const unsigned int mc13892_gpo[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800234 2750000,
235};
236
Axel Lin34e74f32012-06-08 15:41:48 +0800237static const unsigned int mc13892_pwgtdrv[] = {
Yong Shen5e428d52010-12-14 14:00:55 +0800238 5000000,
239};
240
241static struct regulator_ops mc13892_gpo_regulator_ops;
242/* sw regulators need special care due to the "hi bit" */
243static struct regulator_ops mc13892_sw_regulator_ops;
244
245
246#define MC13892_FIXED_DEFINE(name, reg, voltages) \
247 MC13xxx_FIXED_DEFINE(MC13892_, name, reg, voltages, \
248 mc13xxx_fixed_regulator_ops)
249
250#define MC13892_GPO_DEFINE(name, reg, voltages) \
251 MC13xxx_GPO_DEFINE(MC13892_, name, reg, voltages, \
252 mc13892_gpo_regulator_ops)
253
254#define MC13892_SW_DEFINE(name, reg, vsel_reg, voltages) \
255 MC13xxx_DEFINE(MC13892_, name, reg, vsel_reg, voltages, \
256 mc13892_sw_regulator_ops)
257
258#define MC13892_DEFINE_REGU(name, reg, vsel_reg, voltages) \
259 MC13xxx_DEFINE(MC13892_, name, reg, vsel_reg, voltages, \
260 mc13xxx_regulator_ops)
261
262static struct mc13xxx_regulator mc13892_regulators[] = {
Axel Lin327e15a2011-05-10 19:10:36 +0800263 MC13892_DEFINE_REGU(VCOINCELL, POWERCTL0, POWERCTL0, mc13892_vcoincell),
Yong Shen5e428d52010-12-14 14:00:55 +0800264 MC13892_SW_DEFINE(SW1, SWITCHERS0, SWITCHERS0, mc13892_sw1),
265 MC13892_SW_DEFINE(SW2, SWITCHERS1, SWITCHERS1, mc13892_sw),
266 MC13892_SW_DEFINE(SW3, SWITCHERS2, SWITCHERS2, mc13892_sw),
267 MC13892_SW_DEFINE(SW4, SWITCHERS3, SWITCHERS3, mc13892_sw),
268 MC13892_FIXED_DEFINE(SWBST, SWITCHERS5, mc13892_swbst),
269 MC13892_FIXED_DEFINE(VIOHI, REGULATORMODE0, mc13892_viohi),
270 MC13892_DEFINE_REGU(VPLL, REGULATORMODE0, REGULATORSETTING0, \
271 mc13892_vpll),
272 MC13892_DEFINE_REGU(VDIG, REGULATORMODE0, REGULATORSETTING0, \
273 mc13892_vdig),
274 MC13892_DEFINE_REGU(VSD, REGULATORMODE1, REGULATORSETTING1, \
275 mc13892_vsd),
276 MC13892_DEFINE_REGU(VUSB2, REGULATORMODE0, REGULATORSETTING0, \
277 mc13892_vusb2),
278 MC13892_DEFINE_REGU(VVIDEO, REGULATORMODE1, REGULATORSETTING1, \
279 mc13892_vvideo),
280 MC13892_DEFINE_REGU(VAUDIO, REGULATORMODE1, REGULATORSETTING1, \
281 mc13892_vaudio),
282 MC13892_DEFINE_REGU(VCAM, REGULATORMODE1, REGULATORSETTING0, \
283 mc13892_vcam),
284 MC13892_DEFINE_REGU(VGEN1, REGULATORMODE0, REGULATORSETTING0, \
285 mc13892_vgen1),
286 MC13892_DEFINE_REGU(VGEN2, REGULATORMODE0, REGULATORSETTING0, \
287 mc13892_vgen2),
288 MC13892_DEFINE_REGU(VGEN3, REGULATORMODE1, REGULATORSETTING0, \
289 mc13892_vgen3),
290 MC13892_FIXED_DEFINE(VUSB, USB1, mc13892_vusb),
291 MC13892_GPO_DEFINE(GPO1, POWERMISC, mc13892_gpo),
292 MC13892_GPO_DEFINE(GPO2, POWERMISC, mc13892_gpo),
293 MC13892_GPO_DEFINE(GPO3, POWERMISC, mc13892_gpo),
294 MC13892_GPO_DEFINE(GPO4, POWERMISC, mc13892_gpo),
295 MC13892_GPO_DEFINE(PWGT1SPI, POWERMISC, mc13892_pwgtdrv),
296 MC13892_GPO_DEFINE(PWGT2SPI, POWERMISC, mc13892_pwgtdrv),
297};
298
Mark Brown27315cf2010-12-16 15:29:56 +0000299static int mc13892_powermisc_rmw(struct mc13xxx_regulator_priv *priv, u32 mask,
300 u32 val)
Yong Shen5e428d52010-12-14 14:00:55 +0800301{
302 struct mc13xxx *mc13892 = priv->mc13xxx;
303 int ret;
304 u32 valread;
305
306 BUG_ON(val & ~mask);
307
Axel Lin825d1052012-07-19 11:17:15 +0800308 mc13xxx_lock(priv->mc13xxx);
Yong Shen5e428d52010-12-14 14:00:55 +0800309 ret = mc13xxx_reg_read(mc13892, MC13892_POWERMISC, &valread);
310 if (ret)
Axel Lin825d1052012-07-19 11:17:15 +0800311 goto out;
Yong Shen5e428d52010-12-14 14:00:55 +0800312
313 /* Update the stored state for Power Gates. */
314 priv->powermisc_pwgt_state =
315 (priv->powermisc_pwgt_state & ~mask) | val;
316 priv->powermisc_pwgt_state &= MC13892_POWERMISC_PWGTSPI_M;
317
318 /* Construct the new register value */
319 valread = (valread & ~mask) | val;
320 /* Overwrite the PWGTxEN with the stored version */
321 valread = (valread & ~MC13892_POWERMISC_PWGTSPI_M) |
322 priv->powermisc_pwgt_state;
323
Axel Lin825d1052012-07-19 11:17:15 +0800324 ret = mc13xxx_reg_write(mc13892, MC13892_POWERMISC, valread);
325out:
326 mc13xxx_unlock(priv->mc13xxx);
327 return ret;
Yong Shen5e428d52010-12-14 14:00:55 +0800328}
329
330static int mc13892_gpo_regulator_enable(struct regulator_dev *rdev)
331{
332 struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
333 int id = rdev_get_id(rdev);
Yong Shen5e428d52010-12-14 14:00:55 +0800334 u32 en_val = mc13892_regulators[id].enable_bit;
335 u32 mask = mc13892_regulators[id].enable_bit;
336
337 dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
338
339 /* Power Gate enable value is 0 */
340 if (id == MC13892_PWGT1SPI || id == MC13892_PWGT2SPI)
341 en_val = 0;
342
343 if (id == MC13892_GPO4)
344 mask |= MC13892_POWERMISC_GPO4ADINEN;
345
Axel Lin825d1052012-07-19 11:17:15 +0800346 return mc13892_powermisc_rmw(priv, mask, en_val);
Yong Shen5e428d52010-12-14 14:00:55 +0800347}
348
349static int mc13892_gpo_regulator_disable(struct regulator_dev *rdev)
350{
351 struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
352 int id = rdev_get_id(rdev);
Yong Shen5e428d52010-12-14 14:00:55 +0800353 u32 dis_val = 0;
354
355 dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
356
357 /* Power Gate disable value is 1 */
358 if (id == MC13892_PWGT1SPI || id == MC13892_PWGT2SPI)
359 dis_val = mc13892_regulators[id].enable_bit;
360
Axel Lin825d1052012-07-19 11:17:15 +0800361 return mc13892_powermisc_rmw(priv, mc13892_regulators[id].enable_bit,
Yong Shen5e428d52010-12-14 14:00:55 +0800362 dis_val);
Yong Shen5e428d52010-12-14 14:00:55 +0800363}
364
365static int mc13892_gpo_regulator_is_enabled(struct regulator_dev *rdev)
366{
367 struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
368 int ret, id = rdev_get_id(rdev);
369 unsigned int val;
370
371 mc13xxx_lock(priv->mc13xxx);
372 ret = mc13xxx_reg_read(priv->mc13xxx, mc13892_regulators[id].reg, &val);
373 mc13xxx_unlock(priv->mc13xxx);
374
375 if (ret)
376 return ret;
377
378 /* Power Gates state is stored in powermisc_pwgt_state
379 * where the meaning of bits is negated */
380 val = (val & ~MC13892_POWERMISC_PWGTSPI_M) |
381 (priv->powermisc_pwgt_state ^ MC13892_POWERMISC_PWGTSPI_M);
382
383 return (val & mc13892_regulators[id].enable_bit) != 0;
384}
385
386
387static struct regulator_ops mc13892_gpo_regulator_ops = {
388 .enable = mc13892_gpo_regulator_enable,
389 .disable = mc13892_gpo_regulator_disable,
390 .is_enabled = mc13892_gpo_regulator_is_enabled,
Axel Lin34e74f32012-06-08 15:41:48 +0800391 .list_voltage = regulator_list_voltage_table,
Yong Shen5e428d52010-12-14 14:00:55 +0800392 .set_voltage = mc13xxx_fixed_regulator_set_voltage,
393 .get_voltage = mc13xxx_fixed_regulator_get_voltage,
394};
395
Axel Linf1dcf9e2012-07-19 15:11:39 +0800396static int mc13892_sw_regulator_get_voltage_sel(struct regulator_dev *rdev)
Yong Shen5e428d52010-12-14 14:00:55 +0800397{
398 struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
399 int ret, id = rdev_get_id(rdev);
Axel Linf1dcf9e2012-07-19 15:11:39 +0800400 unsigned int val;
Yong Shen5e428d52010-12-14 14:00:55 +0800401
402 dev_dbg(rdev_get_dev(rdev), "%s id: %d\n", __func__, id);
403
404 mc13xxx_lock(priv->mc13xxx);
405 ret = mc13xxx_reg_read(priv->mc13xxx,
406 mc13892_regulators[id].vsel_reg, &val);
407 mc13xxx_unlock(priv->mc13xxx);
408 if (ret)
409 return ret;
410
Yong Shen5e428d52010-12-14 14:00:55 +0800411 val = (val & mc13892_regulators[id].vsel_mask)
412 >> mc13892_regulators[id].vsel_shift;
413
414 dev_dbg(rdev_get_dev(rdev), "%s id: %d val: %d\n", __func__, id, val);
415
Yong Shen5e428d52010-12-14 14:00:55 +0800416 return val;
417}
418
Axel Lin939b62d2012-03-20 10:46:35 +0800419static int mc13892_sw_regulator_set_voltage_sel(struct regulator_dev *rdev,
420 unsigned selector)
Yong Shen5e428d52010-12-14 14:00:55 +0800421{
422 struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
Axel Lin8db98442012-07-19 15:10:31 +0800423 int volt, mask, id = rdev_get_id(rdev);
424 u32 reg_value;
Yong Shen5e428d52010-12-14 14:00:55 +0800425 int ret;
426
Axel Lin8db98442012-07-19 15:10:31 +0800427 volt = rdev->desc->volt_table[selector];
428 mask = mc13892_regulators[id].vsel_mask;
429 reg_value = selector << mc13892_regulators[id].vsel_shift;
430
431 if (volt > 1375000) {
432 mask |= MC13892_SWITCHERS0_SWxHI;
433 reg_value |= MC13892_SWITCHERS0_SWxHI;
434 } else if (volt < 1100000) {
435 mask |= MC13892_SWITCHERS0_SWxHI;
436 reg_value &= ~MC13892_SWITCHERS0_SWxHI;
437 }
Yong Shen5e428d52010-12-14 14:00:55 +0800438
439 mc13xxx_lock(priv->mc13xxx);
Axel Lin8db98442012-07-19 15:10:31 +0800440 ret = mc13xxx_reg_rmw(priv->mc13xxx, mc13892_regulators[id].reg, mask,
441 reg_value);
Yong Shen5e428d52010-12-14 14:00:55 +0800442 mc13xxx_unlock(priv->mc13xxx);
443
444 return ret;
445}
446
447static struct regulator_ops mc13892_sw_regulator_ops = {
Axel Lin34e74f32012-06-08 15:41:48 +0800448 .list_voltage = regulator_list_voltage_table,
Axel Lin939b62d2012-03-20 10:46:35 +0800449 .set_voltage_sel = mc13892_sw_regulator_set_voltage_sel,
Axel Linf1dcf9e2012-07-19 15:11:39 +0800450 .get_voltage_sel = mc13892_sw_regulator_get_voltage_sel,
Yong Shen5e428d52010-12-14 14:00:55 +0800451};
452
453static int mc13892_vcam_set_mode(struct regulator_dev *rdev, unsigned int mode)
454{
455 unsigned int en_val = 0;
456 struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
457 int ret, id = rdev_get_id(rdev);
458
459 if (mode == REGULATOR_MODE_FAST)
460 en_val = MC13892_REGULATORMODE1_VCAMCONFIGEN;
461
462 mc13xxx_lock(priv->mc13xxx);
463 ret = mc13xxx_reg_rmw(priv->mc13xxx, mc13892_regulators[id].reg,
464 MC13892_REGULATORMODE1_VCAMCONFIGEN, en_val);
465 mc13xxx_unlock(priv->mc13xxx);
466
467 return ret;
468}
469
Mark Brown27315cf2010-12-16 15:29:56 +0000470static unsigned int mc13892_vcam_get_mode(struct regulator_dev *rdev)
Yong Shen5e428d52010-12-14 14:00:55 +0800471{
472 struct mc13xxx_regulator_priv *priv = rdev_get_drvdata(rdev);
473 int ret, id = rdev_get_id(rdev);
474 unsigned int val;
475
476 mc13xxx_lock(priv->mc13xxx);
477 ret = mc13xxx_reg_read(priv->mc13xxx, mc13892_regulators[id].reg, &val);
478 mc13xxx_unlock(priv->mc13xxx);
479
480 if (ret)
481 return ret;
482
483 if (val & MC13892_REGULATORMODE1_VCAMCONFIGEN)
484 return REGULATOR_MODE_FAST;
485
486 return REGULATOR_MODE_NORMAL;
487}
488
489
490static int __devinit mc13892_regulator_probe(struct platform_device *pdev)
491{
492 struct mc13xxx_regulator_priv *priv;
493 struct mc13xxx *mc13892 = dev_get_drvdata(pdev->dev.parent);
Samuel Ortizc8a03c92011-04-08 01:55:01 +0200494 struct mc13xxx_regulator_platform_data *pdata =
495 dev_get_platdata(&pdev->dev);
Shawn Guo93bcb232011-12-21 23:00:46 +0800496 struct mc13xxx_regulator_init_data *mc13xxx_data;
Axel Lina9d58012012-04-10 13:51:06 +0800497 struct regulator_config config = { };
Yong Shen5e428d52010-12-14 14:00:55 +0800498 int i, ret;
Shawn Guo93bcb232011-12-21 23:00:46 +0800499 int num_regulators = 0;
Yong Shen5e428d52010-12-14 14:00:55 +0800500 u32 val;
501
Shawn Guo93bcb232011-12-21 23:00:46 +0800502 num_regulators = mc13xxx_get_num_regulators_dt(pdev);
503 if (num_regulators <= 0 && pdata)
504 num_regulators = pdata->num_regulators;
505 if (num_regulators <= 0)
506 return -EINVAL;
507
Fabio Estevam4fef21e2011-12-29 20:05:00 -0200508 priv = devm_kzalloc(&pdev->dev, sizeof(*priv) +
Shawn Guo93bcb232011-12-21 23:00:46 +0800509 num_regulators * sizeof(priv->regulators[0]),
Yong Shen5e428d52010-12-14 14:00:55 +0800510 GFP_KERNEL);
511 if (!priv)
512 return -ENOMEM;
513
Shawn Guo93bcb232011-12-21 23:00:46 +0800514 priv->num_regulators = num_regulators;
Yong Shen5e428d52010-12-14 14:00:55 +0800515 priv->mc13xxx_regulators = mc13892_regulators;
516 priv->mc13xxx = mc13892;
Shawn Guo93bcb232011-12-21 23:00:46 +0800517 platform_set_drvdata(pdev, priv);
Yong Shen5e428d52010-12-14 14:00:55 +0800518
519 mc13xxx_lock(mc13892);
520 ret = mc13xxx_reg_read(mc13892, MC13892_REVISION, &val);
521 if (ret)
Axel Lin5777d9b2012-03-15 12:49:09 +0800522 goto err_unlock;
Yong Shen5e428d52010-12-14 14:00:55 +0800523
524 /* enable switch auto mode */
525 if ((val & 0x0000FFFF) == 0x45d0) {
526 ret = mc13xxx_reg_rmw(mc13892, MC13892_SWITCHERS4,
527 MC13892_SWITCHERS4_SW1MODE_M |
528 MC13892_SWITCHERS4_SW2MODE_M,
529 MC13892_SWITCHERS4_SW1MODE_AUTO |
530 MC13892_SWITCHERS4_SW2MODE_AUTO);
531 if (ret)
Axel Lin5777d9b2012-03-15 12:49:09 +0800532 goto err_unlock;
Yong Shen5e428d52010-12-14 14:00:55 +0800533
Axel Lin923430c2011-01-03 23:57:38 +0800534 ret = mc13xxx_reg_rmw(mc13892, MC13892_SWITCHERS5,
Yong Shen5e428d52010-12-14 14:00:55 +0800535 MC13892_SWITCHERS5_SW3MODE_M |
536 MC13892_SWITCHERS5_SW4MODE_M,
537 MC13892_SWITCHERS5_SW3MODE_AUTO |
538 MC13892_SWITCHERS5_SW4MODE_AUTO);
539 if (ret)
Axel Lin5777d9b2012-03-15 12:49:09 +0800540 goto err_unlock;
Yong Shen5e428d52010-12-14 14:00:55 +0800541 }
542 mc13xxx_unlock(mc13892);
543
544 mc13892_regulators[MC13892_VCAM].desc.ops->set_mode
545 = mc13892_vcam_set_mode;
546 mc13892_regulators[MC13892_VCAM].desc.ops->get_mode
547 = mc13892_vcam_get_mode;
Shawn Guo93bcb232011-12-21 23:00:46 +0800548
549 mc13xxx_data = mc13xxx_parse_regulators_dt(pdev, mc13892_regulators,
550 ARRAY_SIZE(mc13892_regulators));
551 for (i = 0; i < num_regulators; i++) {
552 struct regulator_init_data *init_data;
553 struct regulator_desc *desc;
554 struct device_node *node = NULL;
555 int id;
556
557 if (mc13xxx_data) {
558 id = mc13xxx_data[i].id;
559 init_data = mc13xxx_data[i].init_data;
560 node = mc13xxx_data[i].node;
561 } else {
562 id = pdata->regulators[i].id;
563 init_data = pdata->regulators[i].init_data;
564 }
565 desc = &mc13892_regulators[id].desc;
566
Axel Lina9d58012012-04-10 13:51:06 +0800567 config.dev = &pdev->dev;
568 config.init_data = init_data;
569 config.driver_data = priv;
570 config.of_node = node;
Yong Shen5e428d52010-12-14 14:00:55 +0800571
Axel Lina9d58012012-04-10 13:51:06 +0800572 priv->regulators[i] = regulator_register(desc, &config);
Yong Shen5e428d52010-12-14 14:00:55 +0800573 if (IS_ERR(priv->regulators[i])) {
574 dev_err(&pdev->dev, "failed to register regulator %s\n",
575 mc13892_regulators[i].desc.name);
576 ret = PTR_ERR(priv->regulators[i]);
577 goto err;
578 }
579 }
580
Yong Shen5e428d52010-12-14 14:00:55 +0800581 return 0;
582err:
583 while (--i >= 0)
584 regulator_unregister(priv->regulators[i]);
Axel Lin5777d9b2012-03-15 12:49:09 +0800585 return ret;
Yong Shen5e428d52010-12-14 14:00:55 +0800586
Axel Lin5777d9b2012-03-15 12:49:09 +0800587err_unlock:
Yong Shen5e428d52010-12-14 14:00:55 +0800588 mc13xxx_unlock(mc13892);
Yong Shen5e428d52010-12-14 14:00:55 +0800589 return ret;
590}
591
592static int __devexit mc13892_regulator_remove(struct platform_device *pdev)
593{
594 struct mc13xxx_regulator_priv *priv = platform_get_drvdata(pdev);
Yong Shen5e428d52010-12-14 14:00:55 +0800595 int i;
596
597 platform_set_drvdata(pdev, NULL);
598
Shawn Guo93bcb232011-12-21 23:00:46 +0800599 for (i = 0; i < priv->num_regulators; i++)
Yong Shen5e428d52010-12-14 14:00:55 +0800600 regulator_unregister(priv->regulators[i]);
601
Yong Shen5e428d52010-12-14 14:00:55 +0800602 return 0;
603}
604
605static struct platform_driver mc13892_regulator_driver = {
606 .driver = {
607 .name = "mc13892-regulator",
608 .owner = THIS_MODULE,
609 },
610 .remove = __devexit_p(mc13892_regulator_remove),
611 .probe = mc13892_regulator_probe,
612};
613
614static int __init mc13892_regulator_init(void)
615{
616 return platform_driver_register(&mc13892_regulator_driver);
617}
618subsys_initcall(mc13892_regulator_init);
619
620static void __exit mc13892_regulator_exit(void)
621{
622 platform_driver_unregister(&mc13892_regulator_driver);
623}
624module_exit(mc13892_regulator_exit);
625
626MODULE_LICENSE("GPL v2");
627MODULE_AUTHOR("Yong Shen <yong.shen@linaro.org>");
628MODULE_DESCRIPTION("Regulator Driver for Freescale MC13892 PMIC");
629MODULE_ALIAS("platform:mc13892-regulator");