Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2014 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | */ |
| 23 | #include "drmP.h" |
| 24 | #include "amdgpu.h" |
| 25 | #include "amdgpu_pm.h" |
| 26 | #include "amdgpu_i2c.h" |
| 27 | #include "atom.h" |
| 28 | #include "amdgpu_atombios.h" |
| 29 | #include "atombios_crtc.h" |
| 30 | #include "atombios_encoders.h" |
| 31 | #include "amdgpu_pll.h" |
| 32 | #include "amdgpu_connectors.h" |
| 33 | |
| 34 | static void dce_virtual_set_display_funcs(struct amdgpu_device *adev); |
| 35 | static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev); |
| 36 | |
Emily Deng | 8e6de75 | 2016-08-08 11:31:13 +0800 | [diff] [blame] | 37 | /** |
| 38 | * dce_virtual_vblank_wait - vblank wait asic callback. |
| 39 | * |
| 40 | * @adev: amdgpu_device pointer |
| 41 | * @crtc: crtc to wait for vblank on |
| 42 | * |
| 43 | * Wait for vblank on the requested crtc (evergreen+). |
| 44 | */ |
| 45 | static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc) |
| 46 | { |
| 47 | return; |
| 48 | } |
| 49 | |
| 50 | static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc) |
| 51 | { |
| 52 | if (crtc >= adev->mode_info.num_crtc) |
| 53 | return 0; |
| 54 | else |
| 55 | return adev->ddev->vblank[crtc].count; |
| 56 | } |
| 57 | |
| 58 | static void dce_virtual_page_flip(struct amdgpu_device *adev, |
| 59 | int crtc_id, u64 crtc_base, bool async) |
| 60 | { |
| 61 | return; |
| 62 | } |
| 63 | |
| 64 | static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, |
| 65 | u32 *vbl, u32 *position) |
| 66 | { |
| 67 | if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) |
| 68 | return -EINVAL; |
| 69 | |
| 70 | *vbl = 0; |
| 71 | *position = 0; |
| 72 | |
| 73 | return 0; |
| 74 | } |
| 75 | |
| 76 | static bool dce_virtual_hpd_sense(struct amdgpu_device *adev, |
| 77 | enum amdgpu_hpd_id hpd) |
| 78 | { |
| 79 | return true; |
| 80 | } |
| 81 | |
| 82 | static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev, |
| 83 | enum amdgpu_hpd_id hpd) |
| 84 | { |
| 85 | return; |
| 86 | } |
| 87 | |
| 88 | static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev) |
| 89 | { |
| 90 | return 0; |
| 91 | } |
| 92 | |
| 93 | static bool dce_virtual_is_display_hung(struct amdgpu_device *adev) |
| 94 | { |
| 95 | return false; |
| 96 | } |
| 97 | |
| 98 | void dce_virtual_stop_mc_access(struct amdgpu_device *adev, |
| 99 | struct amdgpu_mode_mc_save *save) |
| 100 | { |
| 101 | return; |
| 102 | } |
| 103 | void dce_virtual_resume_mc_access(struct amdgpu_device *adev, |
| 104 | struct amdgpu_mode_mc_save *save) |
| 105 | { |
| 106 | return; |
| 107 | } |
| 108 | |
| 109 | void dce_virtual_set_vga_render_state(struct amdgpu_device *adev, |
| 110 | bool render) |
| 111 | { |
| 112 | return; |
| 113 | } |
| 114 | |
| 115 | /** |
| 116 | * dce_virtual_bandwidth_update - program display watermarks |
| 117 | * |
| 118 | * @adev: amdgpu_device pointer |
| 119 | * |
| 120 | * Calculate and program the display watermarks and line |
| 121 | * buffer allocation (CIK). |
| 122 | */ |
| 123 | static void dce_virtual_bandwidth_update(struct amdgpu_device *adev) |
| 124 | { |
| 125 | return; |
| 126 | } |
| 127 | |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 128 | static const struct drm_crtc_funcs dce_virtual_crtc_funcs = { |
| 129 | .cursor_set2 = NULL, |
| 130 | .cursor_move = NULL, |
| 131 | .gamma_set = NULL, |
| 132 | .set_config = NULL, |
| 133 | .destroy = NULL, |
| 134 | .page_flip = NULL, |
| 135 | }; |
| 136 | |
Emily Deng | f1f5ef9 | 2016-08-08 11:32:00 +0800 | [diff] [blame^] | 137 | static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode) |
| 138 | { |
| 139 | struct drm_device *dev = crtc->dev; |
| 140 | struct amdgpu_device *adev = dev->dev_private; |
| 141 | struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); |
| 142 | unsigned type; |
| 143 | |
| 144 | switch (mode) { |
| 145 | case DRM_MODE_DPMS_ON: |
| 146 | amdgpu_crtc->enabled = true; |
| 147 | /* Make sure VBLANK and PFLIP interrupts are still enabled */ |
| 148 | type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id); |
| 149 | amdgpu_irq_update(adev, &adev->crtc_irq, type); |
| 150 | amdgpu_irq_update(adev, &adev->pageflip_irq, type); |
| 151 | drm_vblank_on(dev, amdgpu_crtc->crtc_id); |
| 152 | break; |
| 153 | case DRM_MODE_DPMS_STANDBY: |
| 154 | case DRM_MODE_DPMS_SUSPEND: |
| 155 | case DRM_MODE_DPMS_OFF: |
| 156 | drm_vblank_off(dev, amdgpu_crtc->crtc_id); |
| 157 | amdgpu_crtc->enabled = false; |
| 158 | break; |
| 159 | } |
| 160 | } |
| 161 | |
| 162 | |
| 163 | static void dce_virtual_crtc_prepare(struct drm_crtc *crtc) |
| 164 | { |
| 165 | dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); |
| 166 | } |
| 167 | |
| 168 | static void dce_virtual_crtc_commit(struct drm_crtc *crtc) |
| 169 | { |
| 170 | dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON); |
| 171 | } |
| 172 | |
| 173 | static void dce_virtual_crtc_disable(struct drm_crtc *crtc) |
| 174 | { |
| 175 | struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); |
| 176 | |
| 177 | dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); |
| 178 | if (crtc->primary->fb) { |
| 179 | int r; |
| 180 | struct amdgpu_framebuffer *amdgpu_fb; |
| 181 | struct amdgpu_bo *rbo; |
| 182 | |
| 183 | amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb); |
| 184 | rbo = gem_to_amdgpu_bo(amdgpu_fb->obj); |
| 185 | r = amdgpu_bo_reserve(rbo, false); |
| 186 | if (unlikely(r)) |
| 187 | DRM_ERROR("failed to reserve rbo before unpin\n"); |
| 188 | else { |
| 189 | amdgpu_bo_unpin(rbo); |
| 190 | amdgpu_bo_unreserve(rbo); |
| 191 | } |
| 192 | } |
| 193 | |
| 194 | amdgpu_crtc->pll_id = ATOM_PPLL_INVALID; |
| 195 | amdgpu_crtc->encoder = NULL; |
| 196 | amdgpu_crtc->connector = NULL; |
| 197 | } |
| 198 | |
| 199 | static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc, |
| 200 | struct drm_display_mode *mode, |
| 201 | struct drm_display_mode *adjusted_mode, |
| 202 | int x, int y, struct drm_framebuffer *old_fb) |
| 203 | { |
| 204 | struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); |
| 205 | |
| 206 | /* update the hw version fpr dpm */ |
| 207 | amdgpu_crtc->hw_mode = *adjusted_mode; |
| 208 | |
| 209 | return 0; |
| 210 | } |
| 211 | |
| 212 | static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc, |
| 213 | const struct drm_display_mode *mode, |
| 214 | struct drm_display_mode *adjusted_mode) |
| 215 | { |
| 216 | struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); |
| 217 | struct drm_device *dev = crtc->dev; |
| 218 | struct drm_encoder *encoder; |
| 219 | |
| 220 | /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */ |
| 221 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 222 | if (encoder->crtc == crtc) { |
| 223 | amdgpu_crtc->encoder = encoder; |
| 224 | amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder); |
| 225 | break; |
| 226 | } |
| 227 | } |
| 228 | if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) { |
| 229 | amdgpu_crtc->encoder = NULL; |
| 230 | amdgpu_crtc->connector = NULL; |
| 231 | return false; |
| 232 | } |
| 233 | |
| 234 | return true; |
| 235 | } |
| 236 | |
| 237 | |
| 238 | static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y, |
| 239 | struct drm_framebuffer *old_fb) |
| 240 | { |
| 241 | return 0; |
| 242 | } |
| 243 | |
| 244 | static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc) |
| 245 | { |
| 246 | return; |
| 247 | } |
| 248 | |
| 249 | static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc, |
| 250 | struct drm_framebuffer *fb, |
| 251 | int x, int y, enum mode_set_atomic state) |
| 252 | { |
| 253 | return 0; |
| 254 | } |
| 255 | |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 256 | static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = { |
Emily Deng | f1f5ef9 | 2016-08-08 11:32:00 +0800 | [diff] [blame^] | 257 | .dpms = dce_virtual_crtc_dpms, |
| 258 | .mode_fixup = dce_virtual_crtc_mode_fixup, |
| 259 | .mode_set = dce_virtual_crtc_mode_set, |
| 260 | .mode_set_base = dce_virtual_crtc_set_base, |
| 261 | .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic, |
| 262 | .prepare = dce_virtual_crtc_prepare, |
| 263 | .commit = dce_virtual_crtc_commit, |
| 264 | .load_lut = dce_virtual_crtc_load_lut, |
| 265 | .disable = dce_virtual_crtc_disable, |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 266 | }; |
| 267 | |
| 268 | static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index) |
| 269 | { |
| 270 | struct amdgpu_crtc *amdgpu_crtc; |
| 271 | int i; |
| 272 | |
| 273 | amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) + |
| 274 | (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL); |
| 275 | if (amdgpu_crtc == NULL) |
| 276 | return -ENOMEM; |
| 277 | |
| 278 | drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs); |
| 279 | |
| 280 | drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256); |
| 281 | amdgpu_crtc->crtc_id = index; |
| 282 | adev->mode_info.crtcs[index] = amdgpu_crtc; |
| 283 | |
| 284 | for (i = 0; i < 256; i++) { |
| 285 | amdgpu_crtc->lut_r[i] = i << 2; |
| 286 | amdgpu_crtc->lut_g[i] = i << 2; |
| 287 | amdgpu_crtc->lut_b[i] = i << 2; |
| 288 | } |
| 289 | |
| 290 | amdgpu_crtc->pll_id = ATOM_PPLL_INVALID; |
| 291 | amdgpu_crtc->encoder = NULL; |
| 292 | amdgpu_crtc->connector = NULL; |
| 293 | drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs); |
| 294 | |
| 295 | return 0; |
| 296 | } |
| 297 | |
| 298 | static int dce_virtual_early_init(void *handle) |
| 299 | { |
| 300 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 301 | |
| 302 | dce_virtual_set_display_funcs(adev); |
| 303 | dce_virtual_set_irq_funcs(adev); |
| 304 | |
| 305 | adev->mode_info.num_crtc = 1; |
| 306 | adev->mode_info.num_hpd = 1; |
| 307 | adev->mode_info.num_dig = 1; |
| 308 | return 0; |
| 309 | } |
| 310 | |
| 311 | static bool dce_virtual_get_connector_info(struct amdgpu_device *adev) |
| 312 | { |
| 313 | struct amdgpu_i2c_bus_rec ddc_bus; |
| 314 | struct amdgpu_router router; |
| 315 | struct amdgpu_hpd hpd; |
| 316 | |
| 317 | /* look up gpio for ddc, hpd */ |
| 318 | ddc_bus.valid = false; |
| 319 | hpd.hpd = AMDGPU_HPD_NONE; |
| 320 | /* needed for aux chan transactions */ |
| 321 | ddc_bus.hpd = hpd.hpd; |
| 322 | |
| 323 | memset(&router, 0, sizeof(router)); |
| 324 | router.ddc_valid = false; |
| 325 | router.cd_valid = false; |
| 326 | amdgpu_display_add_connector(adev, |
| 327 | 0, |
| 328 | ATOM_DEVICE_CRT1_SUPPORT, |
| 329 | DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus, |
| 330 | CONNECTOR_OBJECT_ID_VIRTUAL, |
| 331 | &hpd, |
| 332 | &router); |
| 333 | |
| 334 | amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL, |
| 335 | ATOM_DEVICE_CRT1_SUPPORT, |
| 336 | 0); |
| 337 | |
| 338 | amdgpu_link_encoder_connector(adev->ddev); |
| 339 | |
| 340 | return true; |
| 341 | } |
| 342 | |
| 343 | static int dce_virtual_sw_init(void *handle) |
| 344 | { |
| 345 | int r, i; |
| 346 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 347 | |
| 348 | r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq); |
| 349 | if (r) |
| 350 | return r; |
| 351 | |
| 352 | adev->ddev->mode_config.funcs = &amdgpu_mode_funcs; |
| 353 | |
| 354 | adev->ddev->mode_config.max_width = 16384; |
| 355 | adev->ddev->mode_config.max_height = 16384; |
| 356 | |
| 357 | adev->ddev->mode_config.preferred_depth = 24; |
| 358 | adev->ddev->mode_config.prefer_shadow = 1; |
| 359 | |
| 360 | adev->ddev->mode_config.fb_base = adev->mc.aper_base; |
| 361 | |
| 362 | r = amdgpu_modeset_create_props(adev); |
| 363 | if (r) |
| 364 | return r; |
| 365 | |
| 366 | adev->ddev->mode_config.max_width = 16384; |
| 367 | adev->ddev->mode_config.max_height = 16384; |
| 368 | |
| 369 | /* allocate crtcs */ |
| 370 | for (i = 0; i < adev->mode_info.num_crtc; i++) { |
| 371 | r = dce_virtual_crtc_init(adev, i); |
| 372 | if (r) |
| 373 | return r; |
| 374 | } |
| 375 | |
| 376 | dce_virtual_get_connector_info(adev); |
| 377 | amdgpu_print_display_setup(adev->ddev); |
| 378 | |
| 379 | drm_kms_helper_poll_init(adev->ddev); |
| 380 | |
| 381 | adev->mode_info.mode_config_initialized = true; |
| 382 | return 0; |
| 383 | } |
| 384 | |
| 385 | static int dce_virtual_sw_fini(void *handle) |
| 386 | { |
| 387 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 388 | |
| 389 | kfree(adev->mode_info.bios_hardcoded_edid); |
| 390 | |
| 391 | drm_kms_helper_poll_fini(adev->ddev); |
| 392 | |
| 393 | drm_mode_config_cleanup(adev->ddev); |
| 394 | adev->mode_info.mode_config_initialized = false; |
| 395 | return 0; |
| 396 | } |
| 397 | |
| 398 | static int dce_virtual_hw_init(void *handle) |
| 399 | { |
| 400 | return 0; |
| 401 | } |
| 402 | |
| 403 | static int dce_virtual_hw_fini(void *handle) |
| 404 | { |
| 405 | return 0; |
| 406 | } |
| 407 | |
| 408 | static int dce_virtual_suspend(void *handle) |
| 409 | { |
| 410 | return dce_virtual_hw_fini(handle); |
| 411 | } |
| 412 | |
| 413 | static int dce_virtual_resume(void *handle) |
| 414 | { |
| 415 | int ret; |
| 416 | |
| 417 | ret = dce_virtual_hw_init(handle); |
| 418 | |
| 419 | return ret; |
| 420 | } |
| 421 | |
| 422 | static bool dce_virtual_is_idle(void *handle) |
| 423 | { |
| 424 | return true; |
| 425 | } |
| 426 | |
| 427 | static int dce_virtual_wait_for_idle(void *handle) |
| 428 | { |
| 429 | return 0; |
| 430 | } |
| 431 | |
| 432 | static int dce_virtual_soft_reset(void *handle) |
| 433 | { |
| 434 | return 0; |
| 435 | } |
| 436 | |
| 437 | static int dce_virtual_set_clockgating_state(void *handle, |
| 438 | enum amd_clockgating_state state) |
| 439 | { |
| 440 | return 0; |
| 441 | } |
| 442 | |
| 443 | static int dce_virtual_set_powergating_state(void *handle, |
| 444 | enum amd_powergating_state state) |
| 445 | { |
| 446 | return 0; |
| 447 | } |
| 448 | |
| 449 | const struct amd_ip_funcs dce_virtual_ip_funcs = { |
| 450 | .name = "dce_virtual", |
| 451 | .early_init = dce_virtual_early_init, |
| 452 | .late_init = NULL, |
| 453 | .sw_init = dce_virtual_sw_init, |
| 454 | .sw_fini = dce_virtual_sw_fini, |
| 455 | .hw_init = dce_virtual_hw_init, |
| 456 | .hw_fini = dce_virtual_hw_fini, |
| 457 | .suspend = dce_virtual_suspend, |
| 458 | .resume = dce_virtual_resume, |
| 459 | .is_idle = dce_virtual_is_idle, |
| 460 | .wait_for_idle = dce_virtual_wait_for_idle, |
| 461 | .soft_reset = dce_virtual_soft_reset, |
| 462 | .set_clockgating_state = dce_virtual_set_clockgating_state, |
| 463 | .set_powergating_state = dce_virtual_set_powergating_state, |
| 464 | }; |
| 465 | |
Emily Deng | 8e6de75 | 2016-08-08 11:31:13 +0800 | [diff] [blame] | 466 | /* these are handled by the primary encoders */ |
| 467 | static void dce_virtual_encoder_prepare(struct drm_encoder *encoder) |
| 468 | { |
| 469 | return; |
| 470 | } |
| 471 | |
| 472 | static void dce_virtual_encoder_commit(struct drm_encoder *encoder) |
| 473 | { |
| 474 | return; |
| 475 | } |
| 476 | |
| 477 | static void |
| 478 | dce_virtual_encoder_mode_set(struct drm_encoder *encoder, |
| 479 | struct drm_display_mode *mode, |
| 480 | struct drm_display_mode *adjusted_mode) |
| 481 | { |
| 482 | return; |
| 483 | } |
| 484 | |
| 485 | static void dce_virtual_encoder_disable(struct drm_encoder *encoder) |
| 486 | { |
| 487 | return; |
| 488 | } |
| 489 | |
| 490 | static void |
| 491 | dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode) |
| 492 | { |
| 493 | return; |
| 494 | } |
| 495 | |
| 496 | static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder, |
| 497 | const struct drm_display_mode *mode, |
| 498 | struct drm_display_mode *adjusted_mode) |
| 499 | { |
| 500 | |
| 501 | /* set the active encoder to connector routing */ |
| 502 | amdgpu_encoder_set_active_device(encoder); |
| 503 | |
| 504 | return true; |
| 505 | } |
| 506 | |
| 507 | static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = { |
| 508 | .dpms = dce_virtual_encoder_dpms, |
| 509 | .mode_fixup = dce_virtual_encoder_mode_fixup, |
| 510 | .prepare = dce_virtual_encoder_prepare, |
| 511 | .mode_set = dce_virtual_encoder_mode_set, |
| 512 | .commit = dce_virtual_encoder_commit, |
| 513 | .disable = dce_virtual_encoder_disable, |
| 514 | }; |
| 515 | |
| 516 | static void dce_virtual_encoder_destroy(struct drm_encoder *encoder) |
| 517 | { |
| 518 | struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); |
| 519 | |
| 520 | kfree(amdgpu_encoder->enc_priv); |
| 521 | drm_encoder_cleanup(encoder); |
| 522 | kfree(amdgpu_encoder); |
| 523 | } |
| 524 | |
| 525 | static const struct drm_encoder_funcs dce_virtual_encoder_funcs = { |
| 526 | .destroy = dce_virtual_encoder_destroy, |
| 527 | }; |
| 528 | |
| 529 | static void dce_virtual_encoder_add(struct amdgpu_device *adev, |
| 530 | uint32_t encoder_enum, |
| 531 | uint32_t supported_device, |
| 532 | u16 caps) |
| 533 | { |
| 534 | struct drm_device *dev = adev->ddev; |
| 535 | struct drm_encoder *encoder; |
| 536 | struct amdgpu_encoder *amdgpu_encoder; |
| 537 | |
| 538 | /* see if we already added it */ |
| 539 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 540 | amdgpu_encoder = to_amdgpu_encoder(encoder); |
| 541 | if (amdgpu_encoder->encoder_enum == encoder_enum) { |
| 542 | amdgpu_encoder->devices |= supported_device; |
| 543 | return; |
| 544 | } |
| 545 | |
| 546 | } |
| 547 | |
| 548 | /* add a new one */ |
| 549 | amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL); |
| 550 | if (!amdgpu_encoder) |
| 551 | return; |
| 552 | |
| 553 | encoder = &amdgpu_encoder->base; |
| 554 | encoder->possible_crtcs = 0x1; |
| 555 | amdgpu_encoder->enc_priv = NULL; |
| 556 | amdgpu_encoder->encoder_enum = encoder_enum; |
| 557 | amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT; |
| 558 | amdgpu_encoder->devices = supported_device; |
| 559 | amdgpu_encoder->rmx_type = RMX_OFF; |
| 560 | amdgpu_encoder->underscan_type = UNDERSCAN_OFF; |
| 561 | amdgpu_encoder->is_ext_encoder = false; |
| 562 | amdgpu_encoder->caps = caps; |
| 563 | |
| 564 | drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs, |
| 565 | DRM_MODE_ENCODER_VIRTUAL, NULL); |
| 566 | drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs); |
| 567 | DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id); |
| 568 | } |
| 569 | |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 570 | static const struct amdgpu_display_funcs dce_virtual_display_funcs = { |
Emily Deng | 8e6de75 | 2016-08-08 11:31:13 +0800 | [diff] [blame] | 571 | .set_vga_render_state = &dce_virtual_set_vga_render_state, |
| 572 | .bandwidth_update = &dce_virtual_bandwidth_update, |
| 573 | .vblank_get_counter = &dce_virtual_vblank_get_counter, |
| 574 | .vblank_wait = &dce_virtual_vblank_wait, |
| 575 | .is_display_hung = &dce_virtual_is_display_hung, |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 576 | .backlight_set_level = NULL, |
| 577 | .backlight_get_level = NULL, |
Emily Deng | 8e6de75 | 2016-08-08 11:31:13 +0800 | [diff] [blame] | 578 | .hpd_sense = &dce_virtual_hpd_sense, |
| 579 | .hpd_set_polarity = &dce_virtual_hpd_set_polarity, |
| 580 | .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg, |
| 581 | .page_flip = &dce_virtual_page_flip, |
| 582 | .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos, |
| 583 | .add_encoder = &dce_virtual_encoder_add, |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 584 | .add_connector = &amdgpu_connector_add, |
Emily Deng | 8e6de75 | 2016-08-08 11:31:13 +0800 | [diff] [blame] | 585 | .stop_mc_access = &dce_virtual_stop_mc_access, |
| 586 | .resume_mc_access = &dce_virtual_resume_mc_access, |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 587 | }; |
| 588 | |
| 589 | static void dce_virtual_set_display_funcs(struct amdgpu_device *adev) |
| 590 | { |
| 591 | if (adev->mode_info.funcs == NULL) |
| 592 | adev->mode_info.funcs = &dce_virtual_display_funcs; |
| 593 | } |
| 594 | |
Emily Deng | e13273d | 2016-08-08 11:31:37 +0800 | [diff] [blame] | 595 | static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev, |
| 596 | int crtc, |
| 597 | enum amdgpu_interrupt_state state) |
| 598 | { |
| 599 | if (crtc >= adev->mode_info.num_crtc) { |
| 600 | DRM_DEBUG("invalid crtc %d\n", crtc); |
| 601 | return; |
| 602 | } |
| 603 | } |
| 604 | |
| 605 | static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev, |
| 606 | struct amdgpu_irq_src *source, |
| 607 | unsigned type, |
| 608 | enum amdgpu_interrupt_state state) |
| 609 | { |
| 610 | switch (type) { |
| 611 | case AMDGPU_CRTC_IRQ_VBLANK1: |
| 612 | dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state); |
| 613 | break; |
| 614 | default: |
| 615 | break; |
| 616 | } |
| 617 | return 0; |
| 618 | } |
| 619 | |
| 620 | static void dce_virtual_crtc_vblank_int_ack(struct amdgpu_device *adev, |
| 621 | int crtc) |
| 622 | { |
| 623 | if (crtc >= adev->mode_info.num_crtc) { |
| 624 | DRM_DEBUG("invalid crtc %d\n", crtc); |
| 625 | return; |
| 626 | } |
| 627 | } |
| 628 | |
| 629 | static int dce_virtual_crtc_irq(struct amdgpu_device *adev, |
| 630 | struct amdgpu_irq_src *source, |
| 631 | struct amdgpu_iv_entry *entry) |
| 632 | { |
| 633 | unsigned crtc = 0; |
| 634 | unsigned irq_type = AMDGPU_CRTC_IRQ_VBLANK1; |
| 635 | |
| 636 | adev->ddev->vblank[crtc].count++; |
| 637 | dce_virtual_crtc_vblank_int_ack(adev, crtc); |
| 638 | |
| 639 | if (amdgpu_irq_enabled(adev, source, irq_type)) { |
| 640 | drm_handle_vblank(adev->ddev, crtc); |
| 641 | } |
| 642 | |
| 643 | DRM_DEBUG("IH: D%d vblank\n", crtc + 1); |
| 644 | return 0; |
| 645 | } |
| 646 | |
| 647 | static int dce_virtual_set_pageflip_irq_state(struct amdgpu_device *adev, |
| 648 | struct amdgpu_irq_src *src, |
| 649 | unsigned type, |
| 650 | enum amdgpu_interrupt_state state) |
| 651 | { |
| 652 | if (type >= adev->mode_info.num_crtc) { |
| 653 | DRM_ERROR("invalid pageflip crtc %d\n", type); |
| 654 | return -EINVAL; |
| 655 | } |
| 656 | DRM_DEBUG("[FM]set pageflip irq type %d state %d\n", type, state); |
| 657 | |
| 658 | return 0; |
| 659 | } |
| 660 | |
| 661 | static int dce_virtual_pageflip_irq(struct amdgpu_device *adev, |
| 662 | struct amdgpu_irq_src *source, |
| 663 | struct amdgpu_iv_entry *entry) |
| 664 | { |
| 665 | unsigned long flags; |
| 666 | unsigned crtc_id = 0; |
| 667 | struct amdgpu_crtc *amdgpu_crtc; |
| 668 | struct amdgpu_flip_work *works; |
| 669 | |
| 670 | crtc_id = 0; |
| 671 | amdgpu_crtc = adev->mode_info.crtcs[crtc_id]; |
| 672 | |
| 673 | if (crtc_id >= adev->mode_info.num_crtc) { |
| 674 | DRM_ERROR("invalid pageflip crtc %d\n", crtc_id); |
| 675 | return -EINVAL; |
| 676 | } |
| 677 | |
| 678 | /* IRQ could occur when in initial stage */ |
| 679 | if (amdgpu_crtc == NULL) |
| 680 | return 0; |
| 681 | |
| 682 | spin_lock_irqsave(&adev->ddev->event_lock, flags); |
| 683 | works = amdgpu_crtc->pflip_works; |
| 684 | if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { |
| 685 | DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != " |
| 686 | "AMDGPU_FLIP_SUBMITTED(%d)\n", |
| 687 | amdgpu_crtc->pflip_status, |
| 688 | AMDGPU_FLIP_SUBMITTED); |
| 689 | spin_unlock_irqrestore(&adev->ddev->event_lock, flags); |
| 690 | return 0; |
| 691 | } |
| 692 | |
| 693 | /* page flip completed. clean up */ |
| 694 | amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; |
| 695 | amdgpu_crtc->pflip_works = NULL; |
| 696 | |
| 697 | /* wakeup usersapce */ |
| 698 | if (works->event) |
| 699 | drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event); |
| 700 | |
| 701 | spin_unlock_irqrestore(&adev->ddev->event_lock, flags); |
| 702 | |
| 703 | drm_crtc_vblank_put(&amdgpu_crtc->base); |
| 704 | schedule_work(&works->unpin_work); |
| 705 | |
| 706 | return 0; |
| 707 | } |
| 708 | |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 709 | static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = { |
Emily Deng | e13273d | 2016-08-08 11:31:37 +0800 | [diff] [blame] | 710 | .set = dce_virtual_set_crtc_irq_state, |
| 711 | .process = dce_virtual_crtc_irq, |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 712 | }; |
| 713 | |
| 714 | static const struct amdgpu_irq_src_funcs dce_virtual_pageflip_irq_funcs = { |
Emily Deng | e13273d | 2016-08-08 11:31:37 +0800 | [diff] [blame] | 715 | .set = dce_virtual_set_pageflip_irq_state, |
| 716 | .process = dce_virtual_pageflip_irq, |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 717 | }; |
| 718 | |
| 719 | static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev) |
| 720 | { |
| 721 | adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST; |
| 722 | adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs; |
| 723 | |
| 724 | adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST; |
| 725 | adev->pageflip_irq.funcs = &dce_virtual_pageflip_irq_funcs; |
Emily Deng | c6e14f4 | 2016-08-08 11:30:50 +0800 | [diff] [blame] | 726 | } |
| 727 | |