blob: 46cd506120d30f19367c5f4085111e98e589a2d2 [file] [log] [blame]
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Anish Bhattce100b8b2014-06-19 21:37:15 -07004 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef __CXGB4_H__
36#define __CXGB4_H__
37
Vipul Pandyadca4fae2012-12-10 09:30:53 +000038#include "t4_hw.h"
39
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000040#include <linux/bitops.h>
41#include <linux/cache.h>
42#include <linux/interrupt.h>
43#include <linux/list.h>
44#include <linux/netdevice.h>
45#include <linux/pci.h>
46#include <linux/spinlock.h>
47#include <linux/timer.h>
David S. Millerc0b8b992012-10-03 20:50:08 -040048#include <linux/vmalloc.h>
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000049#include <asm/io.h>
50#include "cxgb4_uld.h"
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000051
Hariprasad Shenai16e47622013-12-03 17:05:58 +053052#define T4FW_VERSION_MAJOR 0x01
Hariprasad Shenaic5ac9702014-12-03 12:29:31 +053053#define T4FW_VERSION_MINOR 0x0C
54#define T4FW_VERSION_MICRO 0x19
Hariprasad Shenai16e47622013-12-03 17:05:58 +053055#define T4FW_VERSION_BUILD 0x00
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000056
Hariprasad Shenai16e47622013-12-03 17:05:58 +053057#define T5FW_VERSION_MAJOR 0x01
Hariprasad Shenaic5ac9702014-12-03 12:29:31 +053058#define T5FW_VERSION_MINOR 0x0C
59#define T5FW_VERSION_MICRO 0x19
Hariprasad Shenai16e47622013-12-03 17:05:58 +053060#define T5FW_VERSION_BUILD 0x00
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000061
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053062#define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
63
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000064enum {
65 MAX_NPORTS = 4, /* max # of ports */
Dimitris Michailidis47d54d62010-04-27 12:24:16 +000066 SERNUM_LEN = 24, /* Serial # length */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000067 EC_LEN = 16, /* E/C length */
68 ID_LEN = 16, /* ID length */
Kumar Sanghvia94cd702014-02-18 17:56:09 +053069 PN_LEN = 16, /* Part Number length */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000070};
71
72enum {
73 MEM_EDC0,
74 MEM_EDC1,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000075 MEM_MC,
76 MEM_MC0 = MEM_MC,
77 MEM_MC1
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000078};
79
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053080enum {
Vipul Pandya3eb4afb2012-09-26 02:39:36 +000081 MEMWIN0_APERTURE = 2048,
82 MEMWIN0_BASE = 0x1b800,
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053083 MEMWIN1_APERTURE = 32768,
84 MEMWIN1_BASE = 0x28000,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000085 MEMWIN1_BASE_T5 = 0x52000,
Vipul Pandya3eb4afb2012-09-26 02:39:36 +000086 MEMWIN2_APERTURE = 65536,
87 MEMWIN2_BASE = 0x30000,
Hariprasad Shenai0abfd152014-06-27 19:23:48 +053088 MEMWIN2_APERTURE_T5 = 131072,
89 MEMWIN2_BASE_T5 = 0x60000,
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053090};
91
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000092enum dev_master {
93 MASTER_CANT,
94 MASTER_MAY,
95 MASTER_MUST
96};
97
98enum dev_state {
99 DEV_STATE_UNINIT,
100 DEV_STATE_INIT,
101 DEV_STATE_ERR
102};
103
104enum {
105 PAUSE_RX = 1 << 0,
106 PAUSE_TX = 1 << 1,
107 PAUSE_AUTONEG = 1 << 2
108};
109
110struct port_stats {
111 u64 tx_octets; /* total # of octets in good frames */
112 u64 tx_frames; /* all good frames */
113 u64 tx_bcast_frames; /* all broadcast frames */
114 u64 tx_mcast_frames; /* all multicast frames */
115 u64 tx_ucast_frames; /* all unicast frames */
116 u64 tx_error_frames; /* all error frames */
117
118 u64 tx_frames_64; /* # of Tx frames in a particular range */
119 u64 tx_frames_65_127;
120 u64 tx_frames_128_255;
121 u64 tx_frames_256_511;
122 u64 tx_frames_512_1023;
123 u64 tx_frames_1024_1518;
124 u64 tx_frames_1519_max;
125
126 u64 tx_drop; /* # of dropped Tx frames */
127 u64 tx_pause; /* # of transmitted pause frames */
128 u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
129 u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
130 u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
131 u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
132 u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
133 u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
134 u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
135 u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
136
137 u64 rx_octets; /* total # of octets in good frames */
138 u64 rx_frames; /* all good frames */
139 u64 rx_bcast_frames; /* all broadcast frames */
140 u64 rx_mcast_frames; /* all multicast frames */
141 u64 rx_ucast_frames; /* all unicast frames */
142 u64 rx_too_long; /* # of frames exceeding MTU */
143 u64 rx_jabber; /* # of jabber frames */
144 u64 rx_fcs_err; /* # of received frames with bad FCS */
145 u64 rx_len_err; /* # of received frames with length error */
146 u64 rx_symbol_err; /* symbol errors */
147 u64 rx_runt; /* # of short frames */
148
149 u64 rx_frames_64; /* # of Rx frames in a particular range */
150 u64 rx_frames_65_127;
151 u64 rx_frames_128_255;
152 u64 rx_frames_256_511;
153 u64 rx_frames_512_1023;
154 u64 rx_frames_1024_1518;
155 u64 rx_frames_1519_max;
156
157 u64 rx_pause; /* # of received pause frames */
158 u64 rx_ppp0; /* # of received PPP prio 0 frames */
159 u64 rx_ppp1; /* # of received PPP prio 1 frames */
160 u64 rx_ppp2; /* # of received PPP prio 2 frames */
161 u64 rx_ppp3; /* # of received PPP prio 3 frames */
162 u64 rx_ppp4; /* # of received PPP prio 4 frames */
163 u64 rx_ppp5; /* # of received PPP prio 5 frames */
164 u64 rx_ppp6; /* # of received PPP prio 6 frames */
165 u64 rx_ppp7; /* # of received PPP prio 7 frames */
166
167 u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
168 u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
169 u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
170 u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
171 u64 rx_trunc0; /* buffer-group 0 truncated packets */
172 u64 rx_trunc1; /* buffer-group 1 truncated packets */
173 u64 rx_trunc2; /* buffer-group 2 truncated packets */
174 u64 rx_trunc3; /* buffer-group 3 truncated packets */
175};
176
177struct lb_port_stats {
178 u64 octets;
179 u64 frames;
180 u64 bcast_frames;
181 u64 mcast_frames;
182 u64 ucast_frames;
183 u64 error_frames;
184
185 u64 frames_64;
186 u64 frames_65_127;
187 u64 frames_128_255;
188 u64 frames_256_511;
189 u64 frames_512_1023;
190 u64 frames_1024_1518;
191 u64 frames_1519_max;
192
193 u64 drop;
194
195 u64 ovflow0;
196 u64 ovflow1;
197 u64 ovflow2;
198 u64 ovflow3;
199 u64 trunc0;
200 u64 trunc1;
201 u64 trunc2;
202 u64 trunc3;
203};
204
205struct tp_tcp_stats {
206 u32 tcpOutRsts;
207 u64 tcpInSegs;
208 u64 tcpOutSegs;
209 u64 tcpRetransSegs;
210};
211
212struct tp_err_stats {
213 u32 macInErrs[4];
214 u32 hdrInErrs[4];
215 u32 tcpInErrs[4];
216 u32 tnlCongDrops[4];
217 u32 ofldChanDrops[4];
218 u32 tnlTxDrops[4];
219 u32 ofldVlanDrops[4];
220 u32 tcp6InErrs[4];
221 u32 ofldNoNeigh;
222 u32 ofldCongDefer;
223};
224
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +0530225struct sge_params {
226 u32 hps; /* host page size for our PF/VF */
227 u32 eq_qpp; /* egress queues/page for our PF/VF */
228 u32 iq_qpp; /* egress queues/page for our PF/VF */
229};
230
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000231struct tp_params {
232 unsigned int ntxchan; /* # of Tx channels */
233 unsigned int tre; /* log2 of core clocks per TP tick */
Vipul Pandyadca4fae2012-12-10 09:30:53 +0000234 unsigned short tx_modq_map; /* TX modulation scheduler queue to */
235 /* channel map */
Vipul Pandya636f9d32012-09-26 02:39:39 +0000236
237 uint32_t dack_re; /* DACK timer resolution */
238 unsigned short tx_modq[NCHAN]; /* channel to modulation queue map */
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +0530239
240 u32 vlan_pri_map; /* cached TP_VLAN_PRI_MAP */
241 u32 ingress_config; /* cached TP_INGRESS_CONFIG */
242
243 /* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets. This is a
244 * subset of the set of fields which may be present in the Compressed
245 * Filter Tuple portion of filters and TCP TCB connections. The
246 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
247 * Since a variable number of fields may or may not be present, their
248 * shifted field positions within the Compressed Filter Tuple may
249 * vary, or not even be present if the field isn't selected in
250 * TP_VLAN_PRI_MAP. Since some of these fields are needed in various
251 * places we store their offsets here, or a -1 if the field isn't
252 * present.
253 */
254 int vlan_shift;
255 int vnic_shift;
256 int port_shift;
257 int protocol_shift;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000258};
259
260struct vpd_params {
261 unsigned int cclk;
262 u8 ec[EC_LEN + 1];
263 u8 sn[SERNUM_LEN + 1];
264 u8 id[ID_LEN + 1];
Kumar Sanghvia94cd702014-02-18 17:56:09 +0530265 u8 pn[PN_LEN + 1];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000266};
267
268struct pci_params {
269 unsigned char speed;
270 unsigned char width;
271};
272
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530273#define CHELSIO_CHIP_CODE(version, revision) (((version) << 4) | (revision))
274#define CHELSIO_CHIP_FPGA 0x100
275#define CHELSIO_CHIP_VERSION(code) (((code) >> 4) & 0xf)
276#define CHELSIO_CHIP_RELEASE(code) ((code) & 0xf)
277
278#define CHELSIO_T4 0x4
279#define CHELSIO_T5 0x5
280
281enum chip_type {
282 T4_A1 = CHELSIO_CHIP_CODE(CHELSIO_T4, 1),
283 T4_A2 = CHELSIO_CHIP_CODE(CHELSIO_T4, 2),
284 T4_FIRST_REV = T4_A1,
285 T4_LAST_REV = T4_A2,
286
287 T5_A0 = CHELSIO_CHIP_CODE(CHELSIO_T5, 0),
288 T5_A1 = CHELSIO_CHIP_CODE(CHELSIO_T5, 1),
289 T5_FIRST_REV = T5_A0,
290 T5_LAST_REV = T5_A1,
291};
292
Hariprasad Shenai49aa2842015-01-07 08:48:00 +0530293struct devlog_params {
294 u32 memtype; /* which memory (EDC0, EDC1, MC) */
295 u32 start; /* start of log in firmware memory */
296 u32 size; /* size of log */
297};
298
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000299struct adapter_params {
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +0530300 struct sge_params sge;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000301 struct tp_params tp;
302 struct vpd_params vpd;
303 struct pci_params pci;
Hariprasad Shenai49aa2842015-01-07 08:48:00 +0530304 struct devlog_params devlog;
305 enum pcie_memwin drv_memwin;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000306
Hariprasad Shenaif1ff24a2015-01-07 08:48:01 +0530307 unsigned int cim_la_size;
308
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000309 unsigned int sf_size; /* serial flash size in bytes */
310 unsigned int sf_nsec; /* # of flash sectors */
311 unsigned int sf_fw_start; /* start of FW image in flash */
312
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000313 unsigned int fw_vers;
314 unsigned int tp_vers;
315 u8 api_vers[7];
316
317 unsigned short mtus[NMTUS];
318 unsigned short a_wnd[NCCTRL_WIN];
319 unsigned short b_wnd[NCCTRL_WIN];
320
321 unsigned char nports; /* # of ethernet ports */
322 unsigned char portvec;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530323 enum chip_type chip; /* chip code */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000324 unsigned char offload;
325
Vipul Pandya9a4da2c2012-10-19 02:09:53 +0000326 unsigned char bypass;
327
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000328 unsigned int ofldq_wr_cred;
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +0530329 bool ulptx_memwrite_dsgl; /* use of T5 DSGL allowed */
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +0530330
331 unsigned int max_ordird_qp; /* Max read depth per RDMA QP */
332 unsigned int max_ird_adapter; /* Max read depth per adapter */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000333};
334
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530335#include "t4fw_api.h"
336
337#define FW_VERSION(chip) ( \
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +0530338 FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
339 FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
340 FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
341 FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530342#define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
343
344struct fw_info {
345 u8 chip;
346 char *fs_name;
347 char *fw_mod_name;
348 struct fw_hdr fw_hdr;
349};
350
351
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000352struct trace_params {
353 u32 data[TRACE_LEN / 4];
354 u32 mask[TRACE_LEN / 4];
355 unsigned short snap_len;
356 unsigned short min_len;
357 unsigned char skip_ofst;
358 unsigned char skip_len;
359 unsigned char invert;
360 unsigned char port;
361};
362
363struct link_config {
364 unsigned short supported; /* link capabilities */
365 unsigned short advertising; /* advertised capabilities */
366 unsigned short requested_speed; /* speed user has requested */
367 unsigned short speed; /* actual link speed */
368 unsigned char requested_fc; /* flow control user has requested */
369 unsigned char fc; /* actual link flow control */
370 unsigned char autoneg; /* autonegotiating? */
371 unsigned char link_ok; /* link up? */
372};
373
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530374#define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000375
376enum {
377 MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
378 MAX_OFLD_QSETS = 16, /* # of offload Tx/Rx queue sets */
379 MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
380 MAX_RDMA_QUEUES = NCHAN, /* # of streaming RDMA Rx queues */
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530381 MAX_RDMA_CIQS = NCHAN, /* # of RDMA concentrator IQs */
382 MAX_ISCSI_QUEUES = NCHAN, /* # of streaming iSCSI Rx queues */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000383};
384
385enum {
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530386 INGQ_EXTRAS = 2, /* firmware event queue and */
387 /* forwarded interrupts */
388 MAX_EGRQ = MAX_ETH_QSETS*2 + MAX_OFLD_QSETS*2
389 + MAX_CTRL_QUEUES + MAX_RDMA_QUEUES + MAX_ISCSI_QUEUES,
390 MAX_INGQ = MAX_ETH_QSETS + MAX_OFLD_QSETS + MAX_RDMA_QUEUES
391 + MAX_RDMA_CIQS + MAX_ISCSI_QUEUES + INGQ_EXTRAS,
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000392};
393
394struct adapter;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000395struct sge_rspq;
396
Anish Bhatt688848b2014-06-19 21:37:13 -0700397#include "cxgb4_dcb.h"
398
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000399struct port_info {
400 struct adapter *adapter;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000401 u16 viid;
402 s16 xact_addr_filt; /* index of exact MAC address filter */
403 u16 rss_size; /* size of VI's RSS table slice */
404 s8 mdio_addr;
Hariprasad Shenai40e9de42014-12-12 12:07:57 +0530405 enum fw_port_type port_type;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000406 u8 mod_type;
407 u8 port_id;
408 u8 tx_chan;
409 u8 lport; /* associated offload logical port */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000410 u8 nqsets; /* # of qsets */
411 u8 first_qset; /* index of first qset */
Dimitris Michailidisf7965642010-07-11 12:01:18 +0000412 u8 rss_mode;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000413 struct link_config link_cfg;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000414 u16 *rss;
Anish Bhatt688848b2014-06-19 21:37:13 -0700415#ifdef CONFIG_CHELSIO_T4_DCB
416 struct port_dcb_info dcb; /* Data Center Bridging support */
417#endif
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000418};
419
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000420struct dentry;
421struct work_struct;
422
423enum { /* adapter flags */
424 FULL_INIT_DONE = (1 << 0),
Gavin Shan144be3d2014-01-23 12:27:34 +0800425 DEV_ENABLED = (1 << 1),
426 USING_MSI = (1 << 2),
427 USING_MSIX = (1 << 3),
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000428 FW_OK = (1 << 4),
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000429 RSS_TNLALLLOOKUP = (1 << 5),
Vipul Pandya52367a72012-09-26 02:39:38 +0000430 USING_SOFT_PARAMS = (1 << 6),
431 MASTER_PF = (1 << 7),
432 FW_OFLD_CONN = (1 << 9),
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000433};
434
435struct rx_sw_desc;
436
437struct sge_fl { /* SGE free-buffer queue state */
438 unsigned int avail; /* # of available Rx buffers */
439 unsigned int pend_cred; /* new buffers since last FL DB ring */
440 unsigned int cidx; /* consumer index */
441 unsigned int pidx; /* producer index */
442 unsigned long alloc_failed; /* # of times buffer allocation failed */
443 unsigned long large_alloc_failed;
444 unsigned long starving;
445 /* RO fields */
446 unsigned int cntxt_id; /* SGE context id for the free list */
447 unsigned int size; /* capacity of free list */
448 struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
449 __be64 *desc; /* address of HW Rx descriptor ring */
450 dma_addr_t addr; /* bus address of HW ring start */
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +0530451 void __iomem *bar2_addr; /* address of BAR2 Queue registers */
452 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000453};
454
455/* A packet gather list */
456struct pkt_gl {
Ian Campbelle91b0f22011-10-19 23:01:46 +0000457 struct page_frag frags[MAX_SKB_FRAGS];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000458 void *va; /* virtual address of first byte */
459 unsigned int nfrags; /* # of fragments */
460 unsigned int tot_len; /* total length of fragments */
461};
462
463typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
464 const struct pkt_gl *gl);
465
466struct sge_rspq { /* state for an SGE response queue */
467 struct napi_struct napi;
468 const __be64 *cur_desc; /* current descriptor in queue */
469 unsigned int cidx; /* consumer index */
470 u8 gen; /* current generation bit */
471 u8 intr_params; /* interrupt holdoff parameters */
472 u8 next_intr_params; /* holdoff params for next interrupt */
Hariprasad Shenaie553ec32014-09-26 00:23:55 +0530473 u8 adaptive_rx;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000474 u8 pktcnt_idx; /* interrupt packet threshold */
475 u8 uld; /* ULD handling this queue */
476 u8 idx; /* queue index within its group */
477 int offset; /* offset into current Rx buffer */
478 u16 cntxt_id; /* SGE context id for the response q */
479 u16 abs_id; /* absolute SGE id for the response q */
480 __be64 *desc; /* address of HW response ring */
481 dma_addr_t phys_addr; /* physical address of the ring */
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +0530482 void __iomem *bar2_addr; /* address of BAR2 Queue registers */
483 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000484 unsigned int iqe_len; /* entry size */
485 unsigned int size; /* capacity of response queue */
486 struct adapter *adap;
487 struct net_device *netdev; /* associated net device */
488 rspq_handler_t handler;
489};
490
491struct sge_eth_stats { /* Ethernet queue statistics */
492 unsigned long pkts; /* # of ethernet packets */
493 unsigned long lro_pkts; /* # of LRO super packets */
494 unsigned long lro_merged; /* # of wire packets merged by LRO */
495 unsigned long rx_cso; /* # of Rx checksum offloads */
496 unsigned long vlan_ex; /* # of Rx VLAN extractions */
497 unsigned long rx_drops; /* # of packets dropped due to no mem */
498};
499
500struct sge_eth_rxq { /* SW Ethernet Rx queue */
501 struct sge_rspq rspq;
502 struct sge_fl fl;
503 struct sge_eth_stats stats;
504} ____cacheline_aligned_in_smp;
505
506struct sge_ofld_stats { /* offload queue statistics */
507 unsigned long pkts; /* # of packets */
508 unsigned long imm; /* # of immediate-data packets */
509 unsigned long an; /* # of asynchronous notifications */
510 unsigned long nomem; /* # of responses deferred due to no mem */
511};
512
513struct sge_ofld_rxq { /* SW offload Rx queue */
514 struct sge_rspq rspq;
515 struct sge_fl fl;
516 struct sge_ofld_stats stats;
517} ____cacheline_aligned_in_smp;
518
519struct tx_desc {
520 __be64 flit[8];
521};
522
523struct tx_sw_desc;
524
525struct sge_txq {
526 unsigned int in_use; /* # of in-use Tx descriptors */
527 unsigned int size; /* # of descriptors */
528 unsigned int cidx; /* SW consumer index */
529 unsigned int pidx; /* producer index */
530 unsigned long stops; /* # of times q has been stopped */
531 unsigned long restarts; /* # of queue restarts */
532 unsigned int cntxt_id; /* SGE context id for the Tx q */
533 struct tx_desc *desc; /* address of HW Tx descriptor ring */
534 struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
535 struct sge_qstat *stat; /* queue status entry */
536 dma_addr_t phys_addr; /* physical address of the ring */
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530537 spinlock_t db_lock;
538 int db_disabled;
539 unsigned short db_pidx;
Steve Wise05eb2382014-03-14 21:52:08 +0530540 unsigned short db_pidx_inc;
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +0530541 void __iomem *bar2_addr; /* address of BAR2 Queue registers */
542 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000543};
544
545struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
546 struct sge_txq q;
547 struct netdev_queue *txq; /* associated netdev TX queue */
Anish Bhatt10b00462014-08-07 16:14:03 -0700548#ifdef CONFIG_CHELSIO_T4_DCB
549 u8 dcb_prio; /* DCB Priority bound to queue */
550#endif
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000551 unsigned long tso; /* # of TSO requests */
552 unsigned long tx_cso; /* # of Tx checksum offloads */
553 unsigned long vlan_ins; /* # of Tx VLAN insertions */
554 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
555} ____cacheline_aligned_in_smp;
556
557struct sge_ofld_txq { /* state for an SGE offload Tx queue */
558 struct sge_txq q;
559 struct adapter *adap;
560 struct sk_buff_head sendq; /* list of backpressured packets */
561 struct tasklet_struct qresume_tsk; /* restarts the queue */
562 u8 full; /* the Tx ring is full */
563 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
564} ____cacheline_aligned_in_smp;
565
566struct sge_ctrl_txq { /* state for an SGE control Tx queue */
567 struct sge_txq q;
568 struct adapter *adap;
569 struct sk_buff_head sendq; /* list of backpressured packets */
570 struct tasklet_struct qresume_tsk; /* restarts the queue */
571 u8 full; /* the Tx ring is full */
572} ____cacheline_aligned_in_smp;
573
574struct sge {
575 struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
576 struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
577 struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
578
579 struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
580 struct sge_ofld_rxq ofldrxq[MAX_OFLD_QSETS];
581 struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530582 struct sge_ofld_rxq rdmaciq[MAX_RDMA_CIQS];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000583 struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
584
585 struct sge_rspq intrq ____cacheline_aligned_in_smp;
586 spinlock_t intrq_lock;
587
588 u16 max_ethqsets; /* # of available Ethernet queue sets */
589 u16 ethqsets; /* # of active Ethernet queue sets */
590 u16 ethtxq_rover; /* Tx queue to clean up next */
591 u16 ofldqsets; /* # of active offload queue sets */
592 u16 rdmaqs; /* # of available RDMA Rx queues */
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530593 u16 rdmaciqs; /* # of available RDMA concentrator IQs */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000594 u16 ofld_rxq[MAX_OFLD_QSETS];
595 u16 rdma_rxq[NCHAN];
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530596 u16 rdma_ciq[NCHAN];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000597 u16 timer_val[SGE_NTIMERS];
598 u8 counter_val[SGE_NCOUNTERS];
Vipul Pandya52367a72012-09-26 02:39:38 +0000599 u32 fl_pg_order; /* large page allocation size */
600 u32 stat_len; /* length of status page at ring end */
601 u32 pktshift; /* padding between CPL & packet data */
602 u32 fl_align; /* response queue message alignment */
603 u32 fl_starve_thres; /* Free List starvation threshold */
Kumar Sanghvi0f4d2012014-03-13 20:50:48 +0530604
605 /* State variables for detecting an SGE Ingress DMA hang */
606 unsigned int idma_1s_thresh;/* SGE same State Counter 1s threshold */
607 unsigned int idma_stalled[2];/* SGE synthesized stalled timers in HZ */
608 unsigned int idma_state[2]; /* SGE IDMA Hang detect state */
609 unsigned int idma_qid[2]; /* SGE IDMA Hung Ingress Queue ID */
610
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000611 unsigned int egr_start;
612 unsigned int ingr_start;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000613 void *egr_map[MAX_EGRQ]; /* qid->queue egress queue map */
614 struct sge_rspq *ingr_map[MAX_INGQ]; /* qid->queue ingress queue map */
615 DECLARE_BITMAP(starving_fl, MAX_EGRQ);
616 DECLARE_BITMAP(txq_maperr, MAX_EGRQ);
617 struct timer_list rx_timer; /* refills starving FLs */
618 struct timer_list tx_timer; /* checks Tx queues */
619};
620
621#define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
622#define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
623#define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530624#define for_each_rdmaciq(sge, i) for (i = 0; i < (sge)->rdmaciqs; i++)
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000625
626struct l2t_data;
627
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000628#ifdef CONFIG_PCI_IOV
629
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000630/* T4 supports SRIOV on PF0-3 and T5 on PF0-7. However, the Serial
631 * Configuration initialization for T5 only has SR-IOV functionality enabled
632 * on PF0-3 in order to simplify everything.
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000633 */
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000634#define NUM_OF_PF_WITH_SRIOV 4
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000635
636#endif
637
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000638struct adapter {
639 void __iomem *regs;
Santosh Rastapur22adfe02013-03-14 05:08:51 +0000640 void __iomem *bar2;
Hariprasad Shenai0abfd152014-06-27 19:23:48 +0530641 u32 t4_bar0;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000642 struct pci_dev *pdev;
643 struct device *pdev_dev;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530644 unsigned int mbox;
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000645 unsigned int fn;
646 unsigned int flags;
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000647 enum chip_type chip;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000648
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000649 int msg_enable;
650
651 struct adapter_params params;
652 struct cxgb4_virt_res vres;
653 unsigned int swintr;
654
655 unsigned int wol;
656
657 struct {
658 unsigned short vec;
Dimitris Michailidis8cd18ac2010-12-14 21:36:49 +0000659 char desc[IFNAMSIZ + 10];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000660 } msix_info[MAX_INGQ + 1];
661
662 struct sge sge;
663
664 struct net_device *port[MAX_NPORTS];
665 u8 chan_map[NCHAN]; /* channel -> port map */
666
Vipul Pandya793dad92012-12-10 09:30:56 +0000667 u32 filter_mode;
Vipul Pandya636f9d32012-09-26 02:39:39 +0000668 unsigned int l2t_start;
669 unsigned int l2t_end;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000670 struct l2t_data *l2t;
671 void *uld_handle[CXGB4_ULD_MAX];
672 struct list_head list_node;
Vipul Pandya01bcca62013-07-04 16:10:46 +0530673 struct list_head rcu_node;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000674
675 struct tid_info tids;
676 void **tid_release_head;
677 spinlock_t tid_release_lock;
Anish Bhatt29aaee62014-08-20 13:44:06 -0700678 struct workqueue_struct *workq;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000679 struct work_struct tid_release_task;
Vipul Pandya881806b2012-05-18 15:29:24 +0530680 struct work_struct db_full_task;
681 struct work_struct db_drop_task;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000682 bool tid_release_task_busy;
683
684 struct dentry *debugfs_root;
685
686 spinlock_t stats_lock;
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530687 spinlock_t win0_lock ____cacheline_aligned_in_smp;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000688};
689
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000690/* Defined bit width of user definable filter tuples
691 */
692#define ETHTYPE_BITWIDTH 16
693#define FRAG_BITWIDTH 1
694#define MACIDX_BITWIDTH 9
695#define FCOE_BITWIDTH 1
696#define IPORT_BITWIDTH 3
697#define MATCHTYPE_BITWIDTH 3
698#define PROTO_BITWIDTH 8
699#define TOS_BITWIDTH 8
700#define PF_BITWIDTH 8
701#define VF_BITWIDTH 8
702#define IVLAN_BITWIDTH 16
703#define OVLAN_BITWIDTH 16
704
705/* Filter matching rules. These consist of a set of ingress packet field
706 * (value, mask) tuples. The associated ingress packet field matches the
707 * tuple when ((field & mask) == value). (Thus a wildcard "don't care" field
708 * rule can be constructed by specifying a tuple of (0, 0).) A filter rule
709 * matches an ingress packet when all of the individual individual field
710 * matching rules are true.
711 *
712 * Partial field masks are always valid, however, while it may be easy to
713 * understand their meanings for some fields (e.g. IP address to match a
714 * subnet), for others making sensible partial masks is less intuitive (e.g.
715 * MPS match type) ...
716 *
717 * Most of the following data structures are modeled on T4 capabilities.
718 * Drivers for earlier chips use the subsets which make sense for those chips.
719 * We really need to come up with a hardware-independent mechanism to
720 * represent hardware filter capabilities ...
721 */
722struct ch_filter_tuple {
723 /* Compressed header matching field rules. The TP_VLAN_PRI_MAP
724 * register selects which of these fields will participate in the
725 * filter match rules -- up to a maximum of 36 bits. Because
726 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
727 * set of fields.
728 */
729 uint32_t ethtype:ETHTYPE_BITWIDTH; /* Ethernet type */
730 uint32_t frag:FRAG_BITWIDTH; /* IP fragmentation header */
731 uint32_t ivlan_vld:1; /* inner VLAN valid */
732 uint32_t ovlan_vld:1; /* outer VLAN valid */
733 uint32_t pfvf_vld:1; /* PF/VF valid */
734 uint32_t macidx:MACIDX_BITWIDTH; /* exact match MAC index */
735 uint32_t fcoe:FCOE_BITWIDTH; /* FCoE packet */
736 uint32_t iport:IPORT_BITWIDTH; /* ingress port */
737 uint32_t matchtype:MATCHTYPE_BITWIDTH; /* MPS match type */
738 uint32_t proto:PROTO_BITWIDTH; /* protocol type */
739 uint32_t tos:TOS_BITWIDTH; /* TOS/Traffic Type */
740 uint32_t pf:PF_BITWIDTH; /* PCI-E PF ID */
741 uint32_t vf:VF_BITWIDTH; /* PCI-E VF ID */
742 uint32_t ivlan:IVLAN_BITWIDTH; /* inner VLAN */
743 uint32_t ovlan:OVLAN_BITWIDTH; /* outer VLAN */
744
745 /* Uncompressed header matching field rules. These are always
746 * available for field rules.
747 */
748 uint8_t lip[16]; /* local IP address (IPv4 in [3:0]) */
749 uint8_t fip[16]; /* foreign IP address (IPv4 in [3:0]) */
750 uint16_t lport; /* local port */
751 uint16_t fport; /* foreign port */
752};
753
754/* A filter ioctl command.
755 */
756struct ch_filter_specification {
757 /* Administrative fields for filter.
758 */
759 uint32_t hitcnts:1; /* count filter hits in TCB */
760 uint32_t prio:1; /* filter has priority over active/server */
761
762 /* Fundamental filter typing. This is the one element of filter
763 * matching that doesn't exist as a (value, mask) tuple.
764 */
765 uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */
766
767 /* Packet dispatch information. Ingress packets which match the
768 * filter rules will be dropped, passed to the host or switched back
769 * out as egress packets.
770 */
771 uint32_t action:2; /* drop, pass, switch */
772
773 uint32_t rpttid:1; /* report TID in RSS hash field */
774
775 uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */
776 uint32_t iq:10; /* ingress queue */
777
778 uint32_t maskhash:1; /* dirsteer=0: store RSS hash in TCB */
779 uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
780 /* 1 => TCB contains IQ ID */
781
782 /* Switch proxy/rewrite fields. An ingress packet which matches a
783 * filter with "switch" set will be looped back out as an egress
784 * packet -- potentially with some Ethernet header rewriting.
785 */
786 uint32_t eport:2; /* egress port to switch packet out */
787 uint32_t newdmac:1; /* rewrite destination MAC address */
788 uint32_t newsmac:1; /* rewrite source MAC address */
789 uint32_t newvlan:2; /* rewrite VLAN Tag */
790 uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
791 uint8_t smac[ETH_ALEN]; /* new source MAC address */
792 uint16_t vlan; /* VLAN Tag to insert */
793
794 /* Filter rule value/mask pairs.
795 */
796 struct ch_filter_tuple val;
797 struct ch_filter_tuple mask;
798};
799
800enum {
801 FILTER_PASS = 0, /* default */
802 FILTER_DROP,
803 FILTER_SWITCH
804};
805
806enum {
807 VLAN_NOCHANGE = 0, /* default */
808 VLAN_REMOVE,
809 VLAN_INSERT,
810 VLAN_REWRITE
811};
812
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000813static inline int is_t5(enum chip_type chip)
814{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530815 return CHELSIO_CHIP_VERSION(chip) == CHELSIO_T5;
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000816}
817
818static inline int is_t4(enum chip_type chip)
819{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530820 return CHELSIO_CHIP_VERSION(chip) == CHELSIO_T4;
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000821}
822
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000823static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
824{
825 return readl(adap->regs + reg_addr);
826}
827
828static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
829{
830 writel(val, adap->regs + reg_addr);
831}
832
833#ifndef readq
834static inline u64 readq(const volatile void __iomem *addr)
835{
836 return readl(addr) + ((u64)readl(addr + 4) << 32);
837}
838
839static inline void writeq(u64 val, volatile void __iomem *addr)
840{
841 writel(val, addr);
842 writel(val >> 32, addr + 4);
843}
844#endif
845
846static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
847{
848 return readq(adap->regs + reg_addr);
849}
850
851static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
852{
853 writeq(val, adap->regs + reg_addr);
854}
855
856/**
857 * netdev2pinfo - return the port_info structure associated with a net_device
858 * @dev: the netdev
859 *
860 * Return the struct port_info associated with a net_device
861 */
862static inline struct port_info *netdev2pinfo(const struct net_device *dev)
863{
864 return netdev_priv(dev);
865}
866
867/**
868 * adap2pinfo - return the port_info of a port
869 * @adap: the adapter
870 * @idx: the port index
871 *
872 * Return the port_info structure for the port of the given index.
873 */
874static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
875{
876 return netdev_priv(adap->port[idx]);
877}
878
879/**
880 * netdev2adap - return the adapter structure associated with a net_device
881 * @dev: the netdev
882 *
883 * Return the struct adapter associated with a net_device
884 */
885static inline struct adapter *netdev2adap(const struct net_device *dev)
886{
887 return netdev2pinfo(dev)->adapter;
888}
889
890void t4_os_portmod_changed(const struct adapter *adap, int port_id);
891void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
892
893void *t4_alloc_mem(size_t size);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000894
895void t4_free_sge_resources(struct adapter *adap);
Hariprasad Shenai5fa76692014-08-04 17:01:30 +0530896void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000897irq_handler_t t4_intr_handler(struct adapter *adap);
898netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
899int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
900 const struct pkt_gl *gl);
901int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
902int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
903int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
904 struct net_device *dev, int intr_idx,
905 struct sge_fl *fl, rspq_handler_t hnd);
906int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
907 struct net_device *dev, struct netdev_queue *netdevq,
908 unsigned int iqid);
909int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
910 struct net_device *dev, unsigned int iqid,
911 unsigned int cmplqid);
912int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
913 struct net_device *dev, unsigned int iqid);
914irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
Vipul Pandya52367a72012-09-26 02:39:38 +0000915int t4_sge_init(struct adapter *adap);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000916void t4_sge_start(struct adapter *adap);
917void t4_sge_stop(struct adapter *adap);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530918extern int dbfifo_int_thresh;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000919
920#define for_each_port(adapter, iter) \
921 for (iter = 0; iter < (adapter)->params.nports; ++iter)
922
Vipul Pandya9a4da2c2012-10-19 02:09:53 +0000923static inline int is_bypass(struct adapter *adap)
924{
925 return adap->params.bypass;
926}
927
928static inline int is_bypass_device(int device)
929{
930 /* this should be set based upon device capabilities */
931 switch (device) {
932 case 0x440b:
933 case 0x440c:
934 return 1;
935 default:
936 return 0;
937 }
938}
939
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000940static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
941{
942 return adap->params.vpd.cclk / 1000;
943}
944
945static inline unsigned int us_to_core_ticks(const struct adapter *adap,
946 unsigned int us)
947{
948 return (us * adap->params.vpd.cclk) / 1000;
949}
950
Vipul Pandya52367a72012-09-26 02:39:38 +0000951static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
952 unsigned int ticks)
953{
954 /* add Core Clock / 2 to round ticks to nearest uS */
955 return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
956 adapter->params.vpd.cclk);
957}
958
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000959void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
960 u32 val);
961
962int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
963 void *rpl, bool sleep_ok);
964
965static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
966 int size, void *rpl)
967{
968 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
969}
970
971static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
972 int size, void *rpl)
973{
974 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
975}
976
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000977void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
978 unsigned int data_reg, const u32 *vals,
979 unsigned int nregs, unsigned int start_idx);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000980void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
981 unsigned int data_reg, u32 *vals, unsigned int nregs,
982 unsigned int start_idx);
Hariprasad Shenai0abfd152014-06-27 19:23:48 +0530983void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000984
985struct fw_filter_wr;
986
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000987void t4_intr_enable(struct adapter *adapter);
988void t4_intr_disable(struct adapter *adapter);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000989int t4_slow_intr_handler(struct adapter *adapter);
990
Hariprasad Shenai8203b502014-10-09 05:48:47 +0530991int t4_wait_dev_ready(void __iomem *regs);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000992int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
993 struct link_config *lc);
994int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530995
996#define T4_MEMORY_WRITE 0
997#define T4_MEMORY_READ 1
998int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
999 __be32 *buf, int dir);
1000static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
1001 u32 len, __be32 *buf)
1002{
1003 return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
1004}
1005
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001006int t4_seeprom_wp(struct adapter *adapter, bool enable);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001007int get_vpd_params(struct adapter *adapter, struct vpd_params *p);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001008int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
Hariprasad Shenai22c0b962014-10-15 01:54:14 +05301009int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
1010 const u8 *fw_data, unsigned int size, int force);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001011unsigned int t4_flash_cfg_addr(struct adapter *adapter);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05301012int t4_get_fw_version(struct adapter *adapter, u32 *vers);
1013int t4_get_tp_version(struct adapter *adapter, u32 *vers);
1014int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
1015 const u8 *fw_data, unsigned int fw_size,
1016 struct fw_hdr *card_fw, enum dev_state state, int *reset);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001017int t4_prep_adapter(struct adapter *adapter);
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +05301018
1019enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
Stephen Rothwelldd0bcc02014-12-10 19:48:02 +11001020int cxgb4_t4_bar2_sge_qregs(struct adapter *adapter,
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +05301021 unsigned int qid,
1022 enum t4_bar2_qtype qtype,
1023 u64 *pbar2_qoffset,
1024 unsigned int *pbar2_qid);
1025
1026int t4_init_sge_params(struct adapter *adapter);
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05301027int t4_init_tp_params(struct adapter *adap);
1028int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001029int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
1030void t4_fatal_err(struct adapter *adapter);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001031int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
1032 int start, int n, const u16 *rspq, unsigned int nrspq);
1033int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
1034 unsigned int flags);
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00001035int t4_mc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
1036 u64 *parity);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001037int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
1038 u64 *parity);
Hariprasad Shenaif1ff24a2015-01-07 08:48:01 +05301039int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
1040 unsigned int *valp);
1041int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
1042 const unsigned int *valp);
1043int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05301044const char *t4_get_port_type_description(enum fw_port_type port_type);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001045void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001046void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001047void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
1048 unsigned int mask, unsigned int val);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001049void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
1050 struct tp_tcp_stats *v6);
1051void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
1052 const unsigned short *alpha, const unsigned short *beta);
1053
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001054void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
1055
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001056void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
1057 const u8 *addr);
1058int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
1059 u64 mask0, u64 mask1, unsigned int crc, bool enable);
1060
1061int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
1062 enum dev_master master, enum dev_state *state);
1063int t4_fw_bye(struct adapter *adap, unsigned int mbox);
1064int t4_early_init(struct adapter *adap, unsigned int mbox);
1065int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001066int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
1067 unsigned int cache_line_size);
1068int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001069int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1070 unsigned int vf, unsigned int nparams, const u32 *params,
1071 u32 *val);
1072int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1073 unsigned int vf, unsigned int nparams, const u32 *params,
1074 const u32 *val);
Anish Bhatt688848b2014-06-19 21:37:13 -07001075int t4_set_params_nosleep(struct adapter *adap, unsigned int mbox,
1076 unsigned int pf, unsigned int vf,
1077 unsigned int nparams, const u32 *params,
1078 const u32 *val);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001079int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
1080 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
1081 unsigned int rxqi, unsigned int rxq, unsigned int tc,
1082 unsigned int vi, unsigned int cmask, unsigned int pmask,
1083 unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
1084int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
1085 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
1086 unsigned int *rss_size);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001087int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00001088 int mtu, int promisc, int all_multi, int bcast, int vlanex,
1089 bool sleep_ok);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001090int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
1091 unsigned int viid, bool free, unsigned int naddr,
1092 const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
1093int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
1094 int idx, const u8 *addr, bool persist, bool add_smt);
1095int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
1096 bool ucast, u64 vec, bool sleep_ok);
Anish Bhatt688848b2014-06-19 21:37:13 -07001097int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
1098 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001099int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
1100 bool rx_en, bool tx_en);
1101int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
1102 unsigned int nblinks);
1103int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1104 unsigned int mmd, unsigned int reg, u16 *valp);
1105int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1106 unsigned int mmd, unsigned int reg, u16 val);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001107int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1108 unsigned int vf, unsigned int iqtype, unsigned int iqid,
1109 unsigned int fl0id, unsigned int fl1id);
1110int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1111 unsigned int vf, unsigned int eqid);
1112int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1113 unsigned int vf, unsigned int eqid);
1114int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1115 unsigned int vf, unsigned int eqid);
1116int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
Vipul Pandya881806b2012-05-18 15:29:24 +05301117void t4_db_full(struct adapter *adapter);
1118void t4_db_dropped(struct adapter *adapter);
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301119int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
1120 u32 addr, u32 val);
Kumar Sanghvi68bce1922014-03-13 20:50:47 +05301121void t4_sge_decode_idma_state(struct adapter *adapter, int state);
Hariprasad Shenaifd88b312014-11-07 09:35:23 +05301122void t4_free_mem(void *addr);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001123#endif /* __CXGB4_H__ */