blob: 4db26420f38accbbe2b1396a490ef98a79c3cbd9 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include <asm/div64.h>
32
Dave Airlie10ebc0b2012-09-17 14:40:31 +100033#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc_helper.h>
35#include <drm/drm_edid.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036
Christian König32167012014-03-28 18:55:10 +010037#include <linux/gcd.h>
38
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039static void avivo_crtc_load_lut(struct drm_crtc *crtc)
40{
41 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42 struct drm_device *dev = crtc->dev;
43 struct radeon_device *rdev = dev->dev_private;
44 int i;
45
Dave Airlied9fdaaf2010-08-02 10:42:55 +100046 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
48
49 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
50 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
51 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
52
53 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
54 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
55 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
56
57 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
58 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
59 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
60
61 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
62 for (i = 0; i < 256; i++) {
63 WREG32(AVIVO_DC_LUT_30_COLOR,
64 (radeon_crtc->lut_r[i] << 20) |
65 (radeon_crtc->lut_g[i] << 10) |
66 (radeon_crtc->lut_b[i] << 0));
67 }
68
Mario Kleiner4366f3b2014-06-07 03:38:11 +020069 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
70 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071}
72
Alex Deucherfee298f2011-01-06 21:19:30 -050073static void dce4_crtc_load_lut(struct drm_crtc *crtc)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050074{
75 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
76 struct drm_device *dev = crtc->dev;
77 struct radeon_device *rdev = dev->dev_private;
78 int i;
79
Dave Airlied9fdaaf2010-08-02 10:42:55 +100080 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050081 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
82
83 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
84 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
85 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
86
87 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
88 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
89 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
90
Alex Deucher677d0762010-04-22 22:58:50 -040091 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
92 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050093
Alex Deucher677d0762010-04-22 22:58:50 -040094 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050095 for (i = 0; i < 256; i++) {
Alex Deucher677d0762010-04-22 22:58:50 -040096 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050097 (radeon_crtc->lut_r[i] << 20) |
98 (radeon_crtc->lut_g[i] << 10) |
99 (radeon_crtc->lut_b[i] << 0));
100 }
101}
102
Alex Deucherfee298f2011-01-06 21:19:30 -0500103static void dce5_crtc_load_lut(struct drm_crtc *crtc)
104{
105 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
106 struct drm_device *dev = crtc->dev;
107 struct radeon_device *rdev = dev->dev_private;
108 int i;
109
110 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
111
112 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
113 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
114 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
115 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
116 NI_GRPH_PRESCALE_BYPASS);
117 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
118 NI_OVL_PRESCALE_BYPASS);
119 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
120 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
121 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
122
123 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
124
125 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
126 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
127 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
128
129 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
130 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
131 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
132
133 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
134 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
135
136 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
137 for (i = 0; i < 256; i++) {
138 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
139 (radeon_crtc->lut_r[i] << 20) |
140 (radeon_crtc->lut_g[i] << 10) |
141 (radeon_crtc->lut_b[i] << 0));
142 }
143
144 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
145 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
146 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
147 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
148 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
149 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
150 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
151 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
152 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
153 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
154 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
155 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
156 (NI_OUTPUT_CSC_GRPH_MODE(NI_OUTPUT_CSC_BYPASS) |
157 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
158 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
159 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
Alex Deucher9e05fa12013-01-24 10:06:33 -0500160 if (ASIC_IS_DCE8(rdev)) {
161 /* XXX this only needs to be programmed once per crtc at startup,
162 * not sure where the best place for it is
163 */
164 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
165 CIK_CURSOR_ALPHA_BLND_ENA);
166 }
Alex Deucherfee298f2011-01-06 21:19:30 -0500167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void legacy_crtc_load_lut(struct drm_crtc *crtc)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int i;
175 uint32_t dac2_cntl;
176
177 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
178 if (radeon_crtc->crtc_id == 0)
179 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
180 else
181 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
182 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
183
184 WREG8(RADEON_PALETTE_INDEX, 0);
185 for (i = 0; i < 256; i++) {
186 WREG32(RADEON_PALETTE_30_DATA,
187 (radeon_crtc->lut_r[i] << 20) |
188 (radeon_crtc->lut_g[i] << 10) |
189 (radeon_crtc->lut_b[i] << 0));
190 }
191}
192
193void radeon_crtc_load_lut(struct drm_crtc *crtc)
194{
195 struct drm_device *dev = crtc->dev;
196 struct radeon_device *rdev = dev->dev_private;
197
198 if (!crtc->enabled)
199 return;
200
Alex Deucherfee298f2011-01-06 21:19:30 -0500201 if (ASIC_IS_DCE5(rdev))
202 dce5_crtc_load_lut(crtc);
203 else if (ASIC_IS_DCE4(rdev))
204 dce4_crtc_load_lut(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500205 else if (ASIC_IS_AVIVO(rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206 avivo_crtc_load_lut(crtc);
207 else
208 legacy_crtc_load_lut(crtc);
209}
210
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000211/** Sets the color ramps on behalf of fbcon */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
213 u16 blue, int regno)
214{
215 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
216
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 radeon_crtc->lut_r[regno] = red >> 6;
218 radeon_crtc->lut_g[regno] = green >> 6;
219 radeon_crtc->lut_b[regno] = blue >> 6;
220}
221
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000222/** Gets the color ramps on behalf of fbcon */
223void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
224 u16 *blue, int regno)
225{
226 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
227
228 *red = radeon_crtc->lut_r[regno] << 6;
229 *green = radeon_crtc->lut_g[regno] << 6;
230 *blue = radeon_crtc->lut_b[regno] << 6;
231}
232
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +0100234 u16 *blue, uint32_t start, uint32_t size)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235{
236 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
James Simmons72034252010-08-03 01:33:19 +0100237 int end = (start + size > 256) ? 256 : start + size, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000239 /* userspace palettes are always correct as is */
James Simmons72034252010-08-03 01:33:19 +0100240 for (i = start; i < end; i++) {
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000241 radeon_crtc->lut_r[i] = red[i] >> 6;
242 radeon_crtc->lut_g[i] = green[i] >> 6;
243 radeon_crtc->lut_b[i] = blue[i] >> 6;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245 radeon_crtc_load_lut(crtc);
246}
247
248static void radeon_crtc_destroy(struct drm_crtc *crtc)
249{
250 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
251
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 drm_crtc_cleanup(crtc);
Christian Königfa7f5172014-06-03 18:13:21 -0400253 destroy_workqueue(radeon_crtc->flip_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 kfree(radeon_crtc);
255}
256
Christian Königfa7f5172014-06-03 18:13:21 -0400257/**
258 * radeon_unpin_work_func - unpin old buffer object
259 *
260 * @__work - kernel work item
261 *
262 * Unpin the old frame buffer object outside of the interrupt handler
Alex Deucher6f34be52010-11-21 10:59:01 -0500263 */
264static void radeon_unpin_work_func(struct work_struct *__work)
265{
Christian Königfa7f5172014-06-03 18:13:21 -0400266 struct radeon_flip_work *work =
267 container_of(__work, struct radeon_flip_work, unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500268 int r;
269
270 /* unpin of the old buffer */
271 r = radeon_bo_reserve(work->old_rbo, false);
272 if (likely(r == 0)) {
273 r = radeon_bo_unpin(work->old_rbo);
274 if (unlikely(r != 0)) {
275 DRM_ERROR("failed to unpin buffer after flip\n");
276 }
277 radeon_bo_unreserve(work->old_rbo);
278 } else
279 DRM_ERROR("failed to reserve buffer after flip\n");
Dave Airlie498c5552011-05-29 17:48:32 +1000280
281 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500282 kfree(work);
283}
284
Christian König1a0e7912014-05-27 16:49:21 +0200285void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
Alex Deucher6f34be52010-11-21 10:59:01 -0500286{
287 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Christian Königfa7f5172014-06-03 18:13:21 -0400288 struct radeon_flip_work *work;
Alex Deucher6f34be52010-11-21 10:59:01 -0500289 unsigned long flags;
290 u32 update_pending;
291 int vpos, hpos;
292
Christian Königf5d636d2014-04-23 20:46:06 +0200293 /* can happen during initialization */
294 if (radeon_crtc == NULL)
295 return;
296
Alex Deucher6f34be52010-11-21 10:59:01 -0500297 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Christian Königfa7f5172014-06-03 18:13:21 -0400298 work = radeon_crtc->flip_work;
299 if (work == NULL) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500300 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
301 return;
302 }
Christian Königfa7f5172014-06-03 18:13:21 -0400303
304 update_pending = radeon_page_flip_pending(rdev, crtc_id);
Alex Deucher6f34be52010-11-21 10:59:01 -0500305
306 /* Has the pageflip already completed in crtc, or is it certain
307 * to complete in this vblank?
308 */
309 if (update_pending &&
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200310 (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id, 0,
Mario Kleinerd47abc52013-10-30 05:13:07 +0100311 &vpos, &hpos, NULL, NULL)) &&
Felix Kuehling81ffbbe2012-02-23 19:16:12 -0500312 ((vpos >= (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100) ||
313 (vpos < 0 && !ASIC_IS_AVIVO(rdev)))) {
314 /* crtc didn't flip in this target vblank interval,
315 * but flip is pending in crtc. Based on the current
316 * scanout position we know that the current frame is
317 * (nearly) complete and the flip will (likely)
318 * complete before the start of the next frame.
319 */
320 update_pending = 0;
321 }
Christian Königfa7f5172014-06-03 18:13:21 -0400322 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
323 if (!update_pending)
Christian König1a0e7912014-05-27 16:49:21 +0200324 radeon_crtc_handle_flip(rdev, crtc_id);
Christian König1a0e7912014-05-27 16:49:21 +0200325}
326
327/**
328 * radeon_crtc_handle_flip - page flip completed
329 *
330 * @rdev: radeon device pointer
331 * @crtc_id: crtc number this event is for
332 *
333 * Called when we are sure that a page flip for this crtc is completed.
334 */
335void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
336{
337 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Christian Königfa7f5172014-06-03 18:13:21 -0400338 struct radeon_flip_work *work;
Christian König1a0e7912014-05-27 16:49:21 +0200339 unsigned long flags;
340
341 /* this can happen at init */
342 if (radeon_crtc == NULL)
343 return;
344
345 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
Christian Königfa7f5172014-06-03 18:13:21 -0400346 work = radeon_crtc->flip_work;
Christian König1a0e7912014-05-27 16:49:21 +0200347 if (work == NULL) {
348 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
349 return;
Alex Deucher6f34be52010-11-21 10:59:01 -0500350 }
351
Christian Königfa7f5172014-06-03 18:13:21 -0400352 /* Pageflip completed. Clean up. */
353 radeon_crtc->flip_work = NULL;
Alex Deucher6f34be52010-11-21 10:59:01 -0500354
355 /* wakeup userspace */
Rob Clark26ae4662012-10-08 19:50:42 +0000356 if (work->event)
357 drm_send_vblank_event(rdev->ddev, crtc_id, work->event);
358
Alex Deucher6f34be52010-11-21 10:59:01 -0500359 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
360
Alex Deucher6f34be52010-11-21 10:59:01 -0500361 radeon_fence_unref(&work->fence);
Christian Könige928c612014-05-27 16:49:18 +0200362 radeon_irq_kms_pflip_irq_get(rdev, work->crtc_id);
Christian Königfa7f5172014-06-03 18:13:21 -0400363 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
Alex Deucher6f34be52010-11-21 10:59:01 -0500364}
365
Christian Königfa7f5172014-06-03 18:13:21 -0400366/**
367 * radeon_flip_work_func - page flip framebuffer
368 *
369 * @work - kernel work item
370 *
371 * Wait for the buffer object to become idle and do the actual page flip
372 */
373static void radeon_flip_work_func(struct work_struct *__work)
Alex Deucher6f34be52010-11-21 10:59:01 -0500374{
Christian Königfa7f5172014-06-03 18:13:21 -0400375 struct radeon_flip_work *work =
376 container_of(__work, struct radeon_flip_work, flip_work);
377 struct radeon_device *rdev = work->rdev;
378 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
379
380 struct drm_crtc *crtc = &radeon_crtc->base;
381 struct drm_framebuffer *fb = work->fb;
382
383 uint32_t tiling_flags, pitch_pixels;
384 uint64_t base;
385
Alex Deucher6f34be52010-11-21 10:59:01 -0500386 unsigned long flags;
Alex Deucher6f34be52010-11-21 10:59:01 -0500387 int r;
388
Christian Königfa7f5172014-06-03 18:13:21 -0400389 down_read(&rdev->exclusive_lock);
390 while (work->fence) {
391 r = radeon_fence_wait(work->fence, false);
392 if (r == -EDEADLK) {
393 up_read(&rdev->exclusive_lock);
394 r = radeon_gpu_reset(rdev);
395 down_read(&rdev->exclusive_lock);
396 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500397
Christian Königfa7f5172014-06-03 18:13:21 -0400398 if (r) {
399 DRM_ERROR("failed to wait on page flip fence (%d)!\n",
400 r);
401 goto cleanup;
402 } else
403 radeon_fence_unref(&work->fence);
Alex Deucher6f34be52010-11-21 10:59:01 -0500404 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500405
406 /* pin the new buffer */
Alex Deucher6f34be52010-11-21 10:59:01 -0500407 DRM_DEBUG_DRIVER("flip-ioctl() cur_fbo = %p, cur_bbo = %p\n",
Christian Königfa7f5172014-06-03 18:13:21 -0400408 work->old_rbo, work->new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500409
Christian Königfa7f5172014-06-03 18:13:21 -0400410 r = radeon_bo_reserve(work->new_rbo, false);
Alex Deucher6f34be52010-11-21 10:59:01 -0500411 if (unlikely(r != 0)) {
412 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400413 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500414 }
Michel Dänzer0349af72012-03-14 17:12:42 +0100415 /* Only 27 bit offset for legacy CRTC */
Christian Königfa7f5172014-06-03 18:13:21 -0400416 r = radeon_bo_pin_restricted(work->new_rbo, RADEON_GEM_DOMAIN_VRAM,
Michel Dänzer0349af72012-03-14 17:12:42 +0100417 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
Alex Deucher6f34be52010-11-21 10:59:01 -0500418 if (unlikely(r != 0)) {
Christian Königfa7f5172014-06-03 18:13:21 -0400419 radeon_bo_unreserve(work->new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500420 r = -EINVAL;
421 DRM_ERROR("failed to pin new rbo buffer before flip\n");
Christian Königfa7f5172014-06-03 18:13:21 -0400422 goto cleanup;
Alex Deucher6f34be52010-11-21 10:59:01 -0500423 }
Christian Königfa7f5172014-06-03 18:13:21 -0400424 radeon_bo_get_tiling_flags(work->new_rbo, &tiling_flags, NULL);
425 radeon_bo_unreserve(work->new_rbo);
Alex Deucher6f34be52010-11-21 10:59:01 -0500426
427 if (!ASIC_IS_AVIVO(rdev)) {
428 /* crtc offset is from display base addr not FB location */
429 base -= radeon_crtc->legacy_display_base_addr;
Ville Syrjälä01f2c772011-12-20 00:06:49 +0200430 pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
Alex Deucher6f34be52010-11-21 10:59:01 -0500431
432 if (tiling_flags & RADEON_TILING_MACRO) {
433 if (ASIC_IS_R300(rdev)) {
434 base &= ~0x7ff;
435 } else {
436 int byteshift = fb->bits_per_pixel >> 4;
437 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
438 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
439 }
440 } else {
441 int offset = crtc->y * pitch_pixels + crtc->x;
442 switch (fb->bits_per_pixel) {
443 case 8:
444 default:
445 offset *= 1;
446 break;
447 case 15:
448 case 16:
449 offset *= 2;
450 break;
451 case 24:
452 offset *= 3;
453 break;
454 case 32:
455 offset *= 4;
456 break;
457 }
458 base += offset;
459 }
460 base &= ~7;
461 }
462
Christian Königfa7f5172014-06-03 18:13:21 -0400463 /* We borrow the event spin lock for protecting flip_work */
464 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Christian König1aab5512014-05-27 16:49:22 +0200465
Dave Airlieb15eb4e2014-06-04 11:59:31 +1000466 /* set the proper interrupt */
467 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
Christian König1aab5512014-05-27 16:49:22 +0200468
Christian Königfa7f5172014-06-03 18:13:21 -0400469 /* do the flip (mmio) */
470 radeon_page_flip(rdev, radeon_crtc->crtc_id, base);
Dave Airlieb15eb4e2014-06-04 11:59:31 +1000471
Christian Königfa7f5172014-06-03 18:13:21 -0400472 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
473 up_read(&rdev->exclusive_lock);
474
475 return;
476
477cleanup:
478 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
Dave Airlieb15eb4e2014-06-04 11:59:31 +1000479 radeon_fence_unref(&work->fence);
480 kfree(work);
Christian Königfa7f5172014-06-03 18:13:21 -0400481 up_read(&rdev->exclusive_lock);
482}
Dave Airlieb15eb4e2014-06-04 11:59:31 +1000483
Christian Königfa7f5172014-06-03 18:13:21 -0400484static int radeon_crtc_page_flip(struct drm_crtc *crtc,
485 struct drm_framebuffer *fb,
486 struct drm_pending_vblank_event *event,
487 uint32_t page_flip_flags)
488{
489 struct drm_device *dev = crtc->dev;
490 struct radeon_device *rdev = dev->dev_private;
491 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
492 struct radeon_framebuffer *old_radeon_fb;
493 struct radeon_framebuffer *new_radeon_fb;
494 struct drm_gem_object *obj;
495 struct radeon_flip_work *work;
496 unsigned long flags;
497
498 work = kzalloc(sizeof *work, GFP_KERNEL);
499 if (work == NULL)
500 return -ENOMEM;
501
502 INIT_WORK(&work->flip_work, radeon_flip_work_func);
503 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
504
505 work->rdev = rdev;
506 work->crtc_id = radeon_crtc->crtc_id;
507 work->fb = fb;
508 work->event = event;
509
510 /* schedule unpin of the old buffer */
511 old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
512 obj = old_radeon_fb->obj;
513
514 /* take a reference to the old object */
515 drm_gem_object_reference(obj);
516 work->old_rbo = gem_to_radeon_bo(obj);
517
518 new_radeon_fb = to_radeon_framebuffer(fb);
519 obj = new_radeon_fb->obj;
520 work->new_rbo = gem_to_radeon_bo(obj);
521
522 spin_lock(&work->new_rbo->tbo.bdev->fence_lock);
523 if (work->new_rbo->tbo.sync_obj)
524 work->fence = radeon_fence_ref(work->new_rbo->tbo.sync_obj);
525 spin_unlock(&work->new_rbo->tbo.bdev->fence_lock);
526
527 /* We borrow the event spin lock for protecting flip_work */
528 spin_lock_irqsave(&crtc->dev->event_lock, flags);
529
530 if (radeon_crtc->flip_work) {
531 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
532 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
533 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
534 radeon_fence_unref(&work->fence);
535 kfree(work);
536 return -EBUSY;
537 }
538 radeon_crtc->flip_work = work;
539
Michel Dänzer685d54b2014-06-10 10:21:57 +0900540 /* update crtc fb */
541 crtc->primary->fb = fb;
542
Christian Königfa7f5172014-06-03 18:13:21 -0400543 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
544
545 queue_work(radeon_crtc->flip_queue, &work->flip_work);
546
547 return 0;
Alex Deucher6f34be52010-11-21 10:59:01 -0500548}
549
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000550static int
551radeon_crtc_set_config(struct drm_mode_set *set)
552{
553 struct drm_device *dev;
554 struct radeon_device *rdev;
555 struct drm_crtc *crtc;
556 bool active = false;
557 int ret;
558
559 if (!set || !set->crtc)
560 return -EINVAL;
561
562 dev = set->crtc->dev;
563
564 ret = pm_runtime_get_sync(dev->dev);
565 if (ret < 0)
566 return ret;
567
568 ret = drm_crtc_helper_set_config(set);
569
570 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
571 if (crtc->enabled)
572 active = true;
573
574 pm_runtime_mark_last_busy(dev->dev);
575
576 rdev = dev->dev_private;
577 /* if we have active crtcs and we don't have a power ref,
578 take the current one */
579 if (active && !rdev->have_disp_power_ref) {
580 rdev->have_disp_power_ref = true;
581 return ret;
582 }
583 /* if we have no active crtcs, then drop the power ref
584 we got before */
585 if (!active && rdev->have_disp_power_ref) {
586 pm_runtime_put_autosuspend(dev->dev);
587 rdev->have_disp_power_ref = false;
588 }
589
590 /* drop the power reference we got coming in here */
591 pm_runtime_put_autosuspend(dev->dev);
592 return ret;
593}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594static const struct drm_crtc_funcs radeon_crtc_funcs = {
595 .cursor_set = radeon_crtc_cursor_set,
596 .cursor_move = radeon_crtc_cursor_move,
597 .gamma_set = radeon_crtc_gamma_set,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000598 .set_config = radeon_crtc_set_config,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599 .destroy = radeon_crtc_destroy,
Alex Deucher6f34be52010-11-21 10:59:01 -0500600 .page_flip = radeon_crtc_page_flip,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601};
602
603static void radeon_crtc_init(struct drm_device *dev, int index)
604{
605 struct radeon_device *rdev = dev->dev_private;
606 struct radeon_crtc *radeon_crtc;
607 int i;
608
609 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
610 if (radeon_crtc == NULL)
611 return;
612
613 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
614
615 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
616 radeon_crtc->crtc_id = index;
Christian Königfa7f5172014-06-03 18:13:21 -0400617 radeon_crtc->flip_queue = create_singlethread_workqueue("radeon-crtc");
Jerome Glissec93bb852009-07-13 21:04:08 +0200618 rdev->mode_info.crtcs[index] = radeon_crtc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200619
Alex Deucher9e05fa12013-01-24 10:06:33 -0500620 if (rdev->family >= CHIP_BONAIRE) {
621 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
622 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
623 } else {
624 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
625 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
626 }
Alex Deucherbea61c52014-02-12 12:56:53 -0500627 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
628 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500629
Dave Airlie785b93e2009-08-28 15:46:53 +1000630#if 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
632 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
633 radeon_crtc->mode_set.num_connectors = 0;
Dave Airlie785b93e2009-08-28 15:46:53 +1000634#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635
636 for (i = 0; i < 256; i++) {
637 radeon_crtc->lut_r[i] = i << 2;
638 radeon_crtc->lut_g[i] = i << 2;
639 radeon_crtc->lut_b[i] = i << 2;
640 }
641
642 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
643 radeon_atombios_init_crtc(dev, radeon_crtc);
644 else
645 radeon_legacy_init_crtc(dev, radeon_crtc);
646}
647
Alex Deuchere68adef2012-09-06 14:32:06 -0400648static const char *encoder_names[38] = {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649 "NONE",
650 "INTERNAL_LVDS",
651 "INTERNAL_TMDS1",
652 "INTERNAL_TMDS2",
653 "INTERNAL_DAC1",
654 "INTERNAL_DAC2",
655 "INTERNAL_SDVOA",
656 "INTERNAL_SDVOB",
657 "SI170B",
658 "CH7303",
659 "CH7301",
660 "INTERNAL_DVO1",
661 "EXTERNAL_SDVOA",
662 "EXTERNAL_SDVOB",
663 "TITFP513",
664 "INTERNAL_LVTM1",
665 "VT1623",
666 "HDMI_SI1930",
667 "HDMI_INTERNAL",
668 "INTERNAL_KLDSCP_TMDS1",
669 "INTERNAL_KLDSCP_DVO1",
670 "INTERNAL_KLDSCP_DAC1",
671 "INTERNAL_KLDSCP_DAC2",
672 "SI178",
673 "MVPU_FPGA",
674 "INTERNAL_DDI",
675 "VT1625",
676 "HDMI_SI1932",
677 "DP_AN9801",
678 "DP_DP501",
679 "INTERNAL_UNIPHY",
680 "INTERNAL_KLDSCP_LVTMA",
681 "INTERNAL_UNIPHY1",
682 "INTERNAL_UNIPHY2",
Alex Deucherbf982eb2010-11-22 17:56:24 -0500683 "NUTMEG",
684 "TRAVIS",
Alex Deuchere68adef2012-09-06 14:32:06 -0400685 "INTERNAL_VCE",
686 "INTERNAL_UNIPHY3",
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687};
688
Alex Deuchercbd46232010-06-07 02:24:54 -0400689static const char *hpd_names[6] = {
Alex Deuchereed45b32009-12-04 14:45:27 -0500690 "HPD1",
691 "HPD2",
692 "HPD3",
693 "HPD4",
694 "HPD5",
695 "HPD6",
696};
697
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698static void radeon_print_display_setup(struct drm_device *dev)
699{
700 struct drm_connector *connector;
701 struct radeon_connector *radeon_connector;
702 struct drm_encoder *encoder;
703 struct radeon_encoder *radeon_encoder;
704 uint32_t devices;
705 int i = 0;
706
707 DRM_INFO("Radeon Display Connectors\n");
708 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
709 radeon_connector = to_radeon_connector(connector);
710 DRM_INFO("Connector %d:\n", i);
Jani Nikula72082092014-06-03 14:56:19 +0300711 DRM_INFO(" %s\n", connector->name);
Alex Deuchereed45b32009-12-04 14:45:27 -0500712 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
713 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000714 if (radeon_connector->ddc_bus) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200715 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
716 radeon_connector->ddc_bus->rec.mask_clk_reg,
717 radeon_connector->ddc_bus->rec.mask_data_reg,
718 radeon_connector->ddc_bus->rec.a_clk_reg,
719 radeon_connector->ddc_bus->rec.a_data_reg,
Alex Deucher9b9fe722009-11-10 15:59:44 -0500720 radeon_connector->ddc_bus->rec.en_clk_reg,
721 radeon_connector->ddc_bus->rec.en_data_reg,
722 radeon_connector->ddc_bus->rec.y_clk_reg,
723 radeon_connector->ddc_bus->rec.y_data_reg);
Alex Deucherfb939df2010-11-08 16:08:29 +0000724 if (radeon_connector->router.ddc_valid)
Alex Deucher26b5bc92010-08-05 21:21:18 -0400725 DRM_INFO(" DDC Router 0x%x/0x%x\n",
Alex Deucherfb939df2010-11-08 16:08:29 +0000726 radeon_connector->router.ddc_mux_control_pin,
727 radeon_connector->router.ddc_mux_state);
728 if (radeon_connector->router.cd_valid)
729 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
730 radeon_connector->router.cd_mux_control_pin,
731 radeon_connector->router.cd_mux_state);
Dave Airlie4b9d2a22010-02-08 13:16:55 +1000732 } else {
733 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
734 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
735 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
736 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
737 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
738 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
739 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
740 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200741 DRM_INFO(" Encoders:\n");
742 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
743 radeon_encoder = to_radeon_encoder(encoder);
744 devices = radeon_encoder->devices & radeon_connector->devices;
745 if (devices) {
746 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
747 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
748 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
749 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
750 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
751 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
752 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
753 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
754 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
755 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
756 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
757 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
758 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
759 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
760 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
761 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
Alex Deucher73758a52010-09-24 14:59:32 -0400762 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
763 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200764 if (devices & ATOM_DEVICE_TV1_SUPPORT)
765 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
766 if (devices & ATOM_DEVICE_CV_SUPPORT)
767 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
768 }
769 }
770 i++;
771 }
772}
773
Dave Airlie4ce001a2009-08-13 16:32:14 +1000774static bool radeon_setup_enc_conn(struct drm_device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775{
776 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200777 bool ret = false;
778
779 if (rdev->bios) {
780 if (rdev->is_atom_bios) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400781 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
782 if (ret == false)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783 ret = radeon_get_atom_connector_info_from_object_table(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500784 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785 ret = radeon_get_legacy_connector_info_from_bios(dev);
Alex Deucherb9597a12010-01-04 19:12:02 -0500786 if (ret == false)
787 ret = radeon_get_legacy_connector_info_from_table(dev);
788 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789 } else {
790 if (!ASIC_IS_AVIVO(rdev))
791 ret = radeon_get_legacy_connector_info_from_table(dev);
792 }
793 if (ret) {
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000794 radeon_setup_encoder_clones(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795 radeon_print_display_setup(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796 }
797
798 return ret;
799}
800
801int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
802{
Alex Deucher3c537882010-02-05 04:21:19 -0500803 struct drm_device *dev = radeon_connector->base.dev;
804 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805 int ret = 0;
806
Alex Deucher26b5bc92010-08-05 21:21:18 -0400807 /* on hw with routers, select right port */
Alex Deucherfb939df2010-11-08 16:08:29 +0000808 if (radeon_connector->router.ddc_valid)
809 radeon_router_select_ddc_port(radeon_connector);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400810
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100811 if (radeon_connector_encoder_get_dp_bridge_encoder_id(&radeon_connector->base) !=
812 ENCODER_OBJECT_ID_NONE) {
Alex Deucher379dfc22014-04-07 10:33:46 -0400813 if (radeon_connector->ddc_bus->has_aux)
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100814 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
Alex Deucher379dfc22014-04-07 10:33:46 -0400815 &radeon_connector->ddc_bus->aux.ddc);
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100816 } else if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
817 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
Dave Airlie746c1aa2009-12-08 07:07:28 +1000818 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
Alex Deucherb06947b2011-09-02 14:23:09 +0000819
Dave Airlie7a15cbd42010-01-14 11:42:17 +1000820 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
Alex Deucher379dfc22014-04-07 10:33:46 -0400821 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
822 radeon_connector->ddc_bus->has_aux)
Alex Deucherb06947b2011-09-02 14:23:09 +0000823 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
Alex Deucher379dfc22014-04-07 10:33:46 -0400824 &radeon_connector->ddc_bus->aux.ddc);
Alex Deucherb06947b2011-09-02 14:23:09 +0000825 else if (radeon_connector->ddc_bus && !radeon_connector->edid)
826 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
827 &radeon_connector->ddc_bus->adapter);
828 } else {
829 if (radeon_connector->ddc_bus && !radeon_connector->edid)
830 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
831 &radeon_connector->ddc_bus->adapter);
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400832 }
Alex Deucherc324acd2010-12-08 22:13:06 -0500833
834 if (!radeon_connector->edid) {
835 if (rdev->is_atom_bios) {
836 /* some laptops provide a hardcoded edid in rom for LCDs */
837 if (((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_LVDS) ||
838 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)))
839 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
840 } else
841 /* some servers provide a hardcoded edid in rom for KVMs */
842 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
843 }
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400844 if (radeon_connector->edid) {
845 drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
846 ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
Alex Deucher16086272014-03-31 11:19:46 -0400847 drm_edid_to_eld(&radeon_connector->base, radeon_connector->edid);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848 return ret;
849 }
850 drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
Dave Airlie42dea5d2009-09-15 20:21:11 +1000851 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200852}
853
Alex Deucherf523f742011-01-31 16:48:52 -0500854/* avivo */
Christian König32167012014-03-28 18:55:10 +0100855
856/**
857 * avivo_reduce_ratio - fractional number reduction
858 *
859 * @nom: nominator
860 * @den: denominator
861 * @nom_min: minimum value for nominator
862 * @den_min: minimum value for denominator
863 *
864 * Find the greatest common divisor and apply it on both nominator and
865 * denominator, but make nominator and denominator are at least as large
866 * as their minimum values.
867 */
868static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
869 unsigned nom_min, unsigned den_min)
Alex Deucherf523f742011-01-31 16:48:52 -0500870{
Christian König32167012014-03-28 18:55:10 +0100871 unsigned tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500872
Christian König32167012014-03-28 18:55:10 +0100873 /* reduce the numbers to a simpler ratio */
874 tmp = gcd(*nom, *den);
875 *nom /= tmp;
876 *den /= tmp;
Alex Deuchera4b40d5d2011-02-14 11:43:10 -0500877
Christian König32167012014-03-28 18:55:10 +0100878 /* make sure nominator is large enough */
879 if (*nom < nom_min) {
Christian König3b333c52014-04-24 18:39:59 +0200880 tmp = DIV_ROUND_UP(nom_min, *nom);
Christian König32167012014-03-28 18:55:10 +0100881 *nom *= tmp;
882 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500883 }
884
Christian König32167012014-03-28 18:55:10 +0100885 /* make sure the denominator is large enough */
886 if (*den < den_min) {
Christian König3b333c52014-04-24 18:39:59 +0200887 tmp = DIV_ROUND_UP(den_min, *den);
Christian König32167012014-03-28 18:55:10 +0100888 *nom *= tmp;
889 *den *= tmp;
Alex Deucherf523f742011-01-31 16:48:52 -0500890 }
Alex Deucherf523f742011-01-31 16:48:52 -0500891}
892
Christian König32167012014-03-28 18:55:10 +0100893/**
Christian Königc2fb3092014-04-20 13:24:32 +0200894 * avivo_get_fb_ref_div - feedback and ref divider calculation
895 *
896 * @nom: nominator
897 * @den: denominator
898 * @post_div: post divider
899 * @fb_div_max: feedback divider maximum
900 * @ref_div_max: reference divider maximum
901 * @fb_div: resulting feedback divider
902 * @ref_div: resulting reference divider
903 *
904 * Calculate feedback and reference divider for a given post divider. Makes
905 * sure we stay within the limits.
906 */
907static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
908 unsigned fb_div_max, unsigned ref_div_max,
909 unsigned *fb_div, unsigned *ref_div)
910{
911 /* limit reference * post divider to a maximum */
Christian König4b21ce12014-05-21 15:25:41 +0200912 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
Christian Königc2fb3092014-04-20 13:24:32 +0200913
914 /* get matching reference and feedback divider */
915 *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max);
916 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
917
918 /* limit fb divider to its maximum */
919 if (*fb_div > fb_div_max) {
920 *ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div);
921 *fb_div = fb_div_max;
922 }
923}
924
925/**
Christian König32167012014-03-28 18:55:10 +0100926 * radeon_compute_pll_avivo - compute PLL paramaters
927 *
928 * @pll: information about the PLL
929 * @dot_clock_p: resulting pixel clock
930 * fb_div_p: resulting feedback divider
931 * frac_fb_div_p: fractional part of the feedback divider
932 * ref_div_p: resulting reference divider
933 * post_div_p: resulting reference divider
934 *
935 * Try to calculate the PLL parameters to generate the given frequency:
936 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
937 */
Alex Deucherf523f742011-01-31 16:48:52 -0500938void radeon_compute_pll_avivo(struct radeon_pll *pll,
939 u32 freq,
940 u32 *dot_clock_p,
941 u32 *fb_div_p,
942 u32 *frac_fb_div_p,
943 u32 *ref_div_p,
944 u32 *post_div_p)
945{
Christian Königc2fb3092014-04-20 13:24:32 +0200946 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
947 freq : freq / 10;
948
Christian König32167012014-03-28 18:55:10 +0100949 unsigned fb_div_min, fb_div_max, fb_div;
950 unsigned post_div_min, post_div_max, post_div;
951 unsigned ref_div_min, ref_div_max, ref_div;
952 unsigned post_div_best, diff_best;
Christian Königf8a26452014-04-16 11:54:21 +0200953 unsigned nom, den;
Alex Deucherf523f742011-01-31 16:48:52 -0500954
Christian König32167012014-03-28 18:55:10 +0100955 /* determine allowed feedback divider range */
956 fb_div_min = pll->min_feedback_div;
957 fb_div_max = pll->max_feedback_div;
Alex Deucherf523f742011-01-31 16:48:52 -0500958
959 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Christian König32167012014-03-28 18:55:10 +0100960 fb_div_min *= 10;
961 fb_div_max *= 10;
Alex Deucherf523f742011-01-31 16:48:52 -0500962 }
963
Christian König32167012014-03-28 18:55:10 +0100964 /* determine allowed ref divider range */
965 if (pll->flags & RADEON_PLL_USE_REF_DIV)
966 ref_div_min = pll->reference_div;
967 else
968 ref_div_min = pll->min_ref_div;
Christian König24315812014-04-19 18:57:14 +0200969
970 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
971 pll->flags & RADEON_PLL_USE_REF_DIV)
972 ref_div_max = pll->reference_div;
973 else
974 ref_div_max = pll->max_ref_div;
Christian König32167012014-03-28 18:55:10 +0100975
976 /* determine allowed post divider range */
977 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
978 post_div_min = pll->post_div;
979 post_div_max = pll->post_div;
980 } else {
Christian König32167012014-03-28 18:55:10 +0100981 unsigned vco_min, vco_max;
982
983 if (pll->flags & RADEON_PLL_IS_LCD) {
984 vco_min = pll->lcd_pll_out_min;
985 vco_max = pll->lcd_pll_out_max;
986 } else {
987 vco_min = pll->pll_out_min;
988 vco_max = pll->pll_out_max;
989 }
990
Christian Königc2fb3092014-04-20 13:24:32 +0200991 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
992 vco_min *= 10;
993 vco_max *= 10;
994 }
995
Christian König32167012014-03-28 18:55:10 +0100996 post_div_min = vco_min / target_clock;
997 if ((target_clock * post_div_min) < vco_min)
998 ++post_div_min;
999 if (post_div_min < pll->min_post_div)
1000 post_div_min = pll->min_post_div;
1001
1002 post_div_max = vco_max / target_clock;
1003 if ((target_clock * post_div_max) > vco_max)
1004 --post_div_max;
1005 if (post_div_max > pll->max_post_div)
1006 post_div_max = pll->max_post_div;
1007 }
1008
1009 /* represent the searched ratio as fractional number */
Christian Königc2fb3092014-04-20 13:24:32 +02001010 nom = target_clock;
Christian König32167012014-03-28 18:55:10 +01001011 den = pll->reference_freq;
1012
1013 /* reduce the numbers to a simpler ratio */
1014 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1015
1016 /* now search for a post divider */
1017 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1018 post_div_best = post_div_min;
1019 else
1020 post_div_best = post_div_max;
1021 diff_best = ~0;
1022
1023 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
Christian Königc2fb3092014-04-20 13:24:32 +02001024 unsigned diff;
1025 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1026 ref_div_max, &fb_div, &ref_div);
1027 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1028 (ref_div * post_div));
1029
Christian König32167012014-03-28 18:55:10 +01001030 if (diff < diff_best || (diff == diff_best &&
1031 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1032
1033 post_div_best = post_div;
1034 diff_best = diff;
1035 }
1036 }
1037 post_div = post_div_best;
1038
Christian Königc2fb3092014-04-20 13:24:32 +02001039 /* get the feedback and reference divider for the optimal value */
1040 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1041 &fb_div, &ref_div);
Christian König32167012014-03-28 18:55:10 +01001042
1043 /* reduce the numbers to a simpler ratio once more */
1044 /* this also makes sure that the reference divider is large enough */
1045 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1046
Christian König3b333c52014-04-24 18:39:59 +02001047 /* avoid high jitter with small fractional dividers */
1048 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
Christian König74ad54f2014-05-13 12:50:54 +02001049 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
Christian König3b333c52014-04-24 18:39:59 +02001050 if (fb_div < fb_div_min) {
1051 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1052 fb_div *= tmp;
1053 ref_div *= tmp;
1054 }
1055 }
1056
Christian König32167012014-03-28 18:55:10 +01001057 /* and finally save the result */
1058 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1059 *fb_div_p = fb_div / 10;
1060 *frac_fb_div_p = fb_div % 10;
1061 } else {
1062 *fb_div_p = fb_div;
1063 *frac_fb_div_p = 0;
1064 }
1065
1066 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1067 (pll->reference_freq * *frac_fb_div_p)) /
1068 (ref_div * post_div * 10);
Alex Deucherf523f742011-01-31 16:48:52 -05001069 *ref_div_p = ref_div;
1070 *post_div_p = post_div;
Christian König32167012014-03-28 18:55:10 +01001071
1072 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
Christian Königc2fb3092014-04-20 13:24:32 +02001073 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
Christian König32167012014-03-28 18:55:10 +01001074 ref_div, post_div);
Alex Deucherf523f742011-01-31 16:48:52 -05001075}
1076
1077/* pre-avivo */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1079{
1080 uint64_t mod;
1081
1082 n += d / 2;
1083
1084 mod = do_div(n, d);
1085 return n;
1086}
1087
Alex Deucherf523f742011-01-31 16:48:52 -05001088void radeon_compute_pll_legacy(struct radeon_pll *pll,
1089 uint64_t freq,
1090 uint32_t *dot_clock_p,
1091 uint32_t *fb_div_p,
1092 uint32_t *frac_fb_div_p,
1093 uint32_t *ref_div_p,
1094 uint32_t *post_div_p)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001095{
1096 uint32_t min_ref_div = pll->min_ref_div;
1097 uint32_t max_ref_div = pll->max_ref_div;
Alex Deucherfc103322010-01-19 17:16:10 -05001098 uint32_t min_post_div = pll->min_post_div;
1099 uint32_t max_post_div = pll->max_post_div;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100 uint32_t min_fractional_feed_div = 0;
1101 uint32_t max_fractional_feed_div = 0;
1102 uint32_t best_vco = pll->best_vco;
1103 uint32_t best_post_div = 1;
1104 uint32_t best_ref_div = 1;
1105 uint32_t best_feedback_div = 1;
1106 uint32_t best_frac_feedback_div = 0;
1107 uint32_t best_freq = -1;
1108 uint32_t best_error = 0xffffffff;
1109 uint32_t best_vco_diff = 1;
1110 uint32_t post_div;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001111 u32 pll_out_min, pll_out_max;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001112
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001113 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001114 freq = freq * 1000;
1115
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001116 if (pll->flags & RADEON_PLL_IS_LCD) {
1117 pll_out_min = pll->lcd_pll_out_min;
1118 pll_out_max = pll->lcd_pll_out_max;
1119 } else {
1120 pll_out_min = pll->pll_out_min;
1121 pll_out_max = pll->pll_out_max;
1122 }
1123
Alex Deucher619efb12011-01-31 16:48:53 -05001124 if (pll_out_min > 64800)
1125 pll_out_min = 64800;
1126
Alex Deucherfc103322010-01-19 17:16:10 -05001127 if (pll->flags & RADEON_PLL_USE_REF_DIV)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128 min_ref_div = max_ref_div = pll->reference_div;
1129 else {
1130 while (min_ref_div < max_ref_div-1) {
1131 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1132 uint32_t pll_in = pll->reference_freq / mid;
1133 if (pll_in < pll->pll_in_min)
1134 max_ref_div = mid;
1135 else if (pll_in > pll->pll_in_max)
1136 min_ref_div = mid;
1137 else
1138 break;
1139 }
1140 }
1141
Alex Deucherfc103322010-01-19 17:16:10 -05001142 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1143 min_post_div = max_post_div = pll->post_div;
1144
1145 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001146 min_fractional_feed_div = pll->min_frac_feedback_div;
1147 max_fractional_feed_div = pll->max_frac_feedback_div;
1148 }
1149
Alex Deucherbd6a60a2011-02-21 01:11:59 -05001150 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001151 uint32_t ref_div;
1152
Alex Deucherfc103322010-01-19 17:16:10 -05001153 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154 continue;
1155
1156 /* legacy radeons only have a few post_divs */
Alex Deucherfc103322010-01-19 17:16:10 -05001157 if (pll->flags & RADEON_PLL_LEGACY) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001158 if ((post_div == 5) ||
1159 (post_div == 7) ||
1160 (post_div == 9) ||
1161 (post_div == 10) ||
1162 (post_div == 11) ||
1163 (post_div == 13) ||
1164 (post_div == 14) ||
1165 (post_div == 15))
1166 continue;
1167 }
1168
1169 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1170 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1171 uint32_t pll_in = pll->reference_freq / ref_div;
1172 uint32_t min_feed_div = pll->min_feedback_div;
1173 uint32_t max_feed_div = pll->max_feedback_div + 1;
1174
1175 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1176 continue;
1177
1178 while (min_feed_div < max_feed_div) {
1179 uint32_t vco;
1180 uint32_t min_frac_feed_div = min_fractional_feed_div;
1181 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1182 uint32_t frac_feedback_div;
1183 uint64_t tmp;
1184
1185 feedback_div = (min_feed_div + max_feed_div) / 2;
1186
1187 tmp = (uint64_t)pll->reference_freq * feedback_div;
1188 vco = radeon_div(tmp, ref_div);
1189
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001190 if (vco < pll_out_min) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 min_feed_div = feedback_div + 1;
1192 continue;
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001193 } else if (vco > pll_out_max) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001194 max_feed_div = feedback_div;
1195 continue;
1196 }
1197
1198 while (min_frac_feed_div < max_frac_feed_div) {
1199 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1200 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1201 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1202 current_freq = radeon_div(tmp, ref_div * post_div);
1203
Alex Deucherfc103322010-01-19 17:16:10 -05001204 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
Dan Carpenter167ffc42010-07-17 12:28:02 +02001205 if (freq < current_freq)
1206 error = 0xffffffff;
1207 else
1208 error = freq - current_freq;
Alex Deucherd0e275a2009-07-13 11:08:18 -04001209 } else
1210 error = abs(current_freq - freq);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001211 vco_diff = abs(vco - best_vco);
1212
1213 if ((best_vco == 0 && error < best_error) ||
1214 (best_vco != 0 &&
Dan Carpenter167ffc42010-07-17 12:28:02 +02001215 ((best_error > 100 && error < best_error - 100) ||
Dave Airlie5480f722010-10-19 10:36:47 +10001216 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001217 best_post_div = post_div;
1218 best_ref_div = ref_div;
1219 best_feedback_div = feedback_div;
1220 best_frac_feedback_div = frac_feedback_div;
1221 best_freq = current_freq;
1222 best_error = error;
1223 best_vco_diff = vco_diff;
Dave Airlie5480f722010-10-19 10:36:47 +10001224 } else if (current_freq == freq) {
1225 if (best_freq == -1) {
1226 best_post_div = post_div;
1227 best_ref_div = ref_div;
1228 best_feedback_div = feedback_div;
1229 best_frac_feedback_div = frac_feedback_div;
1230 best_freq = current_freq;
1231 best_error = error;
1232 best_vco_diff = vco_diff;
1233 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1234 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1235 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1236 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1237 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1238 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1239 best_post_div = post_div;
1240 best_ref_div = ref_div;
1241 best_feedback_div = feedback_div;
1242 best_frac_feedback_div = frac_feedback_div;
1243 best_freq = current_freq;
1244 best_error = error;
1245 best_vco_diff = vco_diff;
1246 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001247 }
1248 if (current_freq < freq)
1249 min_frac_feed_div = frac_feedback_div + 1;
1250 else
1251 max_frac_feed_div = frac_feedback_div;
1252 }
1253 if (current_freq < freq)
1254 min_feed_div = feedback_div + 1;
1255 else
1256 max_feed_div = feedback_div;
1257 }
1258 }
1259 }
1260
1261 *dot_clock_p = best_freq / 10000;
1262 *fb_div_p = best_feedback_div;
1263 *frac_fb_div_p = best_frac_feedback_div;
1264 *ref_div_p = best_ref_div;
1265 *post_div_p = best_post_div;
Joe Perchesbbb0aef52011-04-17 20:35:52 -07001266 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1267 (long long)freq,
1268 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
Alex Deucher51d4bf82011-01-31 16:48:51 -05001269 best_ref_div, best_post_div);
1270
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001271}
1272
1273static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1274{
1275 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276
Dave Airlie29d08b32010-09-27 16:17:17 +10001277 if (radeon_fb->obj) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00001278 drm_gem_object_unreference_unlocked(radeon_fb->obj);
Dave Airlie29d08b32010-09-27 16:17:17 +10001279 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001280 drm_framebuffer_cleanup(fb);
1281 kfree(radeon_fb);
1282}
1283
1284static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1285 struct drm_file *file_priv,
1286 unsigned int *handle)
1287{
1288 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1289
1290 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1291}
1292
1293static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1294 .destroy = radeon_user_framebuffer_destroy,
1295 .create_handle = radeon_user_framebuffer_create_handle,
1296};
1297
Dave Airlieaaefcd42012-03-06 10:44:40 +00001298int
Dave Airlie38651672010-03-30 05:34:13 +00001299radeon_framebuffer_init(struct drm_device *dev,
1300 struct radeon_framebuffer *rfb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001301 struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +00001302 struct drm_gem_object *obj)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001303{
Dave Airlieaaefcd42012-03-06 10:44:40 +00001304 int ret;
Dave Airlie38651672010-03-30 05:34:13 +00001305 rfb->obj = obj;
Daniel Vetterc7d73f62012-12-13 23:38:38 +01001306 drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001307 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1308 if (ret) {
1309 rfb->obj = NULL;
1310 return ret;
1311 }
Dave Airlieaaefcd42012-03-06 10:44:40 +00001312 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313}
1314
1315static struct drm_framebuffer *
1316radeon_user_framebuffer_create(struct drm_device *dev,
1317 struct drm_file *file_priv,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001318 struct drm_mode_fb_cmd2 *mode_cmd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001319{
1320 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00001321 struct radeon_framebuffer *radeon_fb;
Dave Airlieaaefcd42012-03-06 10:44:40 +00001322 int ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001323
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001324 obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001325 if (obj == NULL) {
1326 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
Jesse Barnes308e5bc2011-11-14 14:51:28 -08001327 "can't create framebuffer\n", mode_cmd->handles[0]);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001328 return ERR_PTR(-ENOENT);
Jerome Glisse7e71c9e2010-01-17 21:21:41 +01001329 }
Dave Airlie38651672010-03-30 05:34:13 +00001330
1331 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001332 if (radeon_fb == NULL) {
1333 drm_gem_object_unreference_unlocked(obj);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01001334 return ERR_PTR(-ENOMEM);
liu chuanshengf2d68cf2013-01-31 22:13:00 +08001335 }
Dave Airlie38651672010-03-30 05:34:13 +00001336
Dave Airlieaaefcd42012-03-06 10:44:40 +00001337 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1338 if (ret) {
1339 kfree(radeon_fb);
1340 drm_gem_object_unreference_unlocked(obj);
xueminsub2f4b032013-01-22 22:16:53 +08001341 return ERR_PTR(ret);
Dave Airlieaaefcd42012-03-06 10:44:40 +00001342 }
Dave Airlie38651672010-03-30 05:34:13 +00001343
1344 return &radeon_fb->base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001345}
1346
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001347static void radeon_output_poll_changed(struct drm_device *dev)
1348{
1349 struct radeon_device *rdev = dev->dev_private;
1350 radeon_fb_output_poll_changed(rdev);
1351}
1352
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353static const struct drm_mode_config_funcs radeon_mode_funcs = {
1354 .fb_create = radeon_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001355 .output_poll_changed = radeon_output_poll_changed
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001356};
1357
Dave Airlie445282d2009-09-09 17:40:54 +10001358static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1359{ { 0, "driver" },
1360 { 1, "bios" },
1361};
1362
1363static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1364{ { TV_STD_NTSC, "ntsc" },
1365 { TV_STD_PAL, "pal" },
1366 { TV_STD_PAL_M, "pal-m" },
1367 { TV_STD_PAL_60, "pal-60" },
1368 { TV_STD_NTSC_J, "ntsc-j" },
1369 { TV_STD_SCART_PAL, "scart-pal" },
1370 { TV_STD_PAL_CN, "pal-cn" },
1371 { TV_STD_SECAM, "secam" },
1372};
1373
Alex Deucher5b1714d2010-08-03 19:59:20 -04001374static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1375{ { UNDERSCAN_OFF, "off" },
1376 { UNDERSCAN_ON, "on" },
1377 { UNDERSCAN_AUTO, "auto" },
1378};
1379
Alex Deucher8666c072013-09-03 14:58:44 -04001380static struct drm_prop_enum_list radeon_audio_enum_list[] =
1381{ { RADEON_AUDIO_DISABLE, "off" },
1382 { RADEON_AUDIO_ENABLE, "on" },
1383 { RADEON_AUDIO_AUTO, "auto" },
1384};
1385
Alex Deucher6214bb72013-09-24 17:26:26 -04001386/* XXX support different dither options? spatial, temporal, both, etc. */
1387static struct drm_prop_enum_list radeon_dither_enum_list[] =
1388{ { RADEON_FMT_DITHER_DISABLE, "off" },
1389 { RADEON_FMT_DITHER_ENABLE, "on" },
1390};
1391
Alex Deucherd79766f2009-12-17 19:00:29 -05001392static int radeon_modeset_create_props(struct radeon_device *rdev)
Dave Airlie445282d2009-09-09 17:40:54 +10001393{
Sascha Hauer4a67d392012-02-06 10:58:17 +01001394 int sz;
Dave Airlie445282d2009-09-09 17:40:54 +10001395
1396 if (rdev->is_atom_bios) {
1397 rdev->mode_info.coherent_mode_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001398 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001399 if (!rdev->mode_info.coherent_mode_property)
1400 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001401 }
1402
1403 if (!ASIC_IS_AVIVO(rdev)) {
1404 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1405 rdev->mode_info.tmds_pll_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001406 drm_property_create_enum(rdev->ddev, 0,
1407 "tmds_pll",
1408 radeon_tmds_pll_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001409 }
1410
1411 rdev->mode_info.load_detect_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001412 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
Dave Airlie445282d2009-09-09 17:40:54 +10001413 if (!rdev->mode_info.load_detect_property)
1414 return -ENOMEM;
Dave Airlie445282d2009-09-09 17:40:54 +10001415
1416 drm_mode_create_scaling_mode_property(rdev->ddev);
1417
1418 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1419 rdev->mode_info.tv_std_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001420 drm_property_create_enum(rdev->ddev, 0,
1421 "tv standard",
1422 radeon_tv_std_enum_list, sz);
Dave Airlie445282d2009-09-09 17:40:54 +10001423
Alex Deucher5b1714d2010-08-03 19:59:20 -04001424 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1425 rdev->mode_info.underscan_property =
Sascha Hauer4a67d392012-02-06 10:58:17 +01001426 drm_property_create_enum(rdev->ddev, 0,
1427 "underscan",
1428 radeon_underscan_enum_list, sz);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001429
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001430 rdev->mode_info.underscan_hborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001431 drm_property_create_range(rdev->ddev, 0,
1432 "underscan hborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001433 if (!rdev->mode_info.underscan_hborder_property)
1434 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001435
1436 rdev->mode_info.underscan_vborder_property =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01001437 drm_property_create_range(rdev->ddev, 0,
1438 "underscan vborder", 0, 128);
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001439 if (!rdev->mode_info.underscan_vborder_property)
1440 return -ENOMEM;
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001441
Alex Deucher8666c072013-09-03 14:58:44 -04001442 sz = ARRAY_SIZE(radeon_audio_enum_list);
1443 rdev->mode_info.audio_property =
1444 drm_property_create_enum(rdev->ddev, 0,
1445 "audio",
1446 radeon_audio_enum_list, sz);
1447
Alex Deucher6214bb72013-09-24 17:26:26 -04001448 sz = ARRAY_SIZE(radeon_dither_enum_list);
1449 rdev->mode_info.dither_property =
1450 drm_property_create_enum(rdev->ddev, 0,
1451 "dither",
1452 radeon_dither_enum_list, sz);
1453
Dave Airlie445282d2009-09-09 17:40:54 +10001454 return 0;
1455}
1456
Alex Deucherf46c0122010-03-31 00:33:27 -04001457void radeon_update_display_priority(struct radeon_device *rdev)
1458{
1459 /* adjustment options for the display watermarks */
1460 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1461 /* set display priority to high for r3xx, rv515 chips
1462 * this avoids flickering due to underflow to the
1463 * display controllers during heavy acceleration.
Alex Deucher45737442010-05-20 11:26:11 -04001464 * Don't force high on rs4xx igp chips as it seems to
1465 * affect the sound card. See kernel bug 15982.
Alex Deucherf46c0122010-03-31 00:33:27 -04001466 */
Alex Deucher45737442010-05-20 11:26:11 -04001467 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1468 !(rdev->flags & RADEON_IS_IGP))
Alex Deucherf46c0122010-03-31 00:33:27 -04001469 rdev->disp_priority = 2;
1470 else
1471 rdev->disp_priority = 0;
1472 } else
1473 rdev->disp_priority = radeon_disp_priority;
1474
1475}
1476
Alex Deucher07839862012-05-14 16:52:29 +02001477/*
1478 * Allocate hdmi structs and determine register offsets
1479 */
1480static void radeon_afmt_init(struct radeon_device *rdev)
1481{
1482 int i;
1483
1484 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1485 rdev->mode_info.afmt[i] = NULL;
1486
Alex Deucherb5306022013-07-31 16:51:33 -04001487 if (ASIC_IS_NODCE(rdev)) {
1488 /* nothing to do */
Alex Deucher07839862012-05-14 16:52:29 +02001489 } else if (ASIC_IS_DCE4(rdev)) {
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001490 static uint32_t eg_offsets[] = {
1491 EVERGREEN_CRTC0_REGISTER_OFFSET,
1492 EVERGREEN_CRTC1_REGISTER_OFFSET,
1493 EVERGREEN_CRTC2_REGISTER_OFFSET,
1494 EVERGREEN_CRTC3_REGISTER_OFFSET,
1495 EVERGREEN_CRTC4_REGISTER_OFFSET,
1496 EVERGREEN_CRTC5_REGISTER_OFFSET,
Alex Deucherb5306022013-07-31 16:51:33 -04001497 0x13830 - 0x7030,
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001498 };
1499 int num_afmt;
1500
Alex Deucherb5306022013-07-31 16:51:33 -04001501 /* DCE8 has 7 audio blocks tied to DIG encoders */
1502 /* DCE6 has 6 audio blocks tied to DIG encoders */
Alex Deucher07839862012-05-14 16:52:29 +02001503 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1504 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
Alex Deucherb5306022013-07-31 16:51:33 -04001505 if (ASIC_IS_DCE8(rdev))
1506 num_afmt = 7;
1507 else if (ASIC_IS_DCE6(rdev))
1508 num_afmt = 6;
1509 else if (ASIC_IS_DCE5(rdev))
Rafał Miłeckia4d39e62013-08-01 17:29:16 +02001510 num_afmt = 6;
1511 else if (ASIC_IS_DCE41(rdev))
1512 num_afmt = 2;
1513 else /* DCE4 */
1514 num_afmt = 6;
1515
1516 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1517 for (i = 0; i < num_afmt; i++) {
1518 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1519 if (rdev->mode_info.afmt[i]) {
1520 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1521 rdev->mode_info.afmt[i]->id = i;
Alex Deucher07839862012-05-14 16:52:29 +02001522 }
1523 }
1524 } else if (ASIC_IS_DCE3(rdev)) {
1525 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1526 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1527 if (rdev->mode_info.afmt[0]) {
1528 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1529 rdev->mode_info.afmt[0]->id = 0;
1530 }
1531 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1532 if (rdev->mode_info.afmt[1]) {
1533 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1534 rdev->mode_info.afmt[1]->id = 1;
1535 }
1536 } else if (ASIC_IS_DCE2(rdev)) {
1537 /* DCE2 has at least 1 routable audio block */
1538 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1539 if (rdev->mode_info.afmt[0]) {
1540 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1541 rdev->mode_info.afmt[0]->id = 0;
1542 }
1543 /* r6xx has 2 routable audio blocks */
1544 if (rdev->family >= CHIP_R600) {
1545 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1546 if (rdev->mode_info.afmt[1]) {
1547 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1548 rdev->mode_info.afmt[1]->id = 1;
1549 }
1550 }
1551 }
1552}
1553
1554static void radeon_afmt_fini(struct radeon_device *rdev)
1555{
1556 int i;
1557
1558 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1559 kfree(rdev->mode_info.afmt[i]);
1560 rdev->mode_info.afmt[i] = NULL;
1561 }
1562}
1563
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001564int radeon_modeset_init(struct radeon_device *rdev)
1565{
Alex Deucher18917b62010-02-01 16:02:25 -05001566 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001567 int ret;
1568
1569 drm_mode_config_init(rdev->ddev);
1570 rdev->mode_info.mode_config_initialized = true;
1571
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02001572 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001573
Alex Deucher881dd742011-01-06 21:19:14 -05001574 if (ASIC_IS_DCE5(rdev)) {
1575 rdev->ddev->mode_config.max_width = 16384;
1576 rdev->ddev->mode_config.max_height = 16384;
1577 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001578 rdev->ddev->mode_config.max_width = 8192;
1579 rdev->ddev->mode_config.max_height = 8192;
1580 } else {
1581 rdev->ddev->mode_config.max_width = 4096;
1582 rdev->ddev->mode_config.max_height = 4096;
1583 }
1584
Dave Airlie019d96c2011-09-29 16:20:42 +01001585 rdev->ddev->mode_config.preferred_depth = 24;
1586 rdev->ddev->mode_config.prefer_shadow = 1;
1587
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001588 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1589
Dave Airlie445282d2009-09-09 17:40:54 +10001590 ret = radeon_modeset_create_props(rdev);
1591 if (ret) {
1592 return ret;
1593 }
Dave Airliedfee5612009-10-02 09:19:09 +10001594
Alex Deucherf376b942010-08-05 21:21:16 -04001595 /* init i2c buses */
1596 radeon_i2c_init(rdev);
1597
Alex Deucher3c537882010-02-05 04:21:19 -05001598 /* check combios for a valid hardcoded EDID - Sun servers */
1599 if (!rdev->is_atom_bios) {
1600 /* check for hardcoded EDID in BIOS */
1601 radeon_combios_check_hardcoded_edid(rdev);
1602 }
1603
Dave Airliedfee5612009-10-02 09:19:09 +10001604 /* allocate crtcs */
Alex Deucher18917b62010-02-01 16:02:25 -05001605 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606 radeon_crtc_init(rdev->ddev, i);
1607 }
1608
1609 /* okay we should have all the bios connectors */
1610 ret = radeon_setup_enc_conn(rdev->ddev);
1611 if (!ret) {
1612 return ret;
1613 }
Alex Deucherac89af12011-05-22 13:20:36 -04001614
Alex Deucher3fa47d92012-01-20 14:56:39 -05001615 /* init dig PHYs, disp eng pll */
1616 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001617 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001618 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001619 }
Alex Deucherac89af12011-05-22 13:20:36 -04001620
Alex Deucherd4877cf2009-12-04 16:56:37 -05001621 /* initialize hpd */
1622 radeon_hpd_init(rdev);
Dave Airlie38651672010-03-30 05:34:13 +00001623
Alex Deucher07839862012-05-14 16:52:29 +02001624 /* setup afmt */
1625 radeon_afmt_init(rdev);
1626
Dave Airlie38651672010-03-30 05:34:13 +00001627 radeon_fbdev_init(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001628 drm_kms_helper_poll_init(rdev->ddev);
1629
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001630 if (rdev->pm.dpm_enabled) {
1631 /* do dpm late init */
1632 ret = radeon_pm_late_init(rdev);
1633 if (ret) {
1634 rdev->pm.dpm_enabled = false;
1635 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1636 }
1637 /* set the dpm state for PX since there won't be
1638 * a modeset to call this.
1639 */
1640 radeon_pm_compute_clocks(rdev);
1641 }
1642
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001643 return 0;
1644}
1645
1646void radeon_modeset_fini(struct radeon_device *rdev)
1647{
Dave Airlie38651672010-03-30 05:34:13 +00001648 radeon_fbdev_fini(rdev);
Alex Deucher3c537882010-02-05 04:21:19 -05001649 kfree(rdev->mode_info.bios_hardcoded_edid);
1650
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001651 if (rdev->mode_info.mode_config_initialized) {
Alex Deucher07839862012-05-14 16:52:29 +02001652 radeon_afmt_fini(rdev);
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001653 drm_kms_helper_poll_fini(rdev->ddev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001654 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655 drm_mode_config_cleanup(rdev->ddev);
1656 rdev->mode_info.mode_config_initialized = false;
1657 }
Alex Deucherf376b942010-08-05 21:21:16 -04001658 /* free i2c buses */
1659 radeon_i2c_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660}
1661
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001662static bool is_hdtv_mode(const struct drm_display_mode *mode)
Alex Deucher039ed2d2010-08-20 11:57:19 -04001663{
1664 /* try and guess if this is a tv or a monitor */
1665 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1666 (mode->vdisplay == 576) || /* 576p */
1667 (mode->vdisplay == 720) || /* 720p */
1668 (mode->vdisplay == 1080)) /* 1080p */
1669 return true;
1670 else
1671 return false;
1672}
1673
Jerome Glissec93bb852009-07-13 21:04:08 +02001674bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001675 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +02001676 struct drm_display_mode *adjusted_mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001677{
Jerome Glissec93bb852009-07-13 21:04:08 +02001678 struct drm_device *dev = crtc->dev;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001679 struct radeon_device *rdev = dev->dev_private;
Jerome Glissec93bb852009-07-13 21:04:08 +02001680 struct drm_encoder *encoder;
1681 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1682 struct radeon_encoder *radeon_encoder;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001683 struct drm_connector *connector;
1684 struct radeon_connector *radeon_connector;
Jerome Glissec93bb852009-07-13 21:04:08 +02001685 bool first = true;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001686 u32 src_v = 1, dst_v = 1;
1687 u32 src_h = 1, dst_h = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001688
Alex Deucher5b1714d2010-08-03 19:59:20 -04001689 radeon_crtc->h_border = 0;
1690 radeon_crtc->v_border = 0;
1691
Jerome Glissec93bb852009-07-13 21:04:08 +02001692 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001693 if (encoder->crtc != crtc)
1694 continue;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001695 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5b1714d2010-08-03 19:59:20 -04001696 connector = radeon_get_connector_for_encoder(encoder);
1697 radeon_connector = to_radeon_connector(connector);
1698
Jerome Glissec93bb852009-07-13 21:04:08 +02001699 if (first) {
Alex Deucher80297e82009-11-12 14:55:14 -05001700 /* set scaling */
1701 if (radeon_encoder->rmx_type == RMX_OFF)
1702 radeon_crtc->rmx_type = RMX_OFF;
1703 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1704 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1705 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1706 else
1707 radeon_crtc->rmx_type = RMX_OFF;
1708 /* copy native mode */
Jerome Glissec93bb852009-07-13 21:04:08 +02001709 memcpy(&radeon_crtc->native_mode,
Alex Deucher80297e82009-11-12 14:55:14 -05001710 &radeon_encoder->native_mode,
Alex Deucherde2103e2009-10-09 15:14:30 -04001711 sizeof(struct drm_display_mode));
Alex Deucherff32a592010-09-07 13:26:39 -04001712 src_v = crtc->mode.vdisplay;
1713 dst_v = radeon_crtc->native_mode.vdisplay;
1714 src_h = crtc->mode.hdisplay;
1715 dst_h = radeon_crtc->native_mode.hdisplay;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001716
1717 /* fix up for overscan on hdmi */
1718 if (ASIC_IS_AVIVO(rdev) &&
Alex Deuchere6db0da2010-09-10 03:19:05 -04001719 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
Alex Deucher5b1714d2010-08-03 19:59:20 -04001720 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1721 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
Alex Deucher039ed2d2010-08-20 11:57:19 -04001722 drm_detect_hdmi_monitor(radeon_connector->edid) &&
1723 is_hdtv_mode(mode)))) {
Marius Gröger5bccf5e2010-09-21 21:30:59 +02001724 if (radeon_encoder->underscan_hborder != 0)
1725 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1726 else
1727 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1728 if (radeon_encoder->underscan_vborder != 0)
1729 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1730 else
1731 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
Alex Deucher5b1714d2010-08-03 19:59:20 -04001732 radeon_crtc->rmx_type = RMX_FULL;
1733 src_v = crtc->mode.vdisplay;
1734 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1735 src_h = crtc->mode.hdisplay;
1736 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1737 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001738 first = false;
1739 } else {
1740 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1741 /* WARNING: Right now this can't happen but
1742 * in the future we need to check that scaling
Alex Deucherd65d65b2010-08-03 19:58:49 -04001743 * are consistent across different encoder
Jerome Glissec93bb852009-07-13 21:04:08 +02001744 * (ie all encoder can work with the same
1745 * scaling).
1746 */
Alex Deucherd65d65b2010-08-03 19:58:49 -04001747 DRM_ERROR("Scaling not consistent across encoder.\n");
Jerome Glissec93bb852009-07-13 21:04:08 +02001748 return false;
1749 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001750 }
1751 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001752 if (radeon_crtc->rmx_type != RMX_OFF) {
1753 fixed20_12 a, b;
Alex Deucherd65d65b2010-08-03 19:58:49 -04001754 a.full = dfixed_const(src_v);
1755 b.full = dfixed_const(dst_v);
Ben Skeggs68adac52010-04-28 11:46:42 +10001756 radeon_crtc->vsc.full = dfixed_div(a, b);
Alex Deucherd65d65b2010-08-03 19:58:49 -04001757 a.full = dfixed_const(src_h);
1758 b.full = dfixed_const(dst_h);
Ben Skeggs68adac52010-04-28 11:46:42 +10001759 radeon_crtc->hsc.full = dfixed_div(a, b);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001760 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001761 radeon_crtc->vsc.full = dfixed_const(1);
1762 radeon_crtc->hsc.full = dfixed_const(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001763 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001764 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001765}
Mario Kleiner6383cf72010-10-05 19:57:36 -04001766
1767/*
Mario Kleinerd47abc52013-10-30 05:13:07 +01001768 * Retrieve current video scanout position of crtc on a given gpu, and
1769 * an optional accurate timestamp of when query happened.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001770 *
Mario Kleinerf5a80202010-10-23 04:42:17 +02001771 * \param dev Device to query.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001772 * \param crtc Crtc to query.
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001773 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
Mario Kleiner6383cf72010-10-05 19:57:36 -04001774 * \param *vpos Location where vertical scanout position should be stored.
1775 * \param *hpos Location where horizontal scanout position should go.
Mario Kleinerd47abc52013-10-30 05:13:07 +01001776 * \param *stime Target location for timestamp taken immediately before
1777 * scanout position query. Can be NULL to skip timestamp.
1778 * \param *etime Target location for timestamp taken immediately after
1779 * scanout position query. Can be NULL to skip timestamp.
Mario Kleiner6383cf72010-10-05 19:57:36 -04001780 *
1781 * Returns vpos as a positive number while in active scanout area.
1782 * Returns vpos as a negative number inside vblank, counting the number
1783 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1784 * until start of active scanout / end of vblank."
1785 *
1786 * \return Flags, or'ed together as follows:
1787 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001788 * DRM_SCANOUTPOS_VALID = Query successful.
Mario Kleinerf5a80202010-10-23 04:42:17 +02001789 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1790 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
Mario Kleiner6383cf72010-10-05 19:57:36 -04001791 * this flag means that returned position may be offset by a constant but
1792 * unknown small number of scanlines wrt. real scanout position.
1793 *
1794 */
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001795int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, unsigned int flags,
1796 int *vpos, int *hpos, ktime_t *stime, ktime_t *etime)
Mario Kleiner6383cf72010-10-05 19:57:36 -04001797{
1798 u32 stat_crtc = 0, vbl = 0, position = 0;
1799 int vbl_start, vbl_end, vtotal, ret = 0;
1800 bool in_vbl = true;
1801
Mario Kleinerf5a80202010-10-23 04:42:17 +02001802 struct radeon_device *rdev = dev->dev_private;
1803
Mario Kleinerd47abc52013-10-30 05:13:07 +01001804 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1805
1806 /* Get optional system timestamp before query. */
1807 if (stime)
1808 *stime = ktime_get();
1809
Mario Kleiner6383cf72010-10-05 19:57:36 -04001810 if (ASIC_IS_DCE4(rdev)) {
1811 if (crtc == 0) {
1812 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1813 EVERGREEN_CRTC0_REGISTER_OFFSET);
1814 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1815 EVERGREEN_CRTC0_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001816 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001817 }
1818 if (crtc == 1) {
1819 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1820 EVERGREEN_CRTC1_REGISTER_OFFSET);
1821 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1822 EVERGREEN_CRTC1_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001823 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001824 }
1825 if (crtc == 2) {
1826 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1827 EVERGREEN_CRTC2_REGISTER_OFFSET);
1828 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1829 EVERGREEN_CRTC2_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001830 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001831 }
1832 if (crtc == 3) {
1833 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1834 EVERGREEN_CRTC3_REGISTER_OFFSET);
1835 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1836 EVERGREEN_CRTC3_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001837 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001838 }
1839 if (crtc == 4) {
1840 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1841 EVERGREEN_CRTC4_REGISTER_OFFSET);
1842 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1843 EVERGREEN_CRTC4_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001844 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001845 }
1846 if (crtc == 5) {
1847 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1848 EVERGREEN_CRTC5_REGISTER_OFFSET);
1849 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1850 EVERGREEN_CRTC5_REGISTER_OFFSET);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001851 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001852 }
1853 } else if (ASIC_IS_AVIVO(rdev)) {
1854 if (crtc == 0) {
1855 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1856 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001857 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001858 }
1859 if (crtc == 1) {
1860 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1861 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001862 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001863 }
1864 } else {
1865 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1866 if (crtc == 0) {
1867 /* Assume vbl_end == 0, get vbl_start from
1868 * upper 16 bits.
1869 */
1870 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1871 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1872 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1873 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1874 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1875 if (!(stat_crtc & 1))
1876 in_vbl = false;
1877
Mario Kleinerf5a80202010-10-23 04:42:17 +02001878 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001879 }
1880 if (crtc == 1) {
1881 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1882 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1883 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1884 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1885 if (!(stat_crtc & 1))
1886 in_vbl = false;
1887
Mario Kleinerf5a80202010-10-23 04:42:17 +02001888 ret |= DRM_SCANOUTPOS_VALID;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001889 }
1890 }
1891
Mario Kleinerd47abc52013-10-30 05:13:07 +01001892 /* Get optional system timestamp after query. */
1893 if (etime)
1894 *etime = ktime_get();
1895
1896 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1897
Mario Kleiner6383cf72010-10-05 19:57:36 -04001898 /* Decode into vertical and horizontal scanout position. */
1899 *vpos = position & 0x1fff;
1900 *hpos = (position >> 16) & 0x1fff;
1901
1902 /* Valid vblank area boundaries from gpu retrieved? */
1903 if (vbl > 0) {
1904 /* Yes: Decode. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001905 ret |= DRM_SCANOUTPOS_ACCURATE;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001906 vbl_start = vbl & 0x1fff;
1907 vbl_end = (vbl >> 16) & 0x1fff;
1908 }
1909 else {
1910 /* No: Fake something reasonable which gives at least ok results. */
Mario Kleinerf5a80202010-10-23 04:42:17 +02001911 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001912 vbl_end = 0;
1913 }
1914
1915 /* Test scanout position against vblank region. */
1916 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1917 in_vbl = false;
1918
1919 /* Check if inside vblank area and apply corrective offsets:
1920 * vpos will then be >=0 in video scanout area, but negative
1921 * within vblank area, counting down the number of lines until
1922 * start of scanout.
1923 */
1924
1925 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1926 if (in_vbl && (*vpos >= vbl_start)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001927 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001928 *vpos = *vpos - vtotal;
1929 }
1930
1931 /* Correct for shifted end of vbl at vbl_end. */
1932 *vpos = *vpos - vbl_end;
1933
1934 /* In vblank? */
1935 if (in_vbl)
Mario Kleinerf5a80202010-10-23 04:42:17 +02001936 ret |= DRM_SCANOUTPOS_INVBL;
Mario Kleiner6383cf72010-10-05 19:57:36 -04001937
Ville Syrjälä8072bfa2013-10-28 21:22:52 +02001938 /* Is vpos outside nominal vblank area, but less than
1939 * 1/100 of a frame height away from start of vblank?
1940 * If so, assume this isn't a massively delayed vblank
1941 * interrupt, but a vblank interrupt that fired a few
1942 * microseconds before true start of vblank. Compensate
1943 * by adding a full frame duration to the final timestamp.
1944 * Happens, e.g., on ATI R500, R600.
1945 *
1946 * We only do this if DRM_CALLED_FROM_VBLIRQ.
1947 */
1948 if ((flags & DRM_CALLED_FROM_VBLIRQ) && !in_vbl) {
1949 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
1950 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
1951
1952 if (vbl_start - *vpos < vtotal / 100) {
1953 *vpos -= vtotal;
1954
1955 /* Signal this correction as "applied". */
1956 ret |= 0x8;
1957 }
1958 }
1959
Mario Kleiner6383cf72010-10-05 19:57:36 -04001960 return ret;
1961}