blob: 9e975d8884496aa61a84fe237cabaeb01726b1b0 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#ifndef __OCRDMA_SLI_H__
29#define __OCRDMA_SLI_H__
30
31#define Bit(_b) (1 << (_b))
32
33#define OCRDMA_GEN1_FAMILY 0xB
34#define OCRDMA_GEN2_FAMILY 0x2
35
36#define OCRDMA_SUBSYS_ROCE 10
37enum {
38 OCRDMA_CMD_QUERY_CONFIG = 1,
39 OCRDMA_CMD_ALLOC_PD,
40 OCRDMA_CMD_DEALLOC_PD,
41
42 OCRDMA_CMD_CREATE_AH_TBL,
43 OCRDMA_CMD_DELETE_AH_TBL,
44
45 OCRDMA_CMD_CREATE_QP,
46 OCRDMA_CMD_QUERY_QP,
47 OCRDMA_CMD_MODIFY_QP,
48 OCRDMA_CMD_DELETE_QP,
49
50 OCRDMA_CMD_RSVD1,
51 OCRDMA_CMD_ALLOC_LKEY,
52 OCRDMA_CMD_DEALLOC_LKEY,
53 OCRDMA_CMD_REGISTER_NSMR,
54 OCRDMA_CMD_REREGISTER_NSMR,
55 OCRDMA_CMD_REGISTER_NSMR_CONT,
56 OCRDMA_CMD_QUERY_NSMR,
57 OCRDMA_CMD_ALLOC_MW,
58 OCRDMA_CMD_QUERY_MW,
59
60 OCRDMA_CMD_CREATE_SRQ,
61 OCRDMA_CMD_QUERY_SRQ,
62 OCRDMA_CMD_MODIFY_SRQ,
63 OCRDMA_CMD_DELETE_SRQ,
64
65 OCRDMA_CMD_ATTACH_MCAST,
66 OCRDMA_CMD_DETACH_MCAST,
67
68 OCRDMA_CMD_MAX
69};
70
71#define OCRDMA_SUBSYS_COMMON 1
72enum {
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +053073 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1 = 5,
Parav Panditfe2caef2012-03-21 04:09:06 +053074 OCRDMA_CMD_CREATE_CQ = 12,
75 OCRDMA_CMD_CREATE_EQ = 13,
76 OCRDMA_CMD_CREATE_MQ = 21,
77 OCRDMA_CMD_GET_FW_VER = 35,
78 OCRDMA_CMD_DELETE_MQ = 53,
79 OCRDMA_CMD_DELETE_CQ = 54,
80 OCRDMA_CMD_DELETE_EQ = 55,
81 OCRDMA_CMD_GET_FW_CONFIG = 58,
82 OCRDMA_CMD_CREATE_MQ_EXT = 90
83};
84
85enum {
86 QTYPE_EQ = 1,
87 QTYPE_CQ = 2,
88 QTYPE_MCCQ = 3
89};
90
91#define OCRDMA_MAX_SGID (8)
92
93#define OCRDMA_MAX_QP 2048
94#define OCRDMA_MAX_CQ 2048
Naresh Gottumukkalac43e9ab2013-08-26 15:27:46 +053095#define OCRDMA_MAX_STAG 8192
Parav Panditfe2caef2012-03-21 04:09:06 +053096
97enum {
98 OCRDMA_DB_RQ_OFFSET = 0xE0,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +053099 OCRDMA_DB_GEN2_RQ_OFFSET = 0x100,
Parav Panditfe2caef2012-03-21 04:09:06 +0530100 OCRDMA_DB_SQ_OFFSET = 0x60,
101 OCRDMA_DB_GEN2_SQ_OFFSET = 0x1C0,
102 OCRDMA_DB_SRQ_OFFSET = OCRDMA_DB_RQ_OFFSET,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530103 OCRDMA_DB_GEN2_SRQ_OFFSET = OCRDMA_DB_GEN2_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530104 OCRDMA_DB_CQ_OFFSET = 0x120,
105 OCRDMA_DB_EQ_OFFSET = OCRDMA_DB_CQ_OFFSET,
106 OCRDMA_DB_MQ_OFFSET = 0x140
107};
108
109#define OCRDMA_DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
110#define OCRDMA_DB_CQ_RING_ID_EXT_MASK 0x0C00 /* bits 10-11 of qid at 12-11 */
111/* qid #2 msbits at 12-11 */
112#define OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT 0x1
113#define OCRDMA_DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
114/* Rearm bit */
115#define OCRDMA_DB_CQ_REARM_SHIFT (29) /* bit 29 */
116/* solicited bit */
117#define OCRDMA_DB_CQ_SOLICIT_SHIFT (31) /* bit 31 */
118
119#define OCRDMA_EQ_ID_MASK 0x1FF /* bits 0 - 8 */
120#define OCRDMA_EQ_ID_EXT_MASK 0x3e00 /* bits 9-13 */
121#define OCRDMA_EQ_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 at 11-15 */
122
123/* Clear the interrupt for this eq */
124#define OCRDMA_EQ_CLR_SHIFT (9) /* bit 9 */
125/* Must be 1 */
126#define OCRDMA_EQ_TYPE_SHIFT (10) /* bit 10 */
127/* Number of event entries processed */
128#define OCRDMA_NUM_EQE_SHIFT (16) /* bits 16 - 28 */
129/* Rearm bit */
130#define OCRDMA_REARM_SHIFT (29) /* bit 29 */
131
132#define OCRDMA_MQ_ID_MASK 0x7FF /* bits 0 - 10 */
133/* Number of entries posted */
134#define OCRDMA_MQ_NUM_MQE_SHIFT (16) /* bits 16 - 29 */
135
136#define OCRDMA_MIN_HPAGE_SIZE (4096)
137
138#define OCRDMA_MIN_Q_PAGE_SIZE (4096)
139#define OCRDMA_MAX_Q_PAGES (8)
140
141/*
142# 0: 4K Bytes
143# 1: 8K Bytes
144# 2: 16K Bytes
145# 3: 32K Bytes
146# 4: 64K Bytes
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530147# 5: 128K Bytes
148# 6: 256K Bytes
149# 7: 512K Bytes
Parav Panditfe2caef2012-03-21 04:09:06 +0530150*/
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530151#define OCRDMA_MAX_Q_PAGE_SIZE_CNT (8)
Parav Panditfe2caef2012-03-21 04:09:06 +0530152#define OCRDMA_Q_PAGE_BASE_SIZE (OCRDMA_MIN_Q_PAGE_SIZE * OCRDMA_MAX_Q_PAGES)
153
154#define MAX_OCRDMA_QP_PAGES (8)
155#define OCRDMA_MAX_WQE_MEM_SIZE (MAX_OCRDMA_QP_PAGES * OCRDMA_MIN_HQ_PAGE_SIZE)
156
157#define OCRDMA_CREATE_CQ_MAX_PAGES (4)
158#define OCRDMA_DPP_CQE_SIZE (4)
159
160#define OCRDMA_GEN2_MAX_CQE 1024
161#define OCRDMA_GEN2_CQ_PAGE_SIZE 4096
162#define OCRDMA_GEN2_WQE_SIZE 256
163#define OCRDMA_MAX_CQE 4095
164#define OCRDMA_CQ_PAGE_SIZE 16384
165#define OCRDMA_WQE_SIZE 128
166#define OCRDMA_WQE_STRIDE 8
167#define OCRDMA_WQE_ALIGN_BYTES 16
168
169#define MAX_OCRDMA_SRQ_PAGES MAX_OCRDMA_QP_PAGES
170
171enum {
172 OCRDMA_MCH_OPCODE_SHIFT = 0,
173 OCRDMA_MCH_OPCODE_MASK = 0xFF,
174 OCRDMA_MCH_SUBSYS_SHIFT = 8,
175 OCRDMA_MCH_SUBSYS_MASK = 0xFF00
176};
177
178/* mailbox cmd header */
179struct ocrdma_mbx_hdr {
180 u32 subsys_op;
181 u32 timeout; /* in seconds */
182 u32 cmd_len;
183 u32 rsvd_version;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530184};
Parav Panditfe2caef2012-03-21 04:09:06 +0530185
186enum {
187 OCRDMA_MBX_RSP_OPCODE_SHIFT = 0,
188 OCRDMA_MBX_RSP_OPCODE_MASK = 0xFF,
189 OCRDMA_MBX_RSP_SUBSYS_SHIFT = 8,
190 OCRDMA_MBX_RSP_SUBSYS_MASK = 0xFF << OCRDMA_MBX_RSP_SUBSYS_SHIFT,
191
192 OCRDMA_MBX_RSP_STATUS_SHIFT = 0,
193 OCRDMA_MBX_RSP_STATUS_MASK = 0xFF,
194 OCRDMA_MBX_RSP_ASTATUS_SHIFT = 8,
195 OCRDMA_MBX_RSP_ASTATUS_MASK = 0xFF << OCRDMA_MBX_RSP_ASTATUS_SHIFT
196};
197
198/* mailbox cmd response */
199struct ocrdma_mbx_rsp {
200 u32 subsys_op;
201 u32 status;
202 u32 rsp_len;
203 u32 add_rsp_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530204};
Parav Panditfe2caef2012-03-21 04:09:06 +0530205
206enum {
207 OCRDMA_MQE_EMBEDDED = 1,
208 OCRDMA_MQE_NONEMBEDDED = 0
209};
210
211struct ocrdma_mqe_sge {
212 u32 pa_lo;
213 u32 pa_hi;
214 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530215};
Parav Panditfe2caef2012-03-21 04:09:06 +0530216
217enum {
218 OCRDMA_MQE_HDR_EMB_SHIFT = 0,
219 OCRDMA_MQE_HDR_EMB_MASK = Bit(0),
220 OCRDMA_MQE_HDR_SGE_CNT_SHIFT = 3,
221 OCRDMA_MQE_HDR_SGE_CNT_MASK = 0x1F << OCRDMA_MQE_HDR_SGE_CNT_SHIFT,
222 OCRDMA_MQE_HDR_SPECIAL_SHIFT = 24,
223 OCRDMA_MQE_HDR_SPECIAL_MASK = 0xFF << OCRDMA_MQE_HDR_SPECIAL_SHIFT
224};
225
226struct ocrdma_mqe_hdr {
227 u32 spcl_sge_cnt_emb;
228 u32 pyld_len;
229 u32 tag_lo;
230 u32 tag_hi;
231 u32 rsvd3;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530232};
Parav Panditfe2caef2012-03-21 04:09:06 +0530233
234struct ocrdma_mqe_emb_cmd {
235 struct ocrdma_mbx_hdr mch;
236 u8 pyld[220];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530237};
Parav Panditfe2caef2012-03-21 04:09:06 +0530238
239struct ocrdma_mqe {
240 struct ocrdma_mqe_hdr hdr;
241 union {
242 struct ocrdma_mqe_emb_cmd emb_req;
243 struct {
244 struct ocrdma_mqe_sge sge[19];
245 } nonemb_req;
246 u8 cmd[236];
247 struct ocrdma_mbx_rsp rsp;
248 } u;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530249};
Parav Panditfe2caef2012-03-21 04:09:06 +0530250
251#define OCRDMA_EQ_LEN 4096
252#define OCRDMA_MQ_CQ_LEN 256
253#define OCRDMA_MQ_LEN 128
254
255#define PAGE_SHIFT_4K 12
256#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
257
258/* Returns number of pages spanned by the data starting at the given addr */
259#define PAGES_4K_SPANNED(_address, size) \
260 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
261 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
262
263struct ocrdma_delete_q_req {
264 struct ocrdma_mbx_hdr req;
265 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530266};
Parav Panditfe2caef2012-03-21 04:09:06 +0530267
268struct ocrdma_pa {
269 u32 lo;
270 u32 hi;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530271};
Parav Panditfe2caef2012-03-21 04:09:06 +0530272
273#define MAX_OCRDMA_EQ_PAGES (8)
274struct ocrdma_create_eq_req {
275 struct ocrdma_mbx_hdr req;
276 u32 num_pages;
277 u32 valid;
278 u32 cnt;
279 u32 delay;
280 u32 rsvd;
281 struct ocrdma_pa pa[MAX_OCRDMA_EQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530282};
Parav Panditfe2caef2012-03-21 04:09:06 +0530283
284enum {
285 OCRDMA_CREATE_EQ_VALID = Bit(29),
286 OCRDMA_CREATE_EQ_CNT_SHIFT = 26,
287 OCRDMA_CREATE_CQ_DELAY_SHIFT = 13,
288};
289
290struct ocrdma_create_eq_rsp {
291 struct ocrdma_mbx_rsp rsp;
292 u32 vector_eqid;
293};
294
295#define OCRDMA_EQ_MINOR_OTHER (0x1)
296
297enum {
298 OCRDMA_MCQE_STATUS_SHIFT = 0,
299 OCRDMA_MCQE_STATUS_MASK = 0xFFFF,
300 OCRDMA_MCQE_ESTATUS_SHIFT = 16,
301 OCRDMA_MCQE_ESTATUS_MASK = 0xFFFF << OCRDMA_MCQE_ESTATUS_SHIFT,
302 OCRDMA_MCQE_CONS_SHIFT = 27,
303 OCRDMA_MCQE_CONS_MASK = Bit(27),
304 OCRDMA_MCQE_CMPL_SHIFT = 28,
305 OCRDMA_MCQE_CMPL_MASK = Bit(28),
306 OCRDMA_MCQE_AE_SHIFT = 30,
307 OCRDMA_MCQE_AE_MASK = Bit(30),
308 OCRDMA_MCQE_VALID_SHIFT = 31,
309 OCRDMA_MCQE_VALID_MASK = Bit(31)
310};
311
312struct ocrdma_mcqe {
313 u32 status;
314 u32 tag_lo;
315 u32 tag_hi;
316 u32 valid_ae_cmpl_cons;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530317};
Parav Panditfe2caef2012-03-21 04:09:06 +0530318
319enum {
320 OCRDMA_AE_MCQE_QPVALID = Bit(31),
321 OCRDMA_AE_MCQE_QPID_MASK = 0xFFFF,
322
323 OCRDMA_AE_MCQE_CQVALID = Bit(31),
324 OCRDMA_AE_MCQE_CQID_MASK = 0xFFFF,
325 OCRDMA_AE_MCQE_VALID = Bit(31),
326 OCRDMA_AE_MCQE_AE = Bit(30),
327 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT = 16,
328 OCRDMA_AE_MCQE_EVENT_TYPE_MASK =
329 0xFF << OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT,
330 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT = 8,
331 OCRDMA_AE_MCQE_EVENT_CODE_MASK =
332 0xFF << OCRDMA_AE_MCQE_EVENT_CODE_SHIFT
333};
334struct ocrdma_ae_mcqe {
335 u32 qpvalid_qpid;
336 u32 cqvalid_cqid;
337 u32 evt_tag;
338 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530339};
Parav Panditfe2caef2012-03-21 04:09:06 +0530340
341enum {
342 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT = 16,
343 OCRDMA_AE_MPA_MCQE_REQ_ID_MASK = 0xFFFF <<
344 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT,
345
346 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT = 8,
347 OCRDMA_AE_MPA_MCQE_EVENT_CODE_MASK = 0xFF <<
348 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT,
349 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT = 16,
350 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_MASK = 0xFF <<
351 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT,
352 OCRDMA_AE_MPA_MCQE_EVENT_AE_SHIFT = 30,
353 OCRDMA_AE_MPA_MCQE_EVENT_AE_MASK = Bit(30),
354 OCRDMA_AE_MPA_MCQE_EVENT_VALID_SHIFT = 31,
355 OCRDMA_AE_MPA_MCQE_EVENT_VALID_MASK = Bit(31)
356};
357
358struct ocrdma_ae_mpa_mcqe {
359 u32 req_id;
360 u32 w1;
361 u32 w2;
362 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530363};
Parav Panditfe2caef2012-03-21 04:09:06 +0530364
365enum {
366 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_SHIFT = 0,
367 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_MASK = 0xFFFF,
368 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT = 16,
369 OCRDMA_AE_QP_MCQE_QP_ID_MASK = 0xFFFF <<
370 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT,
371
372 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT = 8,
373 OCRDMA_AE_QP_MCQE_EVENT_CODE_MASK = 0xFF <<
374 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT,
375 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT = 16,
376 OCRDMA_AE_QP_MCQE_EVENT_TYPE_MASK = 0xFF <<
377 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT,
378 OCRDMA_AE_QP_MCQE_EVENT_AE_SHIFT = 30,
379 OCRDMA_AE_QP_MCQE_EVENT_AE_MASK = Bit(30),
380 OCRDMA_AE_QP_MCQE_EVENT_VALID_SHIFT = 31,
381 OCRDMA_AE_QP_MCQE_EVENT_VALID_MASK = Bit(31)
382};
383
384struct ocrdma_ae_qp_mcqe {
385 u32 qp_id_state;
386 u32 w1;
387 u32 w2;
388 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530389};
Parav Panditfe2caef2012-03-21 04:09:06 +0530390
391#define OCRDMA_ASYNC_EVE_CODE 0x14
392
393enum OCRDMA_ASYNC_EVENT_TYPE {
394 OCRDMA_CQ_ERROR = 0x00,
395 OCRDMA_CQ_OVERRUN_ERROR = 0x01,
396 OCRDMA_CQ_QPCAT_ERROR = 0x02,
397 OCRDMA_QP_ACCESS_ERROR = 0x03,
398 OCRDMA_QP_COMM_EST_EVENT = 0x04,
399 OCRDMA_SQ_DRAINED_EVENT = 0x05,
400 OCRDMA_DEVICE_FATAL_EVENT = 0x08,
401 OCRDMA_SRQCAT_ERROR = 0x0E,
402 OCRDMA_SRQ_LIMIT_EVENT = 0x0F,
403 OCRDMA_QP_LAST_WQE_EVENT = 0x10
404};
405
406/* mailbox command request and responses */
407enum {
408 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT = 2,
409 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK = Bit(2),
410 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT = 3,
411 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK = Bit(3),
412 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT = 8,
413 OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK = 0xFFFFFF <<
414 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT,
415
416 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT = 16,
417 OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK = 0xFFFF <<
418 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT,
419 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT = 8,
420 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK = 0xFF <<
421 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT,
422
423 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT = 0,
424 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK = 0xFFFF,
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +0530425 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT = 16,
426 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK = 0xFFFF <<
427 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT,
Parav Panditfe2caef2012-03-21 04:09:06 +0530428
429 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT = 0,
430 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK = 0xFFFF,
431 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT = 16,
432 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK = 0xFFFF <<
433 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT,
434
435 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET = 24,
436 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK = 0xFF <<
437 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET,
438 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET = 16,
439 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK = 0xFF <<
440 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET,
441 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET = 0,
442 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_MASK = 0xFFFF <<
443 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET,
444
445 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET = 16,
446 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK = 0xFFFF <<
447 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET,
448 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET = 0,
449 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_MASK = 0xFFFF <<
450 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET,
451
452 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET = 16,
453 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK = 0xFFFF <<
454 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET,
455 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET = 0,
456 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_MASK = 0xFFFF <<
457 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET,
458
459 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET = 0,
460 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_MASK = 0xFFFF <<
461 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET,
462
463 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET = 16,
464 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_MASK = 0xFFFF <<
465 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET,
466 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET = 0,
467 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK = 0xFFFF <<
Mahesh Vardhamanaiah07bb5422012-06-08 21:25:52 +0530468 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530469
470 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET = 16,
471 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK = 0xFFFF <<
472 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET,
473 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET = 0,
474 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK = 0xFFFF <<
475 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET,
476
477 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET = 16,
478 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_MASK = 0xFFFF <<
479 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET,
480 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET = 0,
481 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK = 0xFFFF <<
482 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET,
483};
484
485struct ocrdma_mbx_query_config {
486 struct ocrdma_mqe_hdr hdr;
487 struct ocrdma_mbx_rsp rsp;
488 u32 qp_srq_cq_ird_ord;
489 u32 max_pd_ca_ack_delay;
490 u32 max_write_send_sge;
491 u32 max_ird_ord_per_qp;
492 u32 max_shared_ird_ord;
493 u32 max_mr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530494 u32 max_mr_size_lo;
495 u32 max_mr_size_hi;
Parav Panditfe2caef2012-03-21 04:09:06 +0530496 u32 max_num_mr_pbl;
497 u32 max_mw;
498 u32 max_fmr;
499 u32 max_pages_per_frmr;
500 u32 max_mcast_group;
501 u32 max_mcast_qp_attach;
502 u32 max_total_mcast_qp_attach;
503 u32 wqe_rqe_stride_max_dpp_cqs;
504 u32 max_srq_rpir_qps;
505 u32 max_dpp_pds_credits;
506 u32 max_dpp_credits_pds_per_pd;
507 u32 max_wqes_rqes_per_q;
508 u32 max_cq_cqes_per_cq;
509 u32 max_srq_rqe_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530510};
Parav Panditfe2caef2012-03-21 04:09:06 +0530511
512struct ocrdma_fw_ver_rsp {
513 struct ocrdma_mqe_hdr hdr;
514 struct ocrdma_mbx_rsp rsp;
515
516 u8 running_ver[32];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530517};
Parav Panditfe2caef2012-03-21 04:09:06 +0530518
519struct ocrdma_fw_conf_rsp {
520 struct ocrdma_mqe_hdr hdr;
521 struct ocrdma_mbx_rsp rsp;
522
523 u32 config_num;
524 u32 asic_revision;
525 u32 phy_port;
526 u32 fn_mode;
527 struct {
528 u32 mode;
529 u32 nic_wqid_base;
530 u32 nic_wq_tot;
531 u32 prot_wqid_base;
532 u32 prot_wq_tot;
533 u32 prot_rqid_base;
534 u32 prot_rqid_tot;
535 u32 rsvd[6];
536 } ulp[2];
537 u32 fn_capabilities;
538 u32 rsvd1;
539 u32 rsvd2;
540 u32 base_eqid;
541 u32 max_eq;
542
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530543};
Parav Panditfe2caef2012-03-21 04:09:06 +0530544
545enum {
546 OCRDMA_FN_MODE_RDMA = 0x4
547};
548
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +0530549struct ocrdma_get_link_speed_rsp {
550 struct ocrdma_mqe_hdr hdr;
551 struct ocrdma_mbx_rsp rsp;
552
553 u8 pt_port_num;
554 u8 link_duplex;
555 u8 phys_port_speed;
556 u8 phys_port_fault;
557 u16 rsvd1;
558 u16 qos_lnk_speed;
559 u8 logical_lnk_status;
560 u8 rsvd2[3];
561};
562
563enum {
564 OCRDMA_PHYS_LINK_SPEED_ZERO = 0x0,
565 OCRDMA_PHYS_LINK_SPEED_10MBPS = 0x1,
566 OCRDMA_PHYS_LINK_SPEED_100MBPS = 0x2,
567 OCRDMA_PHYS_LINK_SPEED_1GBPS = 0x3,
568 OCRDMA_PHYS_LINK_SPEED_10GBPS = 0x4,
569 OCRDMA_PHYS_LINK_SPEED_20GBPS = 0x5,
570 OCRDMA_PHYS_LINK_SPEED_25GBPS = 0x6,
571 OCRDMA_PHYS_LINK_SPEED_40GBPS = 0x7,
572 OCRDMA_PHYS_LINK_SPEED_100GBPS = 0x8
573};
574
Parav Panditfe2caef2012-03-21 04:09:06 +0530575enum {
576 OCRDMA_CREATE_CQ_VER2 = 2,
Naresh Gottumukkalacffce992013-08-26 15:27:44 +0530577 OCRDMA_CREATE_CQ_VER3 = 3,
Parav Panditfe2caef2012-03-21 04:09:06 +0530578
579 OCRDMA_CREATE_CQ_PAGE_CNT_MASK = 0xFFFF,
580 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT = 16,
581 OCRDMA_CREATE_CQ_PAGE_SIZE_MASK = 0xFF,
582
583 OCRDMA_CREATE_CQ_COALESCWM_SHIFT = 12,
584 OCRDMA_CREATE_CQ_COALESCWM_MASK = Bit(13) | Bit(12),
585 OCRDMA_CREATE_CQ_FLAGS_NODELAY = Bit(14),
586 OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID = Bit(15),
587
588 OCRDMA_CREATE_CQ_EQ_ID_MASK = 0xFFFF,
589 OCRDMA_CREATE_CQ_CQE_COUNT_MASK = 0xFFFF
590};
591
592enum {
593 OCRDMA_CREATE_CQ_VER0 = 0,
594 OCRDMA_CREATE_CQ_DPP = 1,
595 OCRDMA_CREATE_CQ_TYPE_SHIFT = 24,
596 OCRDMA_CREATE_CQ_EQID_SHIFT = 22,
597
598 OCRDMA_CREATE_CQ_CNT_SHIFT = 27,
599 OCRDMA_CREATE_CQ_FLAGS_VALID = Bit(29),
600 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE = Bit(31),
601 OCRDMA_CREATE_CQ_DEF_FLAGS = OCRDMA_CREATE_CQ_FLAGS_VALID |
602 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE |
603 OCRDMA_CREATE_CQ_FLAGS_NODELAY
604};
605
606struct ocrdma_create_cq_cmd {
607 struct ocrdma_mbx_hdr req;
608 u32 pgsz_pgcnt;
609 u32 ev_cnt_flags;
610 u32 eqn;
Naresh Gottumukkalacffce992013-08-26 15:27:44 +0530611 u16 cqe_count;
612 u16 pd_id;
Parav Panditfe2caef2012-03-21 04:09:06 +0530613 u32 rsvd6;
614 struct ocrdma_pa pa[OCRDMA_CREATE_CQ_MAX_PAGES];
615};
616
617struct ocrdma_create_cq {
618 struct ocrdma_mqe_hdr hdr;
619 struct ocrdma_create_cq_cmd cmd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530620};
Parav Panditfe2caef2012-03-21 04:09:06 +0530621
622enum {
623 OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK = 0xFFFF
624};
625
626struct ocrdma_create_cq_cmd_rsp {
627 struct ocrdma_mbx_rsp rsp;
628 u32 cq_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530629};
Parav Panditfe2caef2012-03-21 04:09:06 +0530630
631struct ocrdma_create_cq_rsp {
632 struct ocrdma_mqe_hdr hdr;
633 struct ocrdma_create_cq_cmd_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530634};
Parav Panditfe2caef2012-03-21 04:09:06 +0530635
636enum {
637 OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT = 22,
638 OCRDMA_CREATE_MQ_CQ_ID_SHIFT = 16,
639 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT = 16,
640 OCRDMA_CREATE_MQ_VALID = Bit(31),
641 OCRDMA_CREATE_MQ_ASYNC_CQ_VALID = Bit(0)
642};
643
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000644struct ocrdma_create_mq_req {
645 struct ocrdma_mbx_hdr req;
Parav Panditfe2caef2012-03-21 04:09:06 +0530646 u32 cqid_pages;
647 u32 async_event_bitmap;
648 u32 async_cqid_ringsize;
649 u32 valid;
650 u32 async_cqid_valid;
651 u32 rsvd;
652 struct ocrdma_pa pa[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530653};
Parav Panditfe2caef2012-03-21 04:09:06 +0530654
Parav Panditfe2caef2012-03-21 04:09:06 +0530655struct ocrdma_create_mq_rsp {
656 struct ocrdma_mbx_rsp rsp;
657 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530658};
Parav Panditfe2caef2012-03-21 04:09:06 +0530659
660enum {
661 OCRDMA_DESTROY_CQ_QID_SHIFT = 0,
662 OCRDMA_DESTROY_CQ_QID_MASK = 0xFFFF,
663 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT = 16,
664 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_MASK = 0xFFFF <<
665 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT
666};
667
668struct ocrdma_destroy_cq {
669 struct ocrdma_mqe_hdr hdr;
670 struct ocrdma_mbx_hdr req;
671
672 u32 bypass_flush_qid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530673};
Parav Panditfe2caef2012-03-21 04:09:06 +0530674
675struct ocrdma_destroy_cq_rsp {
676 struct ocrdma_mqe_hdr hdr;
677 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530678};
Parav Panditfe2caef2012-03-21 04:09:06 +0530679
680enum {
681 OCRDMA_QPT_GSI = 1,
682 OCRDMA_QPT_RC = 2,
683 OCRDMA_QPT_UD = 4,
684};
685
686enum {
687 OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT = 0,
688 OCRDMA_CREATE_QP_REQ_PD_ID_MASK = 0xFFFF,
689 OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT = 16,
690 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT = 19,
691 OCRDMA_CREATE_QP_REQ_QPT_SHIFT = 29,
692 OCRDMA_CREATE_QP_REQ_QPT_MASK = Bit(31) | Bit(30) | Bit(29),
693
694 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT = 0,
695 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK = 0xFFFF,
696 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT = 16,
697 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK = 0xFFFF <<
698 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT,
699
700 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT = 0,
701 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK = 0xFFFF,
702 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT = 16,
703 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK = 0xFFFF <<
704 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT,
705
706 OCRDMA_CREATE_QP_REQ_FMR_EN_SHIFT = 0,
707 OCRDMA_CREATE_QP_REQ_FMR_EN_MASK = Bit(0),
708 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_SHIFT = 1,
709 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK = Bit(1),
710 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_SHIFT = 2,
711 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK = Bit(2),
712 OCRDMA_CREATE_QP_REQ_INB_WREN_SHIFT = 3,
713 OCRDMA_CREATE_QP_REQ_INB_WREN_MASK = Bit(3),
714 OCRDMA_CREATE_QP_REQ_INB_RDEN_SHIFT = 4,
715 OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK = Bit(4),
716 OCRDMA_CREATE_QP_REQ_USE_SRQ_SHIFT = 5,
717 OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK = Bit(5),
718 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_SHIFT = 6,
719 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_MASK = Bit(6),
720 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_SHIFT = 7,
721 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK = Bit(7),
722 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_SHIFT = 8,
723 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_MASK = Bit(8),
724 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT = 16,
725 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK = 0xFFFF <<
726 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT,
727
728 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT = 0,
729 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK = 0xFFFF,
730 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT = 16,
731 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK = 0xFFFF <<
732 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT,
733
734 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT = 0,
735 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK = 0xFFFF,
736 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT = 16,
737 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK = 0xFFFF <<
738 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT,
739
740 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT = 0,
741 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK = 0xFFFF,
742 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT = 16,
743 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK = 0xFFFF <<
744 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT,
745
746 OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT = 0,
747 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK = 0xFFFF,
748 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT = 16,
749 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK = 0xFFFF <<
750 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT,
751
752 OCRDMA_CREATE_QP_REQ_DPP_CQPID_SHIFT = 0,
753 OCRDMA_CREATE_QP_REQ_DPP_CQPID_MASK = 0xFFFF,
754 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT = 16,
755 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_MASK = 0xFFFF <<
756 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT
757};
758
759enum {
760 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT = 16,
761 OCRDMA_CREATE_QP_RSP_DPP_PAGE_SHIFT = 1
762};
763
764#define MAX_OCRDMA_IRD_PAGES 4
765
766enum ocrdma_qp_flags {
767 OCRDMA_QP_MW_BIND = 1,
768 OCRDMA_QP_LKEY0 = (1 << 1),
769 OCRDMA_QP_FAST_REG = (1 << 2),
770 OCRDMA_QP_INB_RD = (1 << 6),
771 OCRDMA_QP_INB_WR = (1 << 7),
772};
773
774enum ocrdma_qp_state {
775 OCRDMA_QPS_RST = 0,
776 OCRDMA_QPS_INIT = 1,
777 OCRDMA_QPS_RTR = 2,
778 OCRDMA_QPS_RTS = 3,
779 OCRDMA_QPS_SQE = 4,
780 OCRDMA_QPS_SQ_DRAINING = 5,
781 OCRDMA_QPS_ERR = 6,
782 OCRDMA_QPS_SQD = 7
783};
784
785struct ocrdma_create_qp_req {
786 struct ocrdma_mqe_hdr hdr;
787 struct ocrdma_mbx_hdr req;
788
789 u32 type_pgsz_pdn;
790 u32 max_wqe_rqe;
791 u32 max_sge_send_write;
792 u32 max_sge_recv_flags;
793 u32 max_ord_ird;
794 u32 num_wq_rq_pages;
795 u32 wqe_rqe_size;
796 u32 wq_rq_cqid;
797 struct ocrdma_pa wq_addr[MAX_OCRDMA_QP_PAGES];
798 struct ocrdma_pa rq_addr[MAX_OCRDMA_QP_PAGES];
799 u32 dpp_credits_cqid;
800 u32 rpir_lkey;
801 struct ocrdma_pa ird_addr[MAX_OCRDMA_IRD_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530802};
Parav Panditfe2caef2012-03-21 04:09:06 +0530803
804enum {
805 OCRDMA_CREATE_QP_RSP_QP_ID_SHIFT = 0,
806 OCRDMA_CREATE_QP_RSP_QP_ID_MASK = 0xFFFF,
807
808 OCRDMA_CREATE_QP_RSP_MAX_RQE_SHIFT = 0,
809 OCRDMA_CREATE_QP_RSP_MAX_RQE_MASK = 0xFFFF,
810 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT = 16,
811 OCRDMA_CREATE_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
812 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT,
813
814 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_SHIFT = 0,
815 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_MASK = 0xFFFF,
816 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT = 16,
817 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_MASK = 0xFFFF <<
818 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT,
819
820 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT = 16,
821 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_MASK = 0xFFFF <<
822 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT,
823
824 OCRDMA_CREATE_QP_RSP_MAX_IRD_SHIFT = 0,
825 OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK = 0xFFFF,
826 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT = 16,
827 OCRDMA_CREATE_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
828 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT,
829
830 OCRDMA_CREATE_QP_RSP_RQ_ID_SHIFT = 0,
831 OCRDMA_CREATE_QP_RSP_RQ_ID_MASK = 0xFFFF,
832 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT = 16,
833 OCRDMA_CREATE_QP_RSP_SQ_ID_MASK = 0xFFFF <<
834 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT,
835
836 OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK = Bit(0),
837 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT = 1,
838 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK = 0x7FFF <<
839 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT,
840 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT = 16,
841 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK = 0xFFFF <<
842 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT,
843};
844
845struct ocrdma_create_qp_rsp {
846 struct ocrdma_mqe_hdr hdr;
847 struct ocrdma_mbx_rsp rsp;
848
849 u32 qp_id;
850 u32 max_wqe_rqe;
851 u32 max_sge_send_write;
852 u32 max_sge_recv;
853 u32 max_ord_ird;
854 u32 sq_rq_id;
855 u32 dpp_response;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530856};
Parav Panditfe2caef2012-03-21 04:09:06 +0530857
858struct ocrdma_destroy_qp {
859 struct ocrdma_mqe_hdr hdr;
860 struct ocrdma_mbx_hdr req;
861 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530862};
Parav Panditfe2caef2012-03-21 04:09:06 +0530863
864struct ocrdma_destroy_qp_rsp {
865 struct ocrdma_mqe_hdr hdr;
866 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530867};
Parav Panditfe2caef2012-03-21 04:09:06 +0530868
869enum {
870 OCRDMA_MODIFY_QP_ID_SHIFT = 0,
871 OCRDMA_MODIFY_QP_ID_MASK = 0xFFFF,
872
873 OCRDMA_QP_PARA_QPS_VALID = Bit(0),
874 OCRDMA_QP_PARA_SQD_ASYNC_VALID = Bit(1),
875 OCRDMA_QP_PARA_PKEY_VALID = Bit(2),
876 OCRDMA_QP_PARA_QKEY_VALID = Bit(3),
877 OCRDMA_QP_PARA_PMTU_VALID = Bit(4),
878 OCRDMA_QP_PARA_ACK_TO_VALID = Bit(5),
879 OCRDMA_QP_PARA_RETRY_CNT_VALID = Bit(6),
880 OCRDMA_QP_PARA_RRC_VALID = Bit(7),
881 OCRDMA_QP_PARA_RQPSN_VALID = Bit(8),
882 OCRDMA_QP_PARA_MAX_IRD_VALID = Bit(9),
883 OCRDMA_QP_PARA_MAX_ORD_VALID = Bit(10),
884 OCRDMA_QP_PARA_RNT_VALID = Bit(11),
885 OCRDMA_QP_PARA_SQPSN_VALID = Bit(12),
886 OCRDMA_QP_PARA_DST_QPN_VALID = Bit(13),
887 OCRDMA_QP_PARA_MAX_WQE_VALID = Bit(14),
888 OCRDMA_QP_PARA_MAX_RQE_VALID = Bit(15),
889 OCRDMA_QP_PARA_SGE_SEND_VALID = Bit(16),
890 OCRDMA_QP_PARA_SGE_RECV_VALID = Bit(17),
891 OCRDMA_QP_PARA_SGE_WR_VALID = Bit(18),
892 OCRDMA_QP_PARA_INB_RDEN_VALID = Bit(19),
893 OCRDMA_QP_PARA_INB_WREN_VALID = Bit(20),
894 OCRDMA_QP_PARA_FLOW_LBL_VALID = Bit(21),
895 OCRDMA_QP_PARA_BIND_EN_VALID = Bit(22),
896 OCRDMA_QP_PARA_ZLKEY_EN_VALID = Bit(23),
897 OCRDMA_QP_PARA_FMR_EN_VALID = Bit(24),
898 OCRDMA_QP_PARA_INBAT_EN_VALID = Bit(25),
899 OCRDMA_QP_PARA_VLAN_EN_VALID = Bit(26),
900
901 OCRDMA_MODIFY_QP_FLAGS_RD = Bit(0),
902 OCRDMA_MODIFY_QP_FLAGS_WR = Bit(1),
903 OCRDMA_MODIFY_QP_FLAGS_SEND = Bit(2),
904 OCRDMA_MODIFY_QP_FLAGS_ATOMIC = Bit(3)
905};
906
907enum {
908 OCRDMA_QP_PARAMS_SRQ_ID_SHIFT = 0,
909 OCRDMA_QP_PARAMS_SRQ_ID_MASK = 0xFFFF,
910
911 OCRDMA_QP_PARAMS_MAX_RQE_SHIFT = 0,
912 OCRDMA_QP_PARAMS_MAX_RQE_MASK = 0xFFFF,
913 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT = 16,
914 OCRDMA_QP_PARAMS_MAX_WQE_MASK = 0xFFFF <<
915 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT,
916
917 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_SHIFT = 0,
918 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_MASK = 0xFFFF,
919 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT = 16,
920 OCRDMA_QP_PARAMS_MAX_SGE_SEND_MASK = 0xFFFF <<
921 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT,
922
923 OCRDMA_QP_PARAMS_FLAGS_FMR_EN = Bit(0),
924 OCRDMA_QP_PARAMS_FLAGS_LKEY_0_EN = Bit(1),
925 OCRDMA_QP_PARAMS_FLAGS_BIND_MW_EN = Bit(2),
926 OCRDMA_QP_PARAMS_FLAGS_INBWR_EN = Bit(3),
927 OCRDMA_QP_PARAMS_FLAGS_INBRD_EN = Bit(4),
928 OCRDMA_QP_PARAMS_STATE_SHIFT = 5,
929 OCRDMA_QP_PARAMS_STATE_MASK = Bit(5) | Bit(6) | Bit(7),
930 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC = Bit(8),
931 OCRDMA_QP_PARAMS_FLAGS_INB_ATEN = Bit(9),
932 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT = 16,
933 OCRDMA_QP_PARAMS_MAX_SGE_RECV_MASK = 0xFFFF <<
934 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT,
935
936 OCRDMA_QP_PARAMS_MAX_IRD_SHIFT = 0,
937 OCRDMA_QP_PARAMS_MAX_IRD_MASK = 0xFFFF,
938 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT = 16,
939 OCRDMA_QP_PARAMS_MAX_ORD_MASK = 0xFFFF <<
940 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT,
941
942 OCRDMA_QP_PARAMS_RQ_CQID_SHIFT = 0,
943 OCRDMA_QP_PARAMS_RQ_CQID_MASK = 0xFFFF,
944 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT = 16,
945 OCRDMA_QP_PARAMS_WQ_CQID_MASK = 0xFFFF <<
946 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT,
947
948 OCRDMA_QP_PARAMS_RQ_PSN_SHIFT = 0,
949 OCRDMA_QP_PARAMS_RQ_PSN_MASK = 0xFFFFFF,
950 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT = 24,
951 OCRDMA_QP_PARAMS_HOP_LMT_MASK = 0xFF <<
952 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT,
953
954 OCRDMA_QP_PARAMS_SQ_PSN_SHIFT = 0,
955 OCRDMA_QP_PARAMS_SQ_PSN_MASK = 0xFFFFFF,
956 OCRDMA_QP_PARAMS_TCLASS_SHIFT = 24,
957 OCRDMA_QP_PARAMS_TCLASS_MASK = 0xFF <<
958 OCRDMA_QP_PARAMS_TCLASS_SHIFT,
959
960 OCRDMA_QP_PARAMS_DEST_QPN_SHIFT = 0,
961 OCRDMA_QP_PARAMS_DEST_QPN_MASK = 0xFFFFFF,
962 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT = 24,
963 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK = 0x7 <<
964 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT,
965 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT = 27,
966 OCRDMA_QP_PARAMS_ACK_TIMEOUT_MASK = 0x1F <<
967 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT,
968
969 OCRDMA_QP_PARAMS_PKEY_IDNEX_SHIFT = 0,
970 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK = 0xFFFF,
971 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT = 18,
972 OCRDMA_QP_PARAMS_PATH_MTU_MASK = 0x3FFF <<
973 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT,
974
975 OCRDMA_QP_PARAMS_FLOW_LABEL_SHIFT = 0,
976 OCRDMA_QP_PARAMS_FLOW_LABEL_MASK = 0xFFFFF,
977 OCRDMA_QP_PARAMS_SL_SHIFT = 20,
978 OCRDMA_QP_PARAMS_SL_MASK = 0xF <<
979 OCRDMA_QP_PARAMS_SL_SHIFT,
980 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT = 24,
981 OCRDMA_QP_PARAMS_RETRY_CNT_MASK = 0x7 <<
982 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT,
983 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT = 27,
984 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK = 0x1F <<
985 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT,
986
987 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_SHIFT = 0,
988 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_MASK = 0xFFFF,
989 OCRDMA_QP_PARAMS_VLAN_SHIFT = 16,
990 OCRDMA_QP_PARAMS_VLAN_MASK = 0xFFFF <<
991 OCRDMA_QP_PARAMS_VLAN_SHIFT
992};
993
994struct ocrdma_qp_params {
995 u32 id;
996 u32 max_wqe_rqe;
997 u32 max_sge_send_write;
998 u32 max_sge_recv_flags;
999 u32 max_ord_ird;
1000 u32 wq_rq_cqid;
1001 u32 hop_lmt_rq_psn;
1002 u32 tclass_sq_psn;
1003 u32 ack_to_rnr_rtc_dest_qpn;
1004 u32 path_mtu_pkey_indx;
1005 u32 rnt_rc_sl_fl;
1006 u8 sgid[16];
1007 u8 dgid[16];
1008 u32 dmac_b0_to_b3;
1009 u32 vlan_dmac_b4_to_b5;
1010 u32 qkey;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301011};
Parav Panditfe2caef2012-03-21 04:09:06 +05301012
1013
1014struct ocrdma_modify_qp {
1015 struct ocrdma_mqe_hdr hdr;
1016 struct ocrdma_mbx_hdr req;
1017
1018 struct ocrdma_qp_params params;
1019 u32 flags;
1020 u32 rdma_flags;
1021 u32 num_outstanding_atomic_rd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301022};
Parav Panditfe2caef2012-03-21 04:09:06 +05301023
1024enum {
1025 OCRDMA_MODIFY_QP_RSP_MAX_RQE_SHIFT = 0,
1026 OCRDMA_MODIFY_QP_RSP_MAX_RQE_MASK = 0xFFFF,
1027 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT = 16,
1028 OCRDMA_MODIFY_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
1029 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT,
1030
1031 OCRDMA_MODIFY_QP_RSP_MAX_IRD_SHIFT = 0,
1032 OCRDMA_MODIFY_QP_RSP_MAX_IRD_MASK = 0xFFFF,
1033 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT = 16,
1034 OCRDMA_MODIFY_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
1035 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT
1036};
1037struct ocrdma_modify_qp_rsp {
1038 struct ocrdma_mqe_hdr hdr;
1039 struct ocrdma_mbx_rsp rsp;
1040
1041 u32 max_wqe_rqe;
1042 u32 max_ord_ird;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301043};
Parav Panditfe2caef2012-03-21 04:09:06 +05301044
1045struct ocrdma_query_qp {
1046 struct ocrdma_mqe_hdr hdr;
1047 struct ocrdma_mbx_hdr req;
1048
1049#define OCRDMA_QUERY_UP_QP_ID_SHIFT 0
1050#define OCRDMA_QUERY_UP_QP_ID_MASK 0xFFFFFF
1051 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301052};
Parav Panditfe2caef2012-03-21 04:09:06 +05301053
1054struct ocrdma_query_qp_rsp {
1055 struct ocrdma_mqe_hdr hdr;
1056 struct ocrdma_mbx_rsp rsp;
1057 struct ocrdma_qp_params params;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301058};
Parav Panditfe2caef2012-03-21 04:09:06 +05301059
1060enum {
1061 OCRDMA_CREATE_SRQ_PD_ID_SHIFT = 0,
1062 OCRDMA_CREATE_SRQ_PD_ID_MASK = 0xFFFF,
1063 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT = 16,
1064 OCRDMA_CREATE_SRQ_PG_SZ_MASK = 0x3 <<
1065 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT,
1066
1067 OCRDMA_CREATE_SRQ_MAX_RQE_SHIFT = 0,
1068 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT = 16,
1069 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_MASK = 0xFFFF <<
1070 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT,
1071
1072 OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT = 0,
1073 OCRDMA_CREATE_SRQ_RQE_SIZE_MASK = 0xFFFF,
1074 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT = 16,
1075 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_MASK = 0xFFFF <<
1076 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT
1077};
1078
1079struct ocrdma_create_srq {
1080 struct ocrdma_mqe_hdr hdr;
1081 struct ocrdma_mbx_hdr req;
1082
1083 u32 pgsz_pdid;
1084 u32 max_sge_rqe;
1085 u32 pages_rqe_sz;
1086 struct ocrdma_pa rq_addr[MAX_OCRDMA_SRQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301087};
Parav Panditfe2caef2012-03-21 04:09:06 +05301088
1089enum {
1090 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_SHIFT = 0,
1091 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_MASK = 0xFFFFFF,
1092
1093 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT = 0,
1094 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK = 0xFFFF,
1095 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT = 16,
1096 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK = 0xFFFF <<
1097 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT
1098};
1099
1100struct ocrdma_create_srq_rsp {
1101 struct ocrdma_mqe_hdr hdr;
1102 struct ocrdma_mbx_rsp rsp;
1103
1104 u32 id;
1105 u32 max_sge_rqe_allocated;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301106};
Parav Panditfe2caef2012-03-21 04:09:06 +05301107
1108enum {
1109 OCRDMA_MODIFY_SRQ_ID_SHIFT = 0,
1110 OCRDMA_MODIFY_SRQ_ID_MASK = 0xFFFFFF,
1111
1112 OCRDMA_MODIFY_SRQ_MAX_RQE_SHIFT = 0,
1113 OCRDMA_MODIFY_SRQ_MAX_RQE_MASK = 0xFFFF,
1114 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT = 16,
1115 OCRDMA_MODIFY_SRQ__LIMIT_MASK = 0xFFFF <<
1116 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT
1117};
1118
1119struct ocrdma_modify_srq {
1120 struct ocrdma_mqe_hdr hdr;
1121 struct ocrdma_mbx_rsp rep;
1122
1123 u32 id;
1124 u32 limit_max_rqe;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301125};
Parav Panditfe2caef2012-03-21 04:09:06 +05301126
1127enum {
1128 OCRDMA_QUERY_SRQ_ID_SHIFT = 0,
1129 OCRDMA_QUERY_SRQ_ID_MASK = 0xFFFFFF
1130};
1131
1132struct ocrdma_query_srq {
1133 struct ocrdma_mqe_hdr hdr;
1134 struct ocrdma_mbx_rsp req;
1135
1136 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301137};
Parav Panditfe2caef2012-03-21 04:09:06 +05301138
1139enum {
1140 OCRDMA_QUERY_SRQ_RSP_PD_ID_SHIFT = 0,
1141 OCRDMA_QUERY_SRQ_RSP_PD_ID_MASK = 0xFFFF,
1142 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT = 16,
1143 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_MASK = 0xFFFF <<
1144 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT,
1145
1146 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_SHIFT = 0,
1147 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK = 0xFFFF,
1148 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT = 16,
1149 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_MASK = 0xFFFF <<
1150 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT
1151};
1152
1153struct ocrdma_query_srq_rsp {
1154 struct ocrdma_mqe_hdr hdr;
1155 struct ocrdma_mbx_rsp req;
1156
1157 u32 max_rqe_pdid;
1158 u32 srq_lmt_max_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301159};
Parav Panditfe2caef2012-03-21 04:09:06 +05301160
1161enum {
1162 OCRDMA_DESTROY_SRQ_ID_SHIFT = 0,
1163 OCRDMA_DESTROY_SRQ_ID_MASK = 0xFFFFFF
1164};
1165
1166struct ocrdma_destroy_srq {
1167 struct ocrdma_mqe_hdr hdr;
1168 struct ocrdma_mbx_rsp req;
1169
1170 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301171};
Parav Panditfe2caef2012-03-21 04:09:06 +05301172
1173enum {
1174 OCRDMA_ALLOC_PD_ENABLE_DPP = BIT(16),
1175 OCRDMA_PD_MAX_DPP_ENABLED_QP = 8,
1176 OCRDMA_DPP_PAGE_SIZE = 4096
1177};
1178
1179struct ocrdma_alloc_pd {
1180 struct ocrdma_mqe_hdr hdr;
1181 struct ocrdma_mbx_hdr req;
1182 u32 enable_dpp_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301183};
Parav Panditfe2caef2012-03-21 04:09:06 +05301184
1185enum {
1186 OCRDMA_ALLOC_PD_RSP_DPP = Bit(16),
1187 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT = 20,
1188 OCRDMA_ALLOC_PD_RSP_PDID_MASK = 0xFFFF,
1189};
1190
1191struct ocrdma_alloc_pd_rsp {
1192 struct ocrdma_mqe_hdr hdr;
1193 struct ocrdma_mbx_rsp rsp;
1194 u32 dpp_page_pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301195};
Parav Panditfe2caef2012-03-21 04:09:06 +05301196
1197struct ocrdma_dealloc_pd {
1198 struct ocrdma_mqe_hdr hdr;
1199 struct ocrdma_mbx_hdr req;
1200 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301201};
Parav Panditfe2caef2012-03-21 04:09:06 +05301202
1203struct ocrdma_dealloc_pd_rsp {
1204 struct ocrdma_mqe_hdr hdr;
1205 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301206};
Parav Panditfe2caef2012-03-21 04:09:06 +05301207
1208enum {
1209 OCRDMA_ADDR_CHECK_ENABLE = 1,
1210 OCRDMA_ADDR_CHECK_DISABLE = 0
1211};
1212
1213enum {
1214 OCRDMA_ALLOC_LKEY_PD_ID_SHIFT = 0,
1215 OCRDMA_ALLOC_LKEY_PD_ID_MASK = 0xFFFF,
1216
1217 OCRDMA_ALLOC_LKEY_ADDR_CHECK_SHIFT = 0,
1218 OCRDMA_ALLOC_LKEY_ADDR_CHECK_MASK = Bit(0),
1219 OCRDMA_ALLOC_LKEY_FMR_SHIFT = 1,
1220 OCRDMA_ALLOC_LKEY_FMR_MASK = Bit(1),
1221 OCRDMA_ALLOC_LKEY_REMOTE_INV_SHIFT = 2,
1222 OCRDMA_ALLOC_LKEY_REMOTE_INV_MASK = Bit(2),
1223 OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT = 3,
1224 OCRDMA_ALLOC_LKEY_REMOTE_WR_MASK = Bit(3),
1225 OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT = 4,
1226 OCRDMA_ALLOC_LKEY_REMOTE_RD_MASK = Bit(4),
1227 OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT = 5,
1228 OCRDMA_ALLOC_LKEY_LOCAL_WR_MASK = Bit(5),
1229 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_MASK = Bit(6),
1230 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT = 6,
1231 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT = 16,
1232 OCRDMA_ALLOC_LKEY_PBL_SIZE_MASK = 0xFFFF <<
1233 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT
1234};
1235
1236struct ocrdma_alloc_lkey {
1237 struct ocrdma_mqe_hdr hdr;
1238 struct ocrdma_mbx_hdr req;
1239
1240 u32 pdid;
1241 u32 pbl_sz_flags;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301242};
Parav Panditfe2caef2012-03-21 04:09:06 +05301243
1244struct ocrdma_alloc_lkey_rsp {
1245 struct ocrdma_mqe_hdr hdr;
1246 struct ocrdma_mbx_rsp rsp;
1247
1248 u32 lrkey;
1249 u32 num_pbl_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301250};
Parav Panditfe2caef2012-03-21 04:09:06 +05301251
1252struct ocrdma_dealloc_lkey {
1253 struct ocrdma_mqe_hdr hdr;
1254 struct ocrdma_mbx_hdr req;
1255
1256 u32 lkey;
1257 u32 rsvd_frmr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301258};
Parav Panditfe2caef2012-03-21 04:09:06 +05301259
1260struct ocrdma_dealloc_lkey_rsp {
1261 struct ocrdma_mqe_hdr hdr;
1262 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301263};
Parav Panditfe2caef2012-03-21 04:09:06 +05301264
1265#define MAX_OCRDMA_NSMR_PBL (u32)22
1266#define MAX_OCRDMA_PBL_SIZE 65536
1267#define MAX_OCRDMA_PBL_PER_LKEY 32767
1268
1269enum {
1270 OCRDMA_REG_NSMR_LRKEY_INDEX_SHIFT = 0,
1271 OCRDMA_REG_NSMR_LRKEY_INDEX_MASK = 0xFFFFFF,
1272 OCRDMA_REG_NSMR_LRKEY_SHIFT = 24,
1273 OCRDMA_REG_NSMR_LRKEY_MASK = 0xFF <<
1274 OCRDMA_REG_NSMR_LRKEY_SHIFT,
1275
1276 OCRDMA_REG_NSMR_PD_ID_SHIFT = 0,
1277 OCRDMA_REG_NSMR_PD_ID_MASK = 0xFFFF,
1278 OCRDMA_REG_NSMR_NUM_PBL_SHIFT = 16,
1279 OCRDMA_REG_NSMR_NUM_PBL_MASK = 0xFFFF <<
1280 OCRDMA_REG_NSMR_NUM_PBL_SHIFT,
1281
1282 OCRDMA_REG_NSMR_PBE_SIZE_SHIFT = 0,
1283 OCRDMA_REG_NSMR_PBE_SIZE_MASK = 0xFFFF,
1284 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT = 16,
1285 OCRDMA_REG_NSMR_HPAGE_SIZE_MASK = 0xFF <<
1286 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT,
1287 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT = 24,
1288 OCRDMA_REG_NSMR_BIND_MEMWIN_MASK = Bit(24),
1289 OCRDMA_REG_NSMR_ZB_SHIFT = 25,
1290 OCRDMA_REG_NSMR_ZB_SHIFT_MASK = Bit(25),
1291 OCRDMA_REG_NSMR_REMOTE_INV_SHIFT = 26,
1292 OCRDMA_REG_NSMR_REMOTE_INV_MASK = Bit(26),
1293 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT = 27,
1294 OCRDMA_REG_NSMR_REMOTE_WR_MASK = Bit(27),
1295 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT = 28,
1296 OCRDMA_REG_NSMR_REMOTE_RD_MASK = Bit(28),
1297 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT = 29,
1298 OCRDMA_REG_NSMR_LOCAL_WR_MASK = Bit(29),
1299 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT = 30,
1300 OCRDMA_REG_NSMR_REMOTE_ATOMIC_MASK = Bit(30),
1301 OCRDMA_REG_NSMR_LAST_SHIFT = 31,
1302 OCRDMA_REG_NSMR_LAST_MASK = Bit(31)
1303};
1304
1305struct ocrdma_reg_nsmr {
1306 struct ocrdma_mqe_hdr hdr;
1307 struct ocrdma_mbx_hdr cmd;
1308
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301309 u32 fr_mr;
Parav Panditfe2caef2012-03-21 04:09:06 +05301310 u32 num_pbl_pdid;
1311 u32 flags_hpage_pbe_sz;
1312 u32 totlen_low;
1313 u32 totlen_high;
1314 u32 fbo_low;
1315 u32 fbo_high;
1316 u32 va_loaddr;
1317 u32 va_hiaddr;
1318 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301319};
Parav Panditfe2caef2012-03-21 04:09:06 +05301320
1321enum {
1322 OCRDMA_REG_NSMR_CONT_PBL_SHIFT = 0,
1323 OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK = 0xFFFF,
1324 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT = 16,
1325 OCRDMA_REG_NSMR_CONT_NUM_PBL_MASK = 0xFFFF <<
1326 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT,
1327
1328 OCRDMA_REG_NSMR_CONT_LAST_SHIFT = 31,
1329 OCRDMA_REG_NSMR_CONT_LAST_MASK = Bit(31)
1330};
1331
1332struct ocrdma_reg_nsmr_cont {
1333 struct ocrdma_mqe_hdr hdr;
1334 struct ocrdma_mbx_hdr cmd;
1335
1336 u32 lrkey;
1337 u32 num_pbl_offset;
1338 u32 last;
1339
1340 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +05301341};
Parav Panditfe2caef2012-03-21 04:09:06 +05301342
1343struct ocrdma_pbe {
1344 u32 pa_hi;
1345 u32 pa_lo;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301346};
Parav Panditfe2caef2012-03-21 04:09:06 +05301347
1348enum {
1349 OCRDMA_REG_NSMR_RSP_NUM_PBL_SHIFT = 16,
1350 OCRDMA_REG_NSMR_RSP_NUM_PBL_MASK = 0xFFFF0000
1351};
1352struct ocrdma_reg_nsmr_rsp {
1353 struct ocrdma_mqe_hdr hdr;
1354 struct ocrdma_mbx_rsp rsp;
1355
1356 u32 lrkey;
1357 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301358};
Parav Panditfe2caef2012-03-21 04:09:06 +05301359
1360enum {
1361 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_SHIFT = 0,
1362 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_MASK = 0xFFFFFF,
1363 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT = 24,
1364 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_MASK = 0xFF <<
1365 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT,
1366
1367 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT = 16,
1368 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_MASK = 0xFFFF <<
1369 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT
1370};
1371
1372struct ocrdma_reg_nsmr_cont_rsp {
1373 struct ocrdma_mqe_hdr hdr;
1374 struct ocrdma_mbx_rsp rsp;
1375
1376 u32 lrkey_key_index;
1377 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301378};
Parav Panditfe2caef2012-03-21 04:09:06 +05301379
1380enum {
1381 OCRDMA_ALLOC_MW_PD_ID_SHIFT = 0,
1382 OCRDMA_ALLOC_MW_PD_ID_MASK = 0xFFFF
1383};
1384
1385struct ocrdma_alloc_mw {
1386 struct ocrdma_mqe_hdr hdr;
1387 struct ocrdma_mbx_hdr req;
1388
1389 u32 pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301390};
Parav Panditfe2caef2012-03-21 04:09:06 +05301391
1392enum {
1393 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_SHIFT = 0,
1394 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_MASK = 0xFFFFFF
1395};
1396
1397struct ocrdma_alloc_mw_rsp {
1398 struct ocrdma_mqe_hdr hdr;
1399 struct ocrdma_mbx_rsp rsp;
1400
1401 u32 lrkey_index;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301402};
Parav Panditfe2caef2012-03-21 04:09:06 +05301403
1404struct ocrdma_attach_mcast {
1405 struct ocrdma_mqe_hdr hdr;
1406 struct ocrdma_mbx_hdr req;
1407 u32 qp_id;
1408 u8 mgid[16];
1409 u32 mac_b0_to_b3;
1410 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301411};
Parav Panditfe2caef2012-03-21 04:09:06 +05301412
1413struct ocrdma_attach_mcast_rsp {
1414 struct ocrdma_mqe_hdr hdr;
1415 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301416};
Parav Panditfe2caef2012-03-21 04:09:06 +05301417
1418struct ocrdma_detach_mcast {
1419 struct ocrdma_mqe_hdr hdr;
1420 struct ocrdma_mbx_hdr req;
1421 u32 qp_id;
1422 u8 mgid[16];
1423 u32 mac_b0_to_b3;
1424 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301425};
Parav Panditfe2caef2012-03-21 04:09:06 +05301426
1427struct ocrdma_detach_mcast_rsp {
1428 struct ocrdma_mqe_hdr hdr;
1429 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301430};
Parav Panditfe2caef2012-03-21 04:09:06 +05301431
1432enum {
1433 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT = 19,
1434 OCRDMA_CREATE_AH_NUM_PAGES_MASK = 0xF <<
1435 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT,
1436
1437 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT = 16,
1438 OCRDMA_CREATE_AH_PAGE_SIZE_MASK = 0x7 <<
1439 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT,
1440
1441 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT = 23,
1442 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK = 0x1FF <<
1443 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT,
1444};
1445
1446#define OCRDMA_AH_TBL_PAGES 8
1447
1448struct ocrdma_create_ah_tbl {
1449 struct ocrdma_mqe_hdr hdr;
1450 struct ocrdma_mbx_hdr req;
1451
1452 u32 ah_conf;
1453 struct ocrdma_pa tbl_addr[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301454};
Parav Panditfe2caef2012-03-21 04:09:06 +05301455
1456struct ocrdma_create_ah_tbl_rsp {
1457 struct ocrdma_mqe_hdr hdr;
1458 struct ocrdma_mbx_rsp rsp;
1459 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301460};
Parav Panditfe2caef2012-03-21 04:09:06 +05301461
1462struct ocrdma_delete_ah_tbl {
1463 struct ocrdma_mqe_hdr hdr;
1464 struct ocrdma_mbx_hdr req;
1465 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301466};
Parav Panditfe2caef2012-03-21 04:09:06 +05301467
1468struct ocrdma_delete_ah_tbl_rsp {
1469 struct ocrdma_mqe_hdr hdr;
1470 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301471};
Parav Panditfe2caef2012-03-21 04:09:06 +05301472
1473enum {
1474 OCRDMA_EQE_VALID_SHIFT = 0,
1475 OCRDMA_EQE_VALID_MASK = Bit(0),
1476 OCRDMA_EQE_FOR_CQE_MASK = 0xFFFE,
1477 OCRDMA_EQE_RESOURCE_ID_SHIFT = 16,
1478 OCRDMA_EQE_RESOURCE_ID_MASK = 0xFFFF <<
1479 OCRDMA_EQE_RESOURCE_ID_SHIFT,
1480};
1481
1482struct ocrdma_eqe {
1483 u32 id_valid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301484};
Parav Panditfe2caef2012-03-21 04:09:06 +05301485
1486enum OCRDMA_CQE_STATUS {
1487 OCRDMA_CQE_SUCCESS = 0,
1488 OCRDMA_CQE_LOC_LEN_ERR,
1489 OCRDMA_CQE_LOC_QP_OP_ERR,
1490 OCRDMA_CQE_LOC_EEC_OP_ERR,
1491 OCRDMA_CQE_LOC_PROT_ERR,
1492 OCRDMA_CQE_WR_FLUSH_ERR,
1493 OCRDMA_CQE_MW_BIND_ERR,
1494 OCRDMA_CQE_BAD_RESP_ERR,
1495 OCRDMA_CQE_LOC_ACCESS_ERR,
1496 OCRDMA_CQE_REM_INV_REQ_ERR,
1497 OCRDMA_CQE_REM_ACCESS_ERR,
1498 OCRDMA_CQE_REM_OP_ERR,
1499 OCRDMA_CQE_RETRY_EXC_ERR,
1500 OCRDMA_CQE_RNR_RETRY_EXC_ERR,
1501 OCRDMA_CQE_LOC_RDD_VIOL_ERR,
1502 OCRDMA_CQE_REM_INV_RD_REQ_ERR,
1503 OCRDMA_CQE_REM_ABORT_ERR,
1504 OCRDMA_CQE_INV_EECN_ERR,
1505 OCRDMA_CQE_INV_EEC_STATE_ERR,
1506 OCRDMA_CQE_FATAL_ERR,
1507 OCRDMA_CQE_RESP_TIMEOUT_ERR,
1508 OCRDMA_CQE_GENERAL_ERR
1509};
1510
1511enum {
1512 /* w0 */
1513 OCRDMA_CQE_WQEIDX_SHIFT = 0,
1514 OCRDMA_CQE_WQEIDX_MASK = 0xFFFF,
1515
1516 /* w1 */
1517 OCRDMA_CQE_UD_XFER_LEN_SHIFT = 16,
1518 OCRDMA_CQE_PKEY_SHIFT = 0,
1519 OCRDMA_CQE_PKEY_MASK = 0xFFFF,
1520
1521 /* w2 */
1522 OCRDMA_CQE_QPN_SHIFT = 0,
1523 OCRDMA_CQE_QPN_MASK = 0x0000FFFF,
1524
1525 OCRDMA_CQE_BUFTAG_SHIFT = 16,
1526 OCRDMA_CQE_BUFTAG_MASK = 0xFFFF << OCRDMA_CQE_BUFTAG_SHIFT,
1527
1528 /* w3 */
1529 OCRDMA_CQE_UD_STATUS_SHIFT = 24,
1530 OCRDMA_CQE_UD_STATUS_MASK = 0x7 << OCRDMA_CQE_UD_STATUS_SHIFT,
1531 OCRDMA_CQE_STATUS_SHIFT = 16,
1532 OCRDMA_CQE_STATUS_MASK = 0xFF << OCRDMA_CQE_STATUS_SHIFT,
1533 OCRDMA_CQE_VALID = Bit(31),
1534 OCRDMA_CQE_INVALIDATE = Bit(30),
1535 OCRDMA_CQE_QTYPE = Bit(29),
1536 OCRDMA_CQE_IMM = Bit(28),
1537 OCRDMA_CQE_WRITE_IMM = Bit(27),
1538 OCRDMA_CQE_QTYPE_SQ = 0,
1539 OCRDMA_CQE_QTYPE_RQ = 1,
1540 OCRDMA_CQE_SRCQP_MASK = 0xFFFFFF
1541};
1542
1543struct ocrdma_cqe {
1544 union {
1545 /* w0 to w2 */
1546 struct {
1547 u32 wqeidx;
1548 u32 bytes_xfered;
1549 u32 qpn;
1550 } wq;
1551 struct {
1552 u32 lkey_immdt;
1553 u32 rxlen;
1554 u32 buftag_qpn;
1555 } rq;
1556 struct {
1557 u32 lkey_immdt;
1558 u32 rxlen_pkey;
1559 u32 buftag_qpn;
1560 } ud;
1561 struct {
1562 u32 word_0;
1563 u32 word_1;
1564 u32 qpn;
1565 } cmn;
1566 };
1567 u32 flags_status_srcqpn; /* w3 */
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301568};
Parav Panditfe2caef2012-03-21 04:09:06 +05301569
Parav Panditfe2caef2012-03-21 04:09:06 +05301570struct ocrdma_sge {
1571 u32 addr_hi;
1572 u32 addr_lo;
1573 u32 lrkey;
1574 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301575};
Parav Panditfe2caef2012-03-21 04:09:06 +05301576
1577enum {
1578 OCRDMA_FLAG_SIG = 0x1,
1579 OCRDMA_FLAG_INV = 0x2,
1580 OCRDMA_FLAG_FENCE_L = 0x4,
1581 OCRDMA_FLAG_FENCE_R = 0x8,
1582 OCRDMA_FLAG_SOLICIT = 0x10,
1583 OCRDMA_FLAG_IMM = 0x20,
1584
1585 /* Stag flags */
1586 OCRDMA_LKEY_FLAG_LOCAL_WR = 0x1,
1587 OCRDMA_LKEY_FLAG_REMOTE_RD = 0x2,
1588 OCRDMA_LKEY_FLAG_REMOTE_WR = 0x4,
1589 OCRDMA_LKEY_FLAG_VATO = 0x8,
1590};
1591
1592enum OCRDMA_WQE_OPCODE {
1593 OCRDMA_WRITE = 0x06,
1594 OCRDMA_READ = 0x0C,
1595 OCRDMA_RESV0 = 0x02,
1596 OCRDMA_SEND = 0x00,
1597 OCRDMA_CMP_SWP = 0x14,
1598 OCRDMA_BIND_MW = 0x10,
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301599 OCRDMA_FR_MR = 0x11,
Parav Panditfe2caef2012-03-21 04:09:06 +05301600 OCRDMA_RESV1 = 0x0A,
1601 OCRDMA_LKEY_INV = 0x15,
1602 OCRDMA_FETCH_ADD = 0x13,
1603 OCRDMA_POST_RQ = 0x12
1604};
1605
1606enum {
1607 OCRDMA_TYPE_INLINE = 0x0,
1608 OCRDMA_TYPE_LKEY = 0x1,
1609};
1610
1611enum {
1612 OCRDMA_WQE_OPCODE_SHIFT = 0,
1613 OCRDMA_WQE_OPCODE_MASK = 0x0000001F,
1614 OCRDMA_WQE_FLAGS_SHIFT = 5,
1615 OCRDMA_WQE_TYPE_SHIFT = 16,
1616 OCRDMA_WQE_TYPE_MASK = 0x00030000,
1617 OCRDMA_WQE_SIZE_SHIFT = 18,
1618 OCRDMA_WQE_SIZE_MASK = 0xFF,
1619 OCRDMA_WQE_NXT_WQE_SIZE_SHIFT = 25,
1620
1621 OCRDMA_WQE_LKEY_FLAGS_SHIFT = 0,
1622 OCRDMA_WQE_LKEY_FLAGS_MASK = 0xF
1623};
1624
1625/* header WQE for all the SQ and RQ operations */
1626struct ocrdma_hdr_wqe {
1627 u32 cw;
1628 union {
1629 u32 rsvd_tag;
1630 u32 rsvd_lkey_flags;
1631 };
1632 union {
1633 u32 immdt;
1634 u32 lkey;
1635 };
1636 u32 total_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301637};
Parav Panditfe2caef2012-03-21 04:09:06 +05301638
1639struct ocrdma_ewqe_ud_hdr {
1640 u32 rsvd_dest_qpn;
1641 u32 qkey;
1642 u32 rsvd_ahid;
1643 u32 rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301644};
Parav Panditfe2caef2012-03-21 04:09:06 +05301645
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301646/* extended wqe followed by hdr_wqe for Fast Memory register */
1647struct ocrdma_ewqe_fr {
1648 u32 va_hi;
1649 u32 va_lo;
1650 u32 fbo_hi;
1651 u32 fbo_lo;
1652 u32 size_sge;
1653 u32 num_sges;
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301654 u32 rsvd;
1655 u32 rsvd2;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301656};
1657
Parav Panditfe2caef2012-03-21 04:09:06 +05301658struct ocrdma_eth_basic {
1659 u8 dmac[6];
1660 u8 smac[6];
1661 __be16 eth_type;
1662} __packed;
1663
1664struct ocrdma_eth_vlan {
1665 u8 dmac[6];
1666 u8 smac[6];
1667 __be16 eth_type;
1668 __be16 vlan_tag;
1669#define OCRDMA_ROCE_ETH_TYPE 0x8915
1670 __be16 roce_eth_type;
1671} __packed;
1672
1673struct ocrdma_grh {
1674 __be32 tclass_flow;
1675 __be32 pdid_hoplimit;
1676 u8 sgid[16];
1677 u8 dgid[16];
1678 u16 rsvd;
1679} __packed;
1680
1681#define OCRDMA_AV_VALID Bit(0)
1682#define OCRDMA_AV_VLAN_VALID Bit(1)
1683
1684struct ocrdma_av {
1685 struct ocrdma_eth_vlan eth_hdr;
1686 struct ocrdma_grh grh;
1687 u32 valid;
1688} __packed;
1689
1690#endif /* __OCRDMA_SLI_H__ */