blob: bd46968d8a0798e79a48ca326bb3c62b157e2001 [file] [log] [blame]
Peter Antoine3bbaba02015-07-10 20:13:11 +03001/*
2 * Copyright (c) 2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions: *
10 * The above copyright notice and this permission notice (including the next
11 * paragraph) shall be included in all copies or substantial portions of the
12 * Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
19 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
20 * SOFTWARE.
21 */
22
23#include "intel_mocs.h"
24#include "intel_lrc.h"
25#include "intel_ringbuffer.h"
26
27/* structures required */
28struct drm_i915_mocs_entry {
29 u32 control_value;
30 u16 l3cc_value;
31};
32
33struct drm_i915_mocs_table {
34 u32 size;
35 const struct drm_i915_mocs_entry *table;
36};
37
38/* Defines for the tables (XXX_MOCS_0 - XXX_MOCS_63) */
39#define LE_CACHEABILITY(value) ((value) << 0)
40#define LE_TGT_CACHE(value) ((value) << 2)
41#define LE_LRUM(value) ((value) << 4)
42#define LE_AOM(value) ((value) << 6)
43#define LE_RSC(value) ((value) << 7)
44#define LE_SCC(value) ((value) << 8)
45#define LE_PFM(value) ((value) << 11)
46#define LE_SCF(value) ((value) << 14)
47
48/* Defines for the tables (LNCFMOCS0 - LNCFMOCS31) - two entries per word */
49#define L3_ESC(value) ((value) << 0)
50#define L3_SCC(value) ((value) << 1)
51#define L3_CACHEABILITY(value) ((value) << 4)
52
53/* Helper defines */
54#define GEN9_NUM_MOCS_ENTRIES 62 /* 62 out of 64 - 63 & 64 are reserved. */
55
56/* (e)LLC caching options */
57#define LE_PAGETABLE 0
58#define LE_UC 1
59#define LE_WT 2
60#define LE_WB 3
61
62/* L3 caching options */
63#define L3_DIRECT 0
64#define L3_UC 1
65#define L3_RESERVED 2
66#define L3_WB 3
67
68/* Target cache */
Imre Deake4198992016-07-01 16:40:04 +030069#define LE_TC_PAGETABLE 0
70#define LE_TC_LLC 1
71#define LE_TC_LLC_ELLC 2
72#define LE_TC_LLC_ELLC_ALT 3
Peter Antoine3bbaba02015-07-10 20:13:11 +030073
74/*
75 * MOCS tables
76 *
77 * These are the MOCS tables that are programmed across all the rings.
78 * The control value is programmed to all the rings that support the
79 * MOCS registers. While the l3cc_values are only programmed to the
80 * LNCFCMOCS0 - LNCFCMOCS32 registers.
81 *
82 * These tables are intended to be kept reasonably consistent across
83 * platforms. However some of the fields are not applicable to all of
84 * them.
85 *
86 * Entries not part of the following tables are undefined as far as
87 * userspace is concerned and shouldn't be relied upon. For the time
88 * being they will be implicitly initialized to the strictest caching
89 * configuration (uncached) to guarantee forwards compatibility with
90 * userspace programs written against more recent kernels providing
91 * additional MOCS entries.
92 *
93 * NOTE: These tables MUST start with being uncached and the length
94 * MUST be less than 63 as the last two registers are reserved
95 * by the hardware. These tables are part of the kernel ABI and
96 * may only be updated incrementally by adding entries at the
97 * end.
98 */
99static const struct drm_i915_mocs_entry skylake_mocs_table[] = {
Imre Deak3373ce22016-07-01 17:32:08 +0300100 [I915_MOCS_UNCACHED] = {
101 /* 0x00000009 */
Imre Deake4198992016-07-01 16:40:04 +0300102 .control_value = LE_CACHEABILITY(LE_UC) |
103 LE_TGT_CACHE(LE_TC_LLC_ELLC) |
104 LE_LRUM(0) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
105 LE_PFM(0) | LE_SCF(0),
106
107 /* 0x0010 */
108 .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_UC),
109 },
Imre Deak3373ce22016-07-01 17:32:08 +0300110 [I915_MOCS_PTE] = {
Imre Deake4198992016-07-01 16:40:04 +0300111 /* 0x00000038 */
112 .control_value = LE_CACHEABILITY(LE_PAGETABLE) |
113 LE_TGT_CACHE(LE_TC_LLC_ELLC) |
114 LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
115 LE_PFM(0) | LE_SCF(0),
116 /* 0x0030 */
117 .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
118 },
Imre Deak3373ce22016-07-01 17:32:08 +0300119 [I915_MOCS_CACHED] = {
Imre Deake4198992016-07-01 16:40:04 +0300120 /* 0x0000003b */
121 .control_value = LE_CACHEABILITY(LE_WB) |
122 LE_TGT_CACHE(LE_TC_LLC_ELLC) |
123 LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
124 LE_PFM(0) | LE_SCF(0),
125 /* 0x0030 */
126 .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
127 },
Peter Antoine3bbaba02015-07-10 20:13:11 +0300128};
129
130/* NOTE: the LE_TGT_CACHE is not used on Broxton */
131static const struct drm_i915_mocs_entry broxton_mocs_table[] = {
Imre Deak3373ce22016-07-01 17:32:08 +0300132 [I915_MOCS_UNCACHED] = {
Imre Deake4198992016-07-01 16:40:04 +0300133 /* 0x00000009 */
134 .control_value = LE_CACHEABILITY(LE_UC) |
135 LE_TGT_CACHE(LE_TC_LLC_ELLC) |
136 LE_LRUM(0) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
137 LE_PFM(0) | LE_SCF(0),
138
139 /* 0x0010 */
140 .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_UC),
141 },
Imre Deak3373ce22016-07-01 17:32:08 +0300142 [I915_MOCS_PTE] = {
Imre Deake4198992016-07-01 16:40:04 +0300143 /* 0x00000038 */
144 .control_value = LE_CACHEABILITY(LE_PAGETABLE) |
145 LE_TGT_CACHE(LE_TC_LLC_ELLC) |
146 LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
147 LE_PFM(0) | LE_SCF(0),
148
149 /* 0x0030 */
150 .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
151 },
Imre Deak3373ce22016-07-01 17:32:08 +0300152 [I915_MOCS_CACHED] = {
Imre Deak6bee14ed2016-07-01 16:40:05 +0300153 /* 0x00000039 */
154 .control_value = LE_CACHEABILITY(LE_UC) |
Imre Deake4198992016-07-01 16:40:04 +0300155 LE_TGT_CACHE(LE_TC_LLC_ELLC) |
156 LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
157 LE_PFM(0) | LE_SCF(0),
158
159 /* 0x0030 */
160 .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
161 },
Peter Antoine3bbaba02015-07-10 20:13:11 +0300162};
163
164/**
165 * get_mocs_settings()
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100166 * @dev_priv: i915 device.
Peter Antoine3bbaba02015-07-10 20:13:11 +0300167 * @table: Output table that will be made to point at appropriate
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100168 * MOCS values for the device.
Peter Antoine3bbaba02015-07-10 20:13:11 +0300169 *
170 * This function will return the values of the MOCS table that needs to
171 * be programmed for the platform. It will return the values that need
172 * to be programmed and if they need to be programmed.
173 *
174 * Return: true if there are applicable MOCS settings for the device.
175 */
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100176static bool get_mocs_settings(struct drm_i915_private *dev_priv,
Peter Antoine3bbaba02015-07-10 20:13:11 +0300177 struct drm_i915_mocs_table *table)
178{
179 bool result = false;
180
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100181 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Peter Antoine3bbaba02015-07-10 20:13:11 +0300182 table->size = ARRAY_SIZE(skylake_mocs_table);
183 table->table = skylake_mocs_table;
184 result = true;
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100185 } else if (IS_BROXTON(dev_priv)) {
Peter Antoine3bbaba02015-07-10 20:13:11 +0300186 table->size = ARRAY_SIZE(broxton_mocs_table);
187 table->table = broxton_mocs_table;
188 result = true;
189 } else {
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100190 WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
Peter Antoine3bbaba02015-07-10 20:13:11 +0300191 "Platform that should have a MOCS table does not.\n");
192 }
193
Mika Kuoppala6fc29132016-06-07 17:19:08 +0300194 /* WaDisableSkipCaching:skl,bxt,kbl */
195 if (IS_GEN9(dev_priv)) {
196 int i;
197
198 for (i = 0; i < table->size; i++)
199 if (WARN_ON(table->table[i].l3cc_value &
Dan Carpenter030daa02016-06-13 09:54:22 +0300200 (L3_ESC(1) | L3_SCC(0x7))))
Mika Kuoppala6fc29132016-06-07 17:19:08 +0300201 return false;
202 }
203
Peter Antoine3bbaba02015-07-10 20:13:11 +0300204 return result;
205}
206
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100207static i915_reg_t mocs_register(enum intel_engine_id engine_id, int index)
Ville Syrjäläe6c4c762015-11-05 14:13:53 +0200208{
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100209 switch (engine_id) {
Ville Syrjäläe6c4c762015-11-05 14:13:53 +0200210 case RCS:
211 return GEN9_GFX_MOCS(index);
212 case VCS:
213 return GEN9_MFX0_MOCS(index);
214 case BCS:
215 return GEN9_BLT_MOCS(index);
216 case VECS:
217 return GEN9_VEBOX_MOCS(index);
218 case VCS2:
219 return GEN9_MFX1_MOCS(index);
220 default:
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100221 MISSING_CASE(engine_id);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200222 return INVALID_MMIO_REG;
Ville Syrjäläe6c4c762015-11-05 14:13:53 +0200223 }
224}
225
Peter Antoine3bbaba02015-07-10 20:13:11 +0300226/**
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100227 * intel_mocs_init_engine() - emit the mocs control table
228 * @engine: The engine for whom to emit the registers.
229 *
230 * This function simply emits a MI_LOAD_REGISTER_IMM command for the
231 * given table starting at the given address.
232 *
233 * Return: 0 on success, otherwise the error status.
234 */
235int intel_mocs_init_engine(struct intel_engine_cs *engine)
236{
Chris Wilsonc0336662016-05-06 15:40:21 +0100237 struct drm_i915_private *dev_priv = engine->i915;
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100238 struct drm_i915_mocs_table table;
239 unsigned int index;
240
241 if (!get_mocs_settings(dev_priv, &table))
242 return 0;
243
244 if (WARN_ON(table.size > GEN9_NUM_MOCS_ENTRIES))
245 return -ENODEV;
246
247 for (index = 0; index < table.size; index++)
248 I915_WRITE(mocs_register(engine->id, index),
249 table.table[index].control_value);
250
251 /*
252 * Ok, now set the unused entries to uncached. These entries
253 * are officially undefined and no contract for the contents
254 * and settings is given for these entries.
255 *
256 * Entry 0 in the table is uncached - so we are just writing
257 * that value to all the used entries.
258 */
259 for (; index < GEN9_NUM_MOCS_ENTRIES; index++)
260 I915_WRITE(mocs_register(engine->id, index),
261 table.table[0].control_value);
262
263 return 0;
264}
265
266/**
Peter Antoine3bbaba02015-07-10 20:13:11 +0300267 * emit_mocs_control_table() - emit the mocs control table
268 * @req: Request to set up the MOCS table for.
269 * @table: The values to program into the control regs.
Peter Antoine3bbaba02015-07-10 20:13:11 +0300270 *
271 * This function simply emits a MI_LOAD_REGISTER_IMM command for the
272 * given table starting at the given address.
273 *
274 * Return: 0 on success, otherwise the error status.
275 */
276static int emit_mocs_control_table(struct drm_i915_gem_request *req,
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100277 const struct drm_i915_mocs_table *table)
Peter Antoine3bbaba02015-07-10 20:13:11 +0300278{
279 struct intel_ringbuffer *ringbuf = req->ringbuf;
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100280 enum intel_engine_id engine = req->engine->id;
Peter Antoine3bbaba02015-07-10 20:13:11 +0300281 unsigned int index;
282 int ret;
283
284 if (WARN_ON(table->size > GEN9_NUM_MOCS_ENTRIES))
285 return -ENODEV;
286
Chris Wilson987046a2016-04-28 09:56:46 +0100287 ret = intel_ring_begin(req, 2 + 2 * GEN9_NUM_MOCS_ENTRIES);
288 if (ret)
Peter Antoine3bbaba02015-07-10 20:13:11 +0300289 return ret;
Peter Antoine3bbaba02015-07-10 20:13:11 +0300290
291 intel_logical_ring_emit(ringbuf,
292 MI_LOAD_REGISTER_IMM(GEN9_NUM_MOCS_ENTRIES));
293
294 for (index = 0; index < table->size; index++) {
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100295 intel_logical_ring_emit_reg(ringbuf,
296 mocs_register(engine, index));
Peter Antoine3bbaba02015-07-10 20:13:11 +0300297 intel_logical_ring_emit(ringbuf,
298 table->table[index].control_value);
299 }
300
301 /*
302 * Ok, now set the unused entries to uncached. These entries
303 * are officially undefined and no contract for the contents
304 * and settings is given for these entries.
305 *
306 * Entry 0 in the table is uncached - so we are just writing
307 * that value to all the used entries.
308 */
309 for (; index < GEN9_NUM_MOCS_ENTRIES; index++) {
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100310 intel_logical_ring_emit_reg(ringbuf,
311 mocs_register(engine, index));
312 intel_logical_ring_emit(ringbuf,
313 table->table[0].control_value);
Peter Antoine3bbaba02015-07-10 20:13:11 +0300314 }
315
316 intel_logical_ring_emit(ringbuf, MI_NOOP);
317 intel_logical_ring_advance(ringbuf);
318
319 return 0;
320}
321
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100322static inline u32 l3cc_combine(const struct drm_i915_mocs_table *table,
323 u16 low,
324 u16 high)
325{
326 return table->table[low].l3cc_value |
327 table->table[high].l3cc_value << 16;
328}
329
Peter Antoine3bbaba02015-07-10 20:13:11 +0300330/**
331 * emit_mocs_l3cc_table() - emit the mocs control table
332 * @req: Request to set up the MOCS table for.
333 * @table: The values to program into the control regs.
334 *
335 * This function simply emits a MI_LOAD_REGISTER_IMM command for the
336 * given table starting at the given address. This register set is
337 * programmed in pairs.
338 *
339 * Return: 0 on success, otherwise the error status.
340 */
341static int emit_mocs_l3cc_table(struct drm_i915_gem_request *req,
342 const struct drm_i915_mocs_table *table)
343{
344 struct intel_ringbuffer *ringbuf = req->ringbuf;
Peter Antoine3bbaba02015-07-10 20:13:11 +0300345 unsigned int i;
Peter Antoine3bbaba02015-07-10 20:13:11 +0300346 int ret;
347
348 if (WARN_ON(table->size > GEN9_NUM_MOCS_ENTRIES))
349 return -ENODEV;
350
Chris Wilson987046a2016-04-28 09:56:46 +0100351 ret = intel_ring_begin(req, 2 + GEN9_NUM_MOCS_ENTRIES);
352 if (ret)
Peter Antoine3bbaba02015-07-10 20:13:11 +0300353 return ret;
Peter Antoine3bbaba02015-07-10 20:13:11 +0300354
355 intel_logical_ring_emit(ringbuf,
356 MI_LOAD_REGISTER_IMM(GEN9_NUM_MOCS_ENTRIES / 2));
357
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100358 for (i = 0; i < table->size/2; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200359 intel_logical_ring_emit_reg(ringbuf, GEN9_LNCFCMOCS(i));
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100360 intel_logical_ring_emit(ringbuf,
361 l3cc_combine(table, 2*i, 2*i+1));
Peter Antoine3bbaba02015-07-10 20:13:11 +0300362 }
363
364 if (table->size & 0x01) {
365 /* Odd table size - 1 left over */
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100366 intel_logical_ring_emit_reg(ringbuf, GEN9_LNCFCMOCS(i));
367 intel_logical_ring_emit(ringbuf, l3cc_combine(table, 2*i, 0));
368 i++;
369 }
Peter Antoine3bbaba02015-07-10 20:13:11 +0300370
371 /*
372 * Now set the rest of the table to uncached - use entry 0 as
373 * this will be uncached. Leave the last pair uninitialised as
374 * they are reserved by the hardware.
375 */
376 for (; i < GEN9_NUM_MOCS_ENTRIES / 2; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200377 intel_logical_ring_emit_reg(ringbuf, GEN9_LNCFCMOCS(i));
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100378 intel_logical_ring_emit(ringbuf, l3cc_combine(table, 0, 0));
Peter Antoine3bbaba02015-07-10 20:13:11 +0300379 }
380
381 intel_logical_ring_emit(ringbuf, MI_NOOP);
382 intel_logical_ring_advance(ringbuf);
383
384 return 0;
385}
386
387/**
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100388 * intel_mocs_init_l3cc_table() - program the mocs control table
389 * @dev: The the device to be programmed.
390 *
391 * This function simply programs the mocs registers for the given table
392 * starting at the given address. This register set is programmed in pairs.
393 *
394 * These registers may get programmed more than once, it is simpler to
395 * re-program 32 registers than maintain the state of when they were programmed.
396 * We are always reprogramming with the same values and this only on context
397 * start.
398 *
399 * Return: Nothing.
400 */
401void intel_mocs_init_l3cc_table(struct drm_device *dev)
402{
403 struct drm_i915_private *dev_priv = to_i915(dev);
404 struct drm_i915_mocs_table table;
405 unsigned int i;
406
407 if (!get_mocs_settings(dev_priv, &table))
408 return;
409
410 for (i = 0; i < table.size/2; i++)
411 I915_WRITE(GEN9_LNCFCMOCS(i), l3cc_combine(&table, 2*i, 2*i+1));
412
413 /* Odd table size - 1 left over */
414 if (table.size & 0x01) {
415 I915_WRITE(GEN9_LNCFCMOCS(i), l3cc_combine(&table, 2*i, 0));
416 i++;
417 }
418
419 /*
420 * Now set the rest of the table to uncached - use entry 0 as
421 * this will be uncached. Leave the last pair as initialised as
422 * they are reserved by the hardware.
423 */
424 for (; i < (GEN9_NUM_MOCS_ENTRIES / 2); i++)
425 I915_WRITE(GEN9_LNCFCMOCS(i), l3cc_combine(&table, 0, 0));
426}
427
428/**
Peter Antoine3bbaba02015-07-10 20:13:11 +0300429 * intel_rcs_context_init_mocs() - program the MOCS register.
430 * @req: Request to set up the MOCS tables for.
431 *
432 * This function will emit a batch buffer with the values required for
433 * programming the MOCS register values for all the currently supported
434 * rings.
435 *
436 * These registers are partially stored in the RCS context, so they are
437 * emitted at the same time so that when a context is created these registers
438 * are set up. These registers have to be emitted into the start of the
439 * context as setting the ELSP will re-init some of these registers back
440 * to the hw values.
441 *
442 * Return: 0 on success, otherwise the error status.
443 */
444int intel_rcs_context_init_mocs(struct drm_i915_gem_request *req)
445{
446 struct drm_i915_mocs_table t;
447 int ret;
448
Peter Antoine0ccdacf2016-04-13 15:03:25 +0100449 if (get_mocs_settings(req->i915, &t)) {
450 /* Program the RCS control registers */
451 ret = emit_mocs_control_table(req, &t);
452 if (ret)
453 return ret;
Peter Antoine3bbaba02015-07-10 20:13:11 +0300454
455 /* Now program the l3cc registers */
456 ret = emit_mocs_l3cc_table(req, &t);
457 if (ret)
458 return ret;
459 }
460
461 return 0;
462}