blob: 6f512b5c117b54ef0dddbe647cdfd53a52100541 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +040019#include <linux/err.h>
20#include <linux/errno.h>
Mike Lavender2f9f7622006-01-08 13:34:27 -080021#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070024#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020025#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040027#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040028#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070029
Mike Lavender2f9f7622006-01-08 13:34:27 -080030#include <linux/mtd/mtd.h>
31#include <linux/mtd/partitions.h>
David Brownell7d5230e2007-06-24 15:09:13 -070032
Mike Lavender2f9f7622006-01-08 13:34:27 -080033#include <linux/spi/spi.h>
34#include <linux/spi/flash.h>
35
Mike Lavender2f9f7622006-01-08 13:34:27 -080036/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070037#define OPCODE_WREN 0x06 /* Write enable */
38#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070039#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080040#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070041#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
42#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000043#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
David Woodhouse02d087d2007-06-28 22:38:38 +010044#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000045#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010046#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080047#define OPCODE_RDID 0x9f /* Read JEDEC ID */
48
Graf Yang49aac4a2009-06-15 08:23:41 +000049/* Used for SST flashes only. */
50#define OPCODE_BP 0x02 /* Byte program */
51#define OPCODE_WRDI 0x04 /* Write disable */
52#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
53
Mike Lavender2f9f7622006-01-08 13:34:27 -080054/* Status Register bits. */
55#define SR_WIP 1 /* Write in progress */
56#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070057/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080058#define SR_BP0 4 /* Block protect 0 */
59#define SR_BP1 8 /* Block protect 1 */
60#define SR_BP2 0x10 /* Block protect 2 */
61#define SR_SRWD 0x80 /* SR write protect */
62
63/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040064#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Anton Vorontsov837479d2009-10-12 20:24:40 +040065#define MAX_CMD_SIZE 4
Mike Lavender2f9f7622006-01-08 13:34:27 -080066
Bryan Wu2230b762008-04-25 12:07:32 +080067#ifdef CONFIG_M25PXX_USE_FAST_READ
68#define OPCODE_READ OPCODE_FAST_READ
69#define FAST_READ_DUMMY_BYTE 1
70#else
71#define OPCODE_READ OPCODE_NORM_READ
72#define FAST_READ_DUMMY_BYTE 0
73#endif
Mike Lavender2f9f7622006-01-08 13:34:27 -080074
Mike Lavender2f9f7622006-01-08 13:34:27 -080075/****************************************************************************/
76
77struct m25p {
78 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070079 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080080 struct mtd_info mtd;
David Brownellfa0a8c72007-06-24 15:12:35 -070081 unsigned partitioned:1;
Anton Vorontsov837479d2009-10-12 20:24:40 +040082 u16 page_size;
83 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070084 u8 erase_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +010085 u8 *command;
Mike Lavender2f9f7622006-01-08 13:34:27 -080086};
87
88static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
89{
90 return container_of(mtd, struct m25p, mtd);
91}
92
93/****************************************************************************/
94
95/*
96 * Internal helper functions
97 */
98
99/*
100 * Read the status register, returning its value in the location
101 * Return the status register value.
102 * Returns negative if error occurred.
103 */
104static int read_sr(struct m25p *flash)
105{
106 ssize_t retval;
107 u8 code = OPCODE_RDSR;
108 u8 val;
109
110 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
111
112 if (retval < 0) {
113 dev_err(&flash->spi->dev, "error %d reading SR\n",
114 (int) retval);
115 return retval;
116 }
117
118 return val;
119}
120
Michael Hennerich72289822008-07-03 23:54:42 -0700121/*
122 * Write status register 1 byte
123 * Returns negative if error occurred.
124 */
125static int write_sr(struct m25p *flash, u8 val)
126{
127 flash->command[0] = OPCODE_WRSR;
128 flash->command[1] = val;
129
130 return spi_write(flash->spi, flash->command, 2);
131}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800132
133/*
134 * Set write enable latch with Write Enable command.
135 * Returns negative if error occurred.
136 */
137static inline int write_enable(struct m25p *flash)
138{
139 u8 code = OPCODE_WREN;
140
David Woodhouse8a1a6272008-10-20 09:26:16 +0100141 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800142}
143
Graf Yang49aac4a2009-06-15 08:23:41 +0000144/*
145 * Send write disble instruction to the chip.
146 */
147static inline int write_disable(struct m25p *flash)
148{
149 u8 code = OPCODE_WRDI;
150
151 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
152}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800153
154/*
155 * Service routine to read status register until ready, or timeout occurs.
156 * Returns non-zero if error.
157 */
158static int wait_till_ready(struct m25p *flash)
159{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100160 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800161 int sr;
162
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100163 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
164
165 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800166 if ((sr = read_sr(flash)) < 0)
167 break;
168 else if (!(sr & SR_WIP))
169 return 0;
170
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100171 cond_resched();
172
173 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800174
175 return 1;
176}
177
Chen Gongfaff3752008-08-11 16:59:13 +0800178/*
179 * Erase the whole flash memory
180 *
181 * Returns 0 if successful, non-zero otherwise.
182 */
Chen Gong78546432008-11-26 10:23:57 +0000183static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800184{
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200185 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %lldKiB\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000186 dev_name(&flash->spi->dev), __func__,
187 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800188
189 /* Wait until finished previous write command. */
190 if (wait_till_ready(flash))
191 return 1;
192
193 /* Send write enable, then erase commands. */
194 write_enable(flash);
195
196 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000197 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800198
199 spi_write(flash->spi, flash->command, 1);
200
201 return 0;
202}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800203
Anton Vorontsov837479d2009-10-12 20:24:40 +0400204static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
205{
206 /* opcode is in cmd[0] */
207 cmd[1] = addr >> (flash->addr_width * 8 - 8);
208 cmd[2] = addr >> (flash->addr_width * 8 - 16);
209 cmd[3] = addr >> (flash->addr_width * 8 - 24);
210}
211
212static int m25p_cmdsz(struct m25p *flash)
213{
214 return 1 + flash->addr_width;
215}
216
Mike Lavender2f9f7622006-01-08 13:34:27 -0800217/*
218 * Erase one sector of flash memory at offset ``offset'' which is any
219 * address within the sector which should be erased.
220 *
221 * Returns 0 if successful, non-zero otherwise.
222 */
223static int erase_sector(struct m25p *flash, u32 offset)
224{
David Woodhouse02d087d2007-06-28 22:38:38 +0100225 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %dKiB at 0x%08x\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000226 dev_name(&flash->spi->dev), __func__,
David Brownellfa0a8c72007-06-24 15:12:35 -0700227 flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800228
229 /* Wait until finished previous write command. */
230 if (wait_till_ready(flash))
231 return 1;
232
233 /* Send write enable, then erase commands. */
234 write_enable(flash);
235
236 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700237 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400238 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800239
Anton Vorontsov837479d2009-10-12 20:24:40 +0400240 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800241
242 return 0;
243}
244
245/****************************************************************************/
246
247/*
248 * MTD implementation
249 */
250
251/*
252 * Erase an address range on the flash chip. The address range may extend
253 * one or more erase sectors. Return an error is there is a problem erasing.
254 */
255static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
256{
257 struct m25p *flash = mtd_to_m25p(mtd);
258 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200259 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800260
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200261 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%llx, len %lld\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000262 dev_name(&flash->spi->dev), __func__, "at",
263 (long long)instr->addr, (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800264
265 /* sanity checks */
266 if (instr->addr + instr->len > flash->mtd.size)
267 return -EINVAL;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200268 div_u64_rem(instr->len, mtd->erasesize, &rem);
269 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800270 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800271
272 addr = instr->addr;
273 len = instr->len;
274
David Brownell7d5230e2007-06-24 15:09:13 -0700275 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800276
Chen Gong78546432008-11-26 10:23:57 +0000277 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400278 if (len == flash->mtd.size) {
279 if (erase_chip(flash)) {
280 instr->state = MTD_ERASE_FAILED;
281 mutex_unlock(&flash->lock);
282 return -EIO;
283 }
Chen Gong78546432008-11-26 10:23:57 +0000284
285 /* REVISIT in some cases we could speed up erasing large regions
286 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
287 * to use "small sector erase", but that's not always optimal.
288 */
289
290 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800291 } else {
292 while (len) {
293 if (erase_sector(flash, addr)) {
294 instr->state = MTD_ERASE_FAILED;
295 mutex_unlock(&flash->lock);
296 return -EIO;
297 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800298
Chen Gongfaff3752008-08-11 16:59:13 +0800299 addr += mtd->erasesize;
300 len -= mtd->erasesize;
301 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800302 }
303
David Brownell7d5230e2007-06-24 15:09:13 -0700304 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800305
306 instr->state = MTD_ERASE_DONE;
307 mtd_erase_callback(instr);
308
309 return 0;
310}
311
312/*
313 * Read an address range from the flash chip. The address range
314 * may be any size provided it is within the physical boundaries.
315 */
316static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
317 size_t *retlen, u_char *buf)
318{
319 struct m25p *flash = mtd_to_m25p(mtd);
320 struct spi_transfer t[2];
321 struct spi_message m;
322
323 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000324 dev_name(&flash->spi->dev), __func__, "from",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800325 (u32)from, len);
326
327 /* sanity checks */
328 if (!len)
329 return 0;
330
331 if (from + len > flash->mtd.size)
332 return -EINVAL;
333
Vitaly Wool8275c642006-01-08 13:34:28 -0800334 spi_message_init(&m);
335 memset(t, 0, (sizeof t));
336
Bryan Wu2230b762008-04-25 12:07:32 +0800337 /* NOTE:
338 * OPCODE_FAST_READ (if available) is faster.
339 * Should add 1 byte DUMMY_BYTE.
340 */
Vitaly Wool8275c642006-01-08 13:34:28 -0800341 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400342 t[0].len = m25p_cmdsz(flash) + FAST_READ_DUMMY_BYTE;
Vitaly Wool8275c642006-01-08 13:34:28 -0800343 spi_message_add_tail(&t[0], &m);
344
345 t[1].rx_buf = buf;
346 t[1].len = len;
347 spi_message_add_tail(&t[1], &m);
348
349 /* Byte count starts at zero. */
Dan Carpenterb06cd212010-08-12 09:53:52 +0200350 *retlen = 0;
Vitaly Wool8275c642006-01-08 13:34:28 -0800351
David Brownell7d5230e2007-06-24 15:09:13 -0700352 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800353
354 /* Wait till previous write/erase is done. */
355 if (wait_till_ready(flash)) {
356 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700357 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800358 return 1;
359 }
360
David Brownellfa0a8c72007-06-24 15:12:35 -0700361 /* FIXME switch to OPCODE_FAST_READ. It's required for higher
362 * clocks; and at this writing, every chip this driver handles
363 * supports that opcode.
364 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800365
366 /* Set up the write data buffer. */
367 flash->command[0] = OPCODE_READ;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400368 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800369
Mike Lavender2f9f7622006-01-08 13:34:27 -0800370 spi_sync(flash->spi, &m);
371
Anton Vorontsov837479d2009-10-12 20:24:40 +0400372 *retlen = m.actual_length - m25p_cmdsz(flash) - FAST_READ_DUMMY_BYTE;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800373
David Brownell7d5230e2007-06-24 15:09:13 -0700374 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800375
376 return 0;
377}
378
379/*
380 * Write an address range to the flash chip. Data must be written in
381 * FLASH_PAGESIZE chunks. The address range may be any size provided
382 * it is within the physical boundaries.
383 */
384static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
385 size_t *retlen, const u_char *buf)
386{
387 struct m25p *flash = mtd_to_m25p(mtd);
388 u32 page_offset, page_size;
389 struct spi_transfer t[2];
390 struct spi_message m;
391
392 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000393 dev_name(&flash->spi->dev), __func__, "to",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800394 (u32)to, len);
395
Dan Carpenterb06cd212010-08-12 09:53:52 +0200396 *retlen = 0;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800397
398 /* sanity checks */
399 if (!len)
400 return(0);
401
402 if (to + len > flash->mtd.size)
403 return -EINVAL;
404
Vitaly Wool8275c642006-01-08 13:34:28 -0800405 spi_message_init(&m);
406 memset(t, 0, (sizeof t));
407
408 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400409 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800410 spi_message_add_tail(&t[0], &m);
411
412 t[1].tx_buf = buf;
413 spi_message_add_tail(&t[1], &m);
414
David Brownell7d5230e2007-06-24 15:09:13 -0700415 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800416
417 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800418 if (wait_till_ready(flash)) {
419 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800420 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800421 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800422
423 write_enable(flash);
424
Mike Lavender2f9f7622006-01-08 13:34:27 -0800425 /* Set up the opcode in the write buffer. */
426 flash->command[0] = OPCODE_PP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400427 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800428
Anton Vorontsov837479d2009-10-12 20:24:40 +0400429 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800430
431 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400432 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800433 t[1].len = len;
434
435 spi_sync(flash->spi, &m);
436
Anton Vorontsov837479d2009-10-12 20:24:40 +0400437 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800438 } else {
439 u32 i;
440
441 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400442 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800443
Mike Lavender2f9f7622006-01-08 13:34:27 -0800444 t[1].len = page_size;
445 spi_sync(flash->spi, &m);
446
Anton Vorontsov837479d2009-10-12 20:24:40 +0400447 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800448
Anton Vorontsov837479d2009-10-12 20:24:40 +0400449 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800450 for (i = page_size; i < len; i += page_size) {
451 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400452 if (page_size > flash->page_size)
453 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800454
455 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400456 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800457
458 t[1].tx_buf = buf + i;
459 t[1].len = page_size;
460
461 wait_till_ready(flash);
462
463 write_enable(flash);
464
465 spi_sync(flash->spi, &m);
466
Dan Carpenterb06cd212010-08-12 09:53:52 +0200467 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700468 }
469 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800470
David Brownell7d5230e2007-06-24 15:09:13 -0700471 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800472
473 return 0;
474}
475
Graf Yang49aac4a2009-06-15 08:23:41 +0000476static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
477 size_t *retlen, const u_char *buf)
478{
479 struct m25p *flash = mtd_to_m25p(mtd);
480 struct spi_transfer t[2];
481 struct spi_message m;
482 size_t actual;
483 int cmd_sz, ret;
484
Dan Carpenterb06cd212010-08-12 09:53:52 +0200485 *retlen = 0;
Graf Yang49aac4a2009-06-15 08:23:41 +0000486
487 /* sanity checks */
488 if (!len)
489 return 0;
490
491 if (to + len > flash->mtd.size)
492 return -EINVAL;
493
494 spi_message_init(&m);
495 memset(t, 0, (sizeof t));
496
497 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400498 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000499 spi_message_add_tail(&t[0], &m);
500
501 t[1].tx_buf = buf;
502 spi_message_add_tail(&t[1], &m);
503
504 mutex_lock(&flash->lock);
505
506 /* Wait until finished previous write command. */
507 ret = wait_till_ready(flash);
508 if (ret)
509 goto time_out;
510
511 write_enable(flash);
512
513 actual = to % 2;
514 /* Start write from odd address. */
515 if (actual) {
516 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400517 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000518
519 /* write one byte. */
520 t[1].len = 1;
521 spi_sync(flash->spi, &m);
522 ret = wait_till_ready(flash);
523 if (ret)
524 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400525 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000526 }
527 to += actual;
528
529 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400530 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000531
532 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400533 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000534 for (; actual < len - 1; actual += 2) {
535 t[0].len = cmd_sz;
536 /* write two bytes. */
537 t[1].len = 2;
538 t[1].tx_buf = buf + actual;
539
540 spi_sync(flash->spi, &m);
541 ret = wait_till_ready(flash);
542 if (ret)
543 goto time_out;
544 *retlen += m.actual_length - cmd_sz;
545 cmd_sz = 1;
546 to += 2;
547 }
548 write_disable(flash);
549 ret = wait_till_ready(flash);
550 if (ret)
551 goto time_out;
552
553 /* Write out trailing byte if it exists. */
554 if (actual != len) {
555 write_enable(flash);
556 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400557 m25p_addr2cmd(flash, to, flash->command);
558 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000559 t[1].len = 1;
560 t[1].tx_buf = buf + actual;
561
562 spi_sync(flash->spi, &m);
563 ret = wait_till_ready(flash);
564 if (ret)
565 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400566 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000567 write_disable(flash);
568 }
569
570time_out:
571 mutex_unlock(&flash->lock);
572 return ret;
573}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800574
575/****************************************************************************/
576
577/*
578 * SPI device driver setup and teardown
579 */
580
581struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700582 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
583 * a high byte of zero plus three data bytes: the manufacturer id,
584 * then a two byte device id.
585 */
586 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800587 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700588
589 /* The size listed here is what works with OPCODE_SE, which isn't
590 * necessarily called a "sector" by the vendor.
591 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800592 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700593 u16 n_sectors;
594
Anton Vorontsov837479d2009-10-12 20:24:40 +0400595 u16 page_size;
596 u16 addr_width;
597
David Brownellfa0a8c72007-06-24 15:12:35 -0700598 u16 flags;
599#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400600#define M25P_NO_ERASE 0x02 /* No erase command needed */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800601};
602
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400603#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
604 ((kernel_ulong_t)&(struct flash_info) { \
605 .jedec_id = (_jedec_id), \
606 .ext_id = (_ext_id), \
607 .sector_size = (_sector_size), \
608 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400609 .page_size = 256, \
610 .addr_width = 3, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400611 .flags = (_flags), \
612 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700613
Anton Vorontsov837479d2009-10-12 20:24:40 +0400614#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width) \
615 ((kernel_ulong_t)&(struct flash_info) { \
616 .sector_size = (_sector_size), \
617 .n_sectors = (_n_sectors), \
618 .page_size = (_page_size), \
619 .addr_width = (_addr_width), \
620 .flags = M25P_NO_ERASE, \
621 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700622
623/* NOTE: double check command sets and memory organization when you add
624 * more flash chips. This current list focusses on newer chips, which
625 * have been converging on command sets which including JEDEC ID.
626 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400627static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700628 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400629 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
630 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700631
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400632 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
633 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700634
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400635 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
636 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
637 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
638 { "at26df321", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700639
Gabor Juhos60845e72010-08-04 21:14:25 +0200640 /* EON -- en25pxx */
641 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
642 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
643
Gabor Juhosf80e5212010-08-05 16:58:36 +0200644 /* Intel/Numonyx -- xxxs33b */
645 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
646 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
647 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
648
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200649 /* Macronix */
Simon Guinotdf0094d2009-12-05 15:28:00 +0100650 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100651 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400652 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
653 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
654 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
655 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200656
David Brownellfa0a8c72007-06-24 15:12:35 -0700657 /* Spansion -- single (large) sector size only, at least
658 * for the chips listed here (without boot sectors).
659 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400660 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
661 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
662 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
663 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
664 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
665 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
666 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
667 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
668 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700669
670 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400671 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K) },
672 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K) },
673 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K) },
674 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K) },
675 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K) },
676 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K) },
677 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K) },
678 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700679
680 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400681 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
682 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
683 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
684 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
685 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
686 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
687 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
688 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
689 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700690
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400691 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
692 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
693 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
694 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
695 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
696 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
697 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
698 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
699 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
700
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400701 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
702 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
703 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700704
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400705 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
706 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700707
David Woodhouse02d087d2007-06-28 22:38:38 +0100708 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400709 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
710 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
711 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
712 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
713 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
714 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
Gabor Juhos0af18d22010-08-04 21:14:27 +0200715 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400716 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800717
Anton Vorontsov837479d2009-10-12 20:24:40 +0400718 /* Catalyst / On Semiconductor -- non-JEDEC */
719 { "cat25c11", CAT25_INFO( 16, 8, 16, 1) },
720 { "cat25c03", CAT25_INFO( 32, 8, 16, 2) },
721 { "cat25c09", CAT25_INFO( 128, 8, 32, 2) },
722 { "cat25c17", CAT25_INFO( 256, 8, 32, 2) },
723 { "cat25128", CAT25_INFO(2048, 8, 64, 2) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400724 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800725};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400726MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800727
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400728static const struct spi_device_id *__devinit jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700729{
730 int tmp;
731 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800732 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700733 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800734 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700735 struct flash_info *info;
736
737 /* JEDEC also defines an optional "extended device information"
738 * string for after vendor-specific data, after the three bytes
739 * we use here. Supporting some chips might require using it.
740 */
Chen Gongdaa84732008-09-16 14:14:12 +0800741 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700742 if (tmp < 0) {
743 DEBUG(MTD_DEBUG_LEVEL0, "%s: error %d reading JEDEC ID\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000744 dev_name(&spi->dev), tmp);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400745 return ERR_PTR(tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700746 }
747 jedec = id[0];
748 jedec = jedec << 8;
749 jedec |= id[1];
750 jedec = jedec << 8;
751 jedec |= id[2];
752
Chen Gongd0e8c472008-08-11 16:59:15 +0800753 ext_jedec = id[3] << 8 | id[4];
754
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400755 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
756 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000757 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000758 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800759 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400760 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000761 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700762 }
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400763 return ERR_PTR(-ENODEV);
David Brownellfa0a8c72007-06-24 15:12:35 -0700764}
765
766
Mike Lavender2f9f7622006-01-08 13:34:27 -0800767/*
768 * board specific setup should have ensured the SPI clock used here
769 * matches what the READ command supports, at least until this driver
770 * understands FAST_READ (for clocks over 25 MHz).
771 */
772static int __devinit m25p_probe(struct spi_device *spi)
773{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400774 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800775 struct flash_platform_data *data;
776 struct m25p *flash;
777 struct flash_info *info;
778 unsigned i;
779
780 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700781 * well as how this board partitions it. If we don't have
782 * a chip ID, try the JEDEC id commands; they'll work for most
783 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800784 */
785 data = spi->dev.platform_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700786 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400787 const struct spi_device_id *plat_id;
788
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400789 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400790 plat_id = &m25p_ids[i];
791 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400792 continue;
793 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700794 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800795
Dan Carpenterf78ec6b2010-08-12 09:58:27 +0200796 if (i < ARRAY_SIZE(m25p_ids) - 1)
Anton Vorontsov18c61822009-10-12 20:24:38 +0400797 id = plat_id;
798 else
799 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400800 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700801
Anton Vorontsov18c61822009-10-12 20:24:38 +0400802 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700803
Anton Vorontsov18c61822009-10-12 20:24:38 +0400804 if (info->jedec_id) {
805 const struct spi_device_id *jid;
806
807 jid = jedec_probe(spi);
Anton Vorontsov9d2c4f32010-06-22 20:57:42 +0400808 if (IS_ERR(jid)) {
809 return PTR_ERR(jid);
Anton Vorontsov18c61822009-10-12 20:24:38 +0400810 } else if (jid != id) {
811 /*
812 * JEDEC knows better, so overwrite platform ID. We
813 * can't trust partitions any longer, but we'll let
814 * mtd apply them anyway, since some partitions may be
815 * marked read-only, and we don't want to lose that
816 * information, even if it's not 100% accurate.
817 */
818 dev_warn(&spi->dev, "found %s, expected %s\n",
819 jid->name, id->name);
820 id = jid;
821 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700822 }
Anton Vorontsov18c61822009-10-12 20:24:38 +0400823 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800824
Christoph Lametere94b1762006-12-06 20:33:17 -0800825 flash = kzalloc(sizeof *flash, GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800826 if (!flash)
827 return -ENOMEM;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400828 flash->command = kmalloc(MAX_CMD_SIZE + FAST_READ_DUMMY_BYTE, GFP_KERNEL);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100829 if (!flash->command) {
830 kfree(flash);
831 return -ENOMEM;
832 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800833
834 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700835 mutex_init(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800836 dev_set_drvdata(&spi->dev, flash);
837
Michael Hennerich72289822008-07-03 23:54:42 -0700838 /*
Gabor Juhosf80e5212010-08-05 16:58:36 +0200839 * Atmel, SST and Intel/Numonyx serial flash tend to power
Graf Yangea60658a2009-09-24 15:46:22 -0400840 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -0700841 */
842
Graf Yangea60658a2009-09-24 15:46:22 -0400843 if (info->jedec_id >> 16 == 0x1f ||
Gabor Juhosf80e5212010-08-05 16:58:36 +0200844 info->jedec_id >> 16 == 0x89 ||
Graf Yangea60658a2009-09-24 15:46:22 -0400845 info->jedec_id >> 16 == 0xbf) {
Michael Hennerich72289822008-07-03 23:54:42 -0700846 write_enable(flash);
847 write_sr(flash, 0);
848 }
849
David Brownellfa0a8c72007-06-24 15:12:35 -0700850 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800851 flash->mtd.name = data->name;
852 else
Kay Sievers160bbab2008-12-23 10:00:14 +0000853 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800854
855 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +0400856 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800857 flash->mtd.flags = MTD_CAP_NORFLASH;
858 flash->mtd.size = info->sector_size * info->n_sectors;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800859 flash->mtd.erase = m25p80_erase;
860 flash->mtd.read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +0000861
862 /* sst flash chips use AAI word program */
863 if (info->jedec_id >> 16 == 0xbf)
864 flash->mtd.write = sst_write;
865 else
866 flash->mtd.write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800867
David Brownellfa0a8c72007-06-24 15:12:35 -0700868 /* prefer "small sector" erase if possible */
869 if (info->flags & SECT_4K) {
870 flash->erase_opcode = OPCODE_BE_4K;
871 flash->mtd.erasesize = 4096;
872 } else {
873 flash->erase_opcode = OPCODE_SE;
874 flash->mtd.erasesize = info->sector_size;
875 }
876
Anton Vorontsov837479d2009-10-12 20:24:40 +0400877 if (info->flags & M25P_NO_ERASE)
878 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -0700879
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200880 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400881 flash->page_size = info->page_size;
882 flash->addr_width = info->addr_width;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200883
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400884 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800885 (long long)flash->mtd.size >> 10);
886
887 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200888 "mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +0100889 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800890 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200891 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -0800892 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
893 flash->mtd.numeraseregions);
894
895 if (flash->mtd.numeraseregions)
896 for (i = 0; i < flash->mtd.numeraseregions; i++)
897 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200898 "mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +0100899 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -0800900 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200901 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800902 flash->mtd.eraseregions[i].erasesize,
903 flash->mtd.eraseregions[i].erasesize / 1024,
904 flash->mtd.eraseregions[i].numblocks);
905
906
907 /* partitions should match sector boundaries; and it may be good to
908 * use readonly partitions for writeprotected sectors (BP2..BP0).
909 */
910 if (mtd_has_partitions()) {
911 struct mtd_partition *parts = NULL;
912 int nr_parts = 0;
913
David Brownella4b6d512009-03-04 12:01:41 -0800914 if (mtd_has_cmdlinepart()) {
915 static const char *part_probes[]
916 = { "cmdlinepart", NULL, };
Mike Lavender2f9f7622006-01-08 13:34:27 -0800917
David Brownella4b6d512009-03-04 12:01:41 -0800918 nr_parts = parse_mtd_partitions(&flash->mtd,
919 part_probes, &parts, 0);
920 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800921
922 if (nr_parts <= 0 && data && data->parts) {
923 parts = data->parts;
924 nr_parts = data->nr_parts;
925 }
926
927 if (nr_parts > 0) {
David Brownellfa0a8c72007-06-24 15:12:35 -0700928 for (i = 0; i < nr_parts; i++) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800929 DEBUG(MTD_DEBUG_LEVEL2, "partitions[%d] = "
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200930 "{.name = %s, .offset = 0x%llx, "
931 ".size = 0x%llx (%lldKiB) }\n",
David Brownellfa0a8c72007-06-24 15:12:35 -0700932 i, parts[i].name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200933 (long long)parts[i].offset,
934 (long long)parts[i].size,
935 (long long)(parts[i].size >> 10));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800936 }
937 flash->partitioned = 1;
938 return add_mtd_partitions(&flash->mtd, parts, nr_parts);
939 }
Anton Vorontsovedcb3b12009-08-06 15:18:37 -0700940 } else if (data && data->nr_parts)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800941 dev_warn(&spi->dev, "ignoring %d default partitions on %s\n",
942 data->nr_parts, data->name);
943
944 return add_mtd_device(&flash->mtd) == 1 ? -ENODEV : 0;
945}
946
947
948static int __devexit m25p_remove(struct spi_device *spi)
949{
950 struct m25p *flash = dev_get_drvdata(&spi->dev);
951 int status;
952
953 /* Clean up MTD stuff. */
954 if (mtd_has_partitions() && flash->partitioned)
955 status = del_mtd_partitions(&flash->mtd);
956 else
957 status = del_mtd_device(&flash->mtd);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100958 if (status == 0) {
959 kfree(flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800960 kfree(flash);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100961 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800962 return 0;
963}
964
965
966static struct spi_driver m25p80_driver = {
967 .driver = {
968 .name = "m25p80",
969 .bus = &spi_bus_type,
970 .owner = THIS_MODULE,
971 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400972 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800973 .probe = m25p_probe,
974 .remove = __devexit_p(m25p_remove),
David Brownellfa0a8c72007-06-24 15:12:35 -0700975
976 /* REVISIT: many of these chips have deep power-down modes, which
977 * should clearly be entered on suspend() to minimize power use.
978 * And also when they're otherwise idle...
979 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800980};
981
982
Peter Huewe627df232009-06-11 02:23:33 +0200983static int __init m25p80_init(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800984{
985 return spi_register_driver(&m25p80_driver);
986}
987
988
Peter Huewe627df232009-06-11 02:23:33 +0200989static void __exit m25p80_exit(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800990{
991 spi_unregister_driver(&m25p80_driver);
992}
993
994
995module_init(m25p80_init);
996module_exit(m25p80_exit);
997
998MODULE_LICENSE("GPL");
999MODULE_AUTHOR("Mike Lavender");
1000MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");