blob: ff7627a3d0757e8ca7c2fcea44deb94928123974 [file] [log] [blame]
Mike Lavender2f9f7622006-01-08 13:34:27 -08001/*
David Brownellfa0a8c72007-06-24 15:12:35 -07002 * MTD SPI driver for ST M25Pxx (and similar) serial flash chips
Mike Lavender2f9f7622006-01-08 13:34:27 -08003 *
4 * Author: Mike Lavender, mike@steroidmicros.com
5 *
6 * Copyright (c) 2005, Intec Automation Inc.
7 *
8 * Some parts are based on lart.c by Abraham Van Der Merwe
9 *
10 * Cleaned up and generalized based on mtd_dataflash.c
11 *
12 * This code is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
21#include <linux/interrupt.h>
David Brownell7d5230e2007-06-24 15:09:13 -070022#include <linux/mutex.h>
Artem Bityutskiyd85316a2008-12-18 14:10:05 +020023#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040025#include <linux/sched.h>
Anton Vorontsovb34bc032009-10-12 20:24:35 +040026#include <linux/mod_devicetable.h>
David Brownell7d5230e2007-06-24 15:09:13 -070027
Mike Lavender2f9f7622006-01-08 13:34:27 -080028#include <linux/mtd/mtd.h>
29#include <linux/mtd/partitions.h>
David Brownell7d5230e2007-06-24 15:09:13 -070030
Mike Lavender2f9f7622006-01-08 13:34:27 -080031#include <linux/spi/spi.h>
32#include <linux/spi/flash.h>
33
Mike Lavender2f9f7622006-01-08 13:34:27 -080034/* Flash opcodes. */
David Brownellfa0a8c72007-06-24 15:12:35 -070035#define OPCODE_WREN 0x06 /* Write enable */
36#define OPCODE_RDSR 0x05 /* Read status register */
Michael Hennerich72289822008-07-03 23:54:42 -070037#define OPCODE_WRSR 0x01 /* Write status register 1 byte */
Bryan Wu2230b762008-04-25 12:07:32 +080038#define OPCODE_NORM_READ 0x03 /* Read data bytes (low frequency) */
David Brownellfa0a8c72007-06-24 15:12:35 -070039#define OPCODE_FAST_READ 0x0b /* Read data bytes (high frequency) */
40#define OPCODE_PP 0x02 /* Page program (up to 256 bytes) */
Chen Gong78546432008-11-26 10:23:57 +000041#define OPCODE_BE_4K 0x20 /* Erase 4KiB block */
David Woodhouse02d087d2007-06-28 22:38:38 +010042#define OPCODE_BE_32K 0x52 /* Erase 32KiB block */
Chen Gong78546432008-11-26 10:23:57 +000043#define OPCODE_CHIP_ERASE 0xc7 /* Erase whole flash chip */
David Woodhouse02d087d2007-06-28 22:38:38 +010044#define OPCODE_SE 0xd8 /* Sector erase (usually 64KiB) */
Mike Lavender2f9f7622006-01-08 13:34:27 -080045#define OPCODE_RDID 0x9f /* Read JEDEC ID */
46
Graf Yang49aac4a2009-06-15 08:23:41 +000047/* Used for SST flashes only. */
48#define OPCODE_BP 0x02 /* Byte program */
49#define OPCODE_WRDI 0x04 /* Write disable */
50#define OPCODE_AAI_WP 0xad /* Auto address increment word program */
51
Mike Lavender2f9f7622006-01-08 13:34:27 -080052/* Status Register bits. */
53#define SR_WIP 1 /* Write in progress */
54#define SR_WEL 2 /* Write enable latch */
David Brownellfa0a8c72007-06-24 15:12:35 -070055/* meaning of other SR_* bits may differ between vendors */
Mike Lavender2f9f7622006-01-08 13:34:27 -080056#define SR_BP0 4 /* Block protect 0 */
57#define SR_BP1 8 /* Block protect 1 */
58#define SR_BP2 0x10 /* Block protect 2 */
59#define SR_SRWD 0x80 /* SR write protect */
60
61/* Define max times to check status register before we give up. */
Steven A. Falco89bb8712009-06-26 12:42:47 -040062#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
Anton Vorontsov837479d2009-10-12 20:24:40 +040063#define MAX_CMD_SIZE 4
Mike Lavender2f9f7622006-01-08 13:34:27 -080064
Bryan Wu2230b762008-04-25 12:07:32 +080065#ifdef CONFIG_M25PXX_USE_FAST_READ
66#define OPCODE_READ OPCODE_FAST_READ
67#define FAST_READ_DUMMY_BYTE 1
68#else
69#define OPCODE_READ OPCODE_NORM_READ
70#define FAST_READ_DUMMY_BYTE 0
71#endif
Mike Lavender2f9f7622006-01-08 13:34:27 -080072
Mike Lavender2f9f7622006-01-08 13:34:27 -080073/****************************************************************************/
74
75struct m25p {
76 struct spi_device *spi;
David Brownell7d5230e2007-06-24 15:09:13 -070077 struct mutex lock;
Mike Lavender2f9f7622006-01-08 13:34:27 -080078 struct mtd_info mtd;
David Brownellfa0a8c72007-06-24 15:12:35 -070079 unsigned partitioned:1;
Anton Vorontsov837479d2009-10-12 20:24:40 +040080 u16 page_size;
81 u16 addr_width;
David Brownellfa0a8c72007-06-24 15:12:35 -070082 u8 erase_opcode;
Johannes Stezenbach61c35062009-10-28 14:21:37 +010083 u8 *command;
Mike Lavender2f9f7622006-01-08 13:34:27 -080084};
85
86static inline struct m25p *mtd_to_m25p(struct mtd_info *mtd)
87{
88 return container_of(mtd, struct m25p, mtd);
89}
90
91/****************************************************************************/
92
93/*
94 * Internal helper functions
95 */
96
97/*
98 * Read the status register, returning its value in the location
99 * Return the status register value.
100 * Returns negative if error occurred.
101 */
102static int read_sr(struct m25p *flash)
103{
104 ssize_t retval;
105 u8 code = OPCODE_RDSR;
106 u8 val;
107
108 retval = spi_write_then_read(flash->spi, &code, 1, &val, 1);
109
110 if (retval < 0) {
111 dev_err(&flash->spi->dev, "error %d reading SR\n",
112 (int) retval);
113 return retval;
114 }
115
116 return val;
117}
118
Michael Hennerich72289822008-07-03 23:54:42 -0700119/*
120 * Write status register 1 byte
121 * Returns negative if error occurred.
122 */
123static int write_sr(struct m25p *flash, u8 val)
124{
125 flash->command[0] = OPCODE_WRSR;
126 flash->command[1] = val;
127
128 return spi_write(flash->spi, flash->command, 2);
129}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800130
131/*
132 * Set write enable latch with Write Enable command.
133 * Returns negative if error occurred.
134 */
135static inline int write_enable(struct m25p *flash)
136{
137 u8 code = OPCODE_WREN;
138
David Woodhouse8a1a6272008-10-20 09:26:16 +0100139 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800140}
141
Graf Yang49aac4a2009-06-15 08:23:41 +0000142/*
143 * Send write disble instruction to the chip.
144 */
145static inline int write_disable(struct m25p *flash)
146{
147 u8 code = OPCODE_WRDI;
148
149 return spi_write_then_read(flash->spi, &code, 1, NULL, 0);
150}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800151
152/*
153 * Service routine to read status register until ready, or timeout occurs.
154 * Returns non-zero if error.
155 */
156static int wait_till_ready(struct m25p *flash)
157{
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100158 unsigned long deadline;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800159 int sr;
160
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100161 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
162
163 do {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800164 if ((sr = read_sr(flash)) < 0)
165 break;
166 else if (!(sr & SR_WIP))
167 return 0;
168
Peter Hortoncd1a6de2009-05-08 13:51:53 +0100169 cond_resched();
170
171 } while (!time_after_eq(jiffies, deadline));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800172
173 return 1;
174}
175
Chen Gongfaff3752008-08-11 16:59:13 +0800176/*
177 * Erase the whole flash memory
178 *
179 * Returns 0 if successful, non-zero otherwise.
180 */
Chen Gong78546432008-11-26 10:23:57 +0000181static int erase_chip(struct m25p *flash)
Chen Gongfaff3752008-08-11 16:59:13 +0800182{
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200183 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %lldKiB\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000184 dev_name(&flash->spi->dev), __func__,
185 (long long)(flash->mtd.size >> 10));
Chen Gongfaff3752008-08-11 16:59:13 +0800186
187 /* Wait until finished previous write command. */
188 if (wait_till_ready(flash))
189 return 1;
190
191 /* Send write enable, then erase commands. */
192 write_enable(flash);
193
194 /* Set up command buffer. */
Chen Gong78546432008-11-26 10:23:57 +0000195 flash->command[0] = OPCODE_CHIP_ERASE;
Chen Gongfaff3752008-08-11 16:59:13 +0800196
197 spi_write(flash->spi, flash->command, 1);
198
199 return 0;
200}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800201
Anton Vorontsov837479d2009-10-12 20:24:40 +0400202static void m25p_addr2cmd(struct m25p *flash, unsigned int addr, u8 *cmd)
203{
204 /* opcode is in cmd[0] */
205 cmd[1] = addr >> (flash->addr_width * 8 - 8);
206 cmd[2] = addr >> (flash->addr_width * 8 - 16);
207 cmd[3] = addr >> (flash->addr_width * 8 - 24);
208}
209
210static int m25p_cmdsz(struct m25p *flash)
211{
212 return 1 + flash->addr_width;
213}
214
Mike Lavender2f9f7622006-01-08 13:34:27 -0800215/*
216 * Erase one sector of flash memory at offset ``offset'' which is any
217 * address within the sector which should be erased.
218 *
219 * Returns 0 if successful, non-zero otherwise.
220 */
221static int erase_sector(struct m25p *flash, u32 offset)
222{
David Woodhouse02d087d2007-06-28 22:38:38 +0100223 DEBUG(MTD_DEBUG_LEVEL3, "%s: %s %dKiB at 0x%08x\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000224 dev_name(&flash->spi->dev), __func__,
David Brownellfa0a8c72007-06-24 15:12:35 -0700225 flash->mtd.erasesize / 1024, offset);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800226
227 /* Wait until finished previous write command. */
228 if (wait_till_ready(flash))
229 return 1;
230
231 /* Send write enable, then erase commands. */
232 write_enable(flash);
233
234 /* Set up command buffer. */
David Brownellfa0a8c72007-06-24 15:12:35 -0700235 flash->command[0] = flash->erase_opcode;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400236 m25p_addr2cmd(flash, offset, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800237
Anton Vorontsov837479d2009-10-12 20:24:40 +0400238 spi_write(flash->spi, flash->command, m25p_cmdsz(flash));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800239
240 return 0;
241}
242
243/****************************************************************************/
244
245/*
246 * MTD implementation
247 */
248
249/*
250 * Erase an address range on the flash chip. The address range may extend
251 * one or more erase sectors. Return an error is there is a problem erasing.
252 */
253static int m25p80_erase(struct mtd_info *mtd, struct erase_info *instr)
254{
255 struct m25p *flash = mtd_to_m25p(mtd);
256 u32 addr,len;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200257 uint32_t rem;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800258
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200259 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%llx, len %lld\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000260 dev_name(&flash->spi->dev), __func__, "at",
261 (long long)instr->addr, (long long)instr->len);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800262
263 /* sanity checks */
264 if (instr->addr + instr->len > flash->mtd.size)
265 return -EINVAL;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200266 div_u64_rem(instr->len, mtd->erasesize, &rem);
267 if (rem)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800268 return -EINVAL;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800269
270 addr = instr->addr;
271 len = instr->len;
272
David Brownell7d5230e2007-06-24 15:09:13 -0700273 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800274
Chen Gong78546432008-11-26 10:23:57 +0000275 /* whole-chip erase? */
Steven A. Falco3f33b0a2009-04-27 17:10:10 -0400276 if (len == flash->mtd.size) {
277 if (erase_chip(flash)) {
278 instr->state = MTD_ERASE_FAILED;
279 mutex_unlock(&flash->lock);
280 return -EIO;
281 }
Chen Gong78546432008-11-26 10:23:57 +0000282
283 /* REVISIT in some cases we could speed up erasing large regions
284 * by using OPCODE_SE instead of OPCODE_BE_4K. We may have set up
285 * to use "small sector erase", but that's not always optimal.
286 */
287
288 /* "sector"-at-a-time erase */
Chen Gongfaff3752008-08-11 16:59:13 +0800289 } else {
290 while (len) {
291 if (erase_sector(flash, addr)) {
292 instr->state = MTD_ERASE_FAILED;
293 mutex_unlock(&flash->lock);
294 return -EIO;
295 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800296
Chen Gongfaff3752008-08-11 16:59:13 +0800297 addr += mtd->erasesize;
298 len -= mtd->erasesize;
299 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800300 }
301
David Brownell7d5230e2007-06-24 15:09:13 -0700302 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800303
304 instr->state = MTD_ERASE_DONE;
305 mtd_erase_callback(instr);
306
307 return 0;
308}
309
310/*
311 * Read an address range from the flash chip. The address range
312 * may be any size provided it is within the physical boundaries.
313 */
314static int m25p80_read(struct mtd_info *mtd, loff_t from, size_t len,
315 size_t *retlen, u_char *buf)
316{
317 struct m25p *flash = mtd_to_m25p(mtd);
318 struct spi_transfer t[2];
319 struct spi_message m;
320
321 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000322 dev_name(&flash->spi->dev), __func__, "from",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800323 (u32)from, len);
324
325 /* sanity checks */
326 if (!len)
327 return 0;
328
329 if (from + len > flash->mtd.size)
330 return -EINVAL;
331
Vitaly Wool8275c642006-01-08 13:34:28 -0800332 spi_message_init(&m);
333 memset(t, 0, (sizeof t));
334
Bryan Wu2230b762008-04-25 12:07:32 +0800335 /* NOTE:
336 * OPCODE_FAST_READ (if available) is faster.
337 * Should add 1 byte DUMMY_BYTE.
338 */
Vitaly Wool8275c642006-01-08 13:34:28 -0800339 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400340 t[0].len = m25p_cmdsz(flash) + FAST_READ_DUMMY_BYTE;
Vitaly Wool8275c642006-01-08 13:34:28 -0800341 spi_message_add_tail(&t[0], &m);
342
343 t[1].rx_buf = buf;
344 t[1].len = len;
345 spi_message_add_tail(&t[1], &m);
346
347 /* Byte count starts at zero. */
348 if (retlen)
349 *retlen = 0;
350
David Brownell7d5230e2007-06-24 15:09:13 -0700351 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800352
353 /* Wait till previous write/erase is done. */
354 if (wait_till_ready(flash)) {
355 /* REVISIT status return?? */
David Brownell7d5230e2007-06-24 15:09:13 -0700356 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800357 return 1;
358 }
359
David Brownellfa0a8c72007-06-24 15:12:35 -0700360 /* FIXME switch to OPCODE_FAST_READ. It's required for higher
361 * clocks; and at this writing, every chip this driver handles
362 * supports that opcode.
363 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800364
365 /* Set up the write data buffer. */
366 flash->command[0] = OPCODE_READ;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400367 m25p_addr2cmd(flash, from, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800368
Mike Lavender2f9f7622006-01-08 13:34:27 -0800369 spi_sync(flash->spi, &m);
370
Anton Vorontsov837479d2009-10-12 20:24:40 +0400371 *retlen = m.actual_length - m25p_cmdsz(flash) - FAST_READ_DUMMY_BYTE;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800372
David Brownell7d5230e2007-06-24 15:09:13 -0700373 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800374
375 return 0;
376}
377
378/*
379 * Write an address range to the flash chip. Data must be written in
380 * FLASH_PAGESIZE chunks. The address range may be any size provided
381 * it is within the physical boundaries.
382 */
383static int m25p80_write(struct mtd_info *mtd, loff_t to, size_t len,
384 size_t *retlen, const u_char *buf)
385{
386 struct m25p *flash = mtd_to_m25p(mtd);
387 u32 page_offset, page_size;
388 struct spi_transfer t[2];
389 struct spi_message m;
390
391 DEBUG(MTD_DEBUG_LEVEL2, "%s: %s %s 0x%08x, len %zd\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000392 dev_name(&flash->spi->dev), __func__, "to",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800393 (u32)to, len);
394
395 if (retlen)
396 *retlen = 0;
397
398 /* sanity checks */
399 if (!len)
400 return(0);
401
402 if (to + len > flash->mtd.size)
403 return -EINVAL;
404
Vitaly Wool8275c642006-01-08 13:34:28 -0800405 spi_message_init(&m);
406 memset(t, 0, (sizeof t));
407
408 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400409 t[0].len = m25p_cmdsz(flash);
Vitaly Wool8275c642006-01-08 13:34:28 -0800410 spi_message_add_tail(&t[0], &m);
411
412 t[1].tx_buf = buf;
413 spi_message_add_tail(&t[1], &m);
414
David Brownell7d5230e2007-06-24 15:09:13 -0700415 mutex_lock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800416
417 /* Wait until finished previous write command. */
Chen Gongbc018862008-06-05 21:50:04 +0800418 if (wait_till_ready(flash)) {
419 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800420 return 1;
Chen Gongbc018862008-06-05 21:50:04 +0800421 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800422
423 write_enable(flash);
424
Mike Lavender2f9f7622006-01-08 13:34:27 -0800425 /* Set up the opcode in the write buffer. */
426 flash->command[0] = OPCODE_PP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400427 m25p_addr2cmd(flash, to, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800428
Anton Vorontsov837479d2009-10-12 20:24:40 +0400429 page_offset = to & (flash->page_size - 1);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800430
431 /* do all the bytes fit onto one page? */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400432 if (page_offset + len <= flash->page_size) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800433 t[1].len = len;
434
435 spi_sync(flash->spi, &m);
436
Anton Vorontsov837479d2009-10-12 20:24:40 +0400437 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800438 } else {
439 u32 i;
440
441 /* the size of data remaining on the first page */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400442 page_size = flash->page_size - page_offset;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800443
Mike Lavender2f9f7622006-01-08 13:34:27 -0800444 t[1].len = page_size;
445 spi_sync(flash->spi, &m);
446
Anton Vorontsov837479d2009-10-12 20:24:40 +0400447 *retlen = m.actual_length - m25p_cmdsz(flash);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800448
Anton Vorontsov837479d2009-10-12 20:24:40 +0400449 /* write everything in flash->page_size chunks */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800450 for (i = page_size; i < len; i += page_size) {
451 page_size = len - i;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400452 if (page_size > flash->page_size)
453 page_size = flash->page_size;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800454
455 /* write the next page to flash */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400456 m25p_addr2cmd(flash, to + i, flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800457
458 t[1].tx_buf = buf + i;
459 t[1].len = page_size;
460
461 wait_till_ready(flash);
462
463 write_enable(flash);
464
465 spi_sync(flash->spi, &m);
466
David Brownell7111763d2006-01-08 13:34:29 -0800467 if (retlen)
Anton Vorontsov837479d2009-10-12 20:24:40 +0400468 *retlen += m.actual_length - m25p_cmdsz(flash);
David Brownell7d5230e2007-06-24 15:09:13 -0700469 }
470 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800471
David Brownell7d5230e2007-06-24 15:09:13 -0700472 mutex_unlock(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800473
474 return 0;
475}
476
Graf Yang49aac4a2009-06-15 08:23:41 +0000477static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
478 size_t *retlen, const u_char *buf)
479{
480 struct m25p *flash = mtd_to_m25p(mtd);
481 struct spi_transfer t[2];
482 struct spi_message m;
483 size_t actual;
484 int cmd_sz, ret;
485
486 if (retlen)
487 *retlen = 0;
488
489 /* sanity checks */
490 if (!len)
491 return 0;
492
493 if (to + len > flash->mtd.size)
494 return -EINVAL;
495
496 spi_message_init(&m);
497 memset(t, 0, (sizeof t));
498
499 t[0].tx_buf = flash->command;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400500 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000501 spi_message_add_tail(&t[0], &m);
502
503 t[1].tx_buf = buf;
504 spi_message_add_tail(&t[1], &m);
505
506 mutex_lock(&flash->lock);
507
508 /* Wait until finished previous write command. */
509 ret = wait_till_ready(flash);
510 if (ret)
511 goto time_out;
512
513 write_enable(flash);
514
515 actual = to % 2;
516 /* Start write from odd address. */
517 if (actual) {
518 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400519 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000520
521 /* write one byte. */
522 t[1].len = 1;
523 spi_sync(flash->spi, &m);
524 ret = wait_till_ready(flash);
525 if (ret)
526 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400527 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000528 }
529 to += actual;
530
531 flash->command[0] = OPCODE_AAI_WP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400532 m25p_addr2cmd(flash, to, flash->command);
Graf Yang49aac4a2009-06-15 08:23:41 +0000533
534 /* Write out most of the data here. */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400535 cmd_sz = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000536 for (; actual < len - 1; actual += 2) {
537 t[0].len = cmd_sz;
538 /* write two bytes. */
539 t[1].len = 2;
540 t[1].tx_buf = buf + actual;
541
542 spi_sync(flash->spi, &m);
543 ret = wait_till_ready(flash);
544 if (ret)
545 goto time_out;
546 *retlen += m.actual_length - cmd_sz;
547 cmd_sz = 1;
548 to += 2;
549 }
550 write_disable(flash);
551 ret = wait_till_ready(flash);
552 if (ret)
553 goto time_out;
554
555 /* Write out trailing byte if it exists. */
556 if (actual != len) {
557 write_enable(flash);
558 flash->command[0] = OPCODE_BP;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400559 m25p_addr2cmd(flash, to, flash->command);
560 t[0].len = m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000561 t[1].len = 1;
562 t[1].tx_buf = buf + actual;
563
564 spi_sync(flash->spi, &m);
565 ret = wait_till_ready(flash);
566 if (ret)
567 goto time_out;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400568 *retlen += m.actual_length - m25p_cmdsz(flash);
Graf Yang49aac4a2009-06-15 08:23:41 +0000569 write_disable(flash);
570 }
571
572time_out:
573 mutex_unlock(&flash->lock);
574 return ret;
575}
Mike Lavender2f9f7622006-01-08 13:34:27 -0800576
577/****************************************************************************/
578
579/*
580 * SPI device driver setup and teardown
581 */
582
583struct flash_info {
David Brownellfa0a8c72007-06-24 15:12:35 -0700584 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
585 * a high byte of zero plus three data bytes: the manufacturer id,
586 * then a two byte device id.
587 */
588 u32 jedec_id;
Chen Gongd0e8c472008-08-11 16:59:15 +0800589 u16 ext_id;
David Brownellfa0a8c72007-06-24 15:12:35 -0700590
591 /* The size listed here is what works with OPCODE_SE, which isn't
592 * necessarily called a "sector" by the vendor.
593 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800594 unsigned sector_size;
David Brownellfa0a8c72007-06-24 15:12:35 -0700595 u16 n_sectors;
596
Anton Vorontsov837479d2009-10-12 20:24:40 +0400597 u16 page_size;
598 u16 addr_width;
599
David Brownellfa0a8c72007-06-24 15:12:35 -0700600 u16 flags;
601#define SECT_4K 0x01 /* OPCODE_BE_4K works uniformly */
Anton Vorontsov837479d2009-10-12 20:24:40 +0400602#define M25P_NO_ERASE 0x02 /* No erase command needed */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800603};
604
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400605#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
606 ((kernel_ulong_t)&(struct flash_info) { \
607 .jedec_id = (_jedec_id), \
608 .ext_id = (_ext_id), \
609 .sector_size = (_sector_size), \
610 .n_sectors = (_n_sectors), \
Anton Vorontsov837479d2009-10-12 20:24:40 +0400611 .page_size = 256, \
612 .addr_width = 3, \
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400613 .flags = (_flags), \
614 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700615
Anton Vorontsov837479d2009-10-12 20:24:40 +0400616#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width) \
617 ((kernel_ulong_t)&(struct flash_info) { \
618 .sector_size = (_sector_size), \
619 .n_sectors = (_n_sectors), \
620 .page_size = (_page_size), \
621 .addr_width = (_addr_width), \
622 .flags = M25P_NO_ERASE, \
623 })
David Brownellfa0a8c72007-06-24 15:12:35 -0700624
625/* NOTE: double check command sets and memory organization when you add
626 * more flash chips. This current list focusses on newer chips, which
627 * have been converging on command sets which including JEDEC ID.
628 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400629static const struct spi_device_id m25p_ids[] = {
David Brownellfa0a8c72007-06-24 15:12:35 -0700630 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400631 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
632 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700633
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400634 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
635 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700636
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400637 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
638 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
639 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
640 { "at26df321", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700641
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200642 /* Macronix */
Simon Guinotdf0094d2009-12-05 15:28:00 +0100643 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
Martin Michlmayr6175f4a2010-06-07 19:31:01 +0100644 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400645 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
646 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
647 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
648 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
Lennert Buytenhekab1ff212009-05-20 13:07:11 +0200649
David Brownellfa0a8c72007-06-24 15:12:35 -0700650 /* Spansion -- single (large) sector size only, at least
651 * for the chips listed here (without boot sectors).
652 */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400653 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
654 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
655 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
656 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
657 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
658 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
659 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
660 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
661 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700662
663 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400664 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K) },
665 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K) },
666 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K) },
667 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K) },
668 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K) },
669 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K) },
670 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K) },
671 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700672
673 /* ST Microelectronics -- newer production may have feature updates */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400674 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
675 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
676 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
677 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
678 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
679 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
680 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
681 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
682 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700683
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400684 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
685 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
686 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
687 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
688 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
689 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
690 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
691 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
692 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
693
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400694 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
695 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
696 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700697
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400698 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
699 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
David Brownellfa0a8c72007-06-24 15:12:35 -0700700
David Woodhouse02d087d2007-06-28 22:38:38 +0100701 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400702 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
703 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
704 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
705 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
706 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
707 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
708 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800709
Anton Vorontsov837479d2009-10-12 20:24:40 +0400710 /* Catalyst / On Semiconductor -- non-JEDEC */
711 { "cat25c11", CAT25_INFO( 16, 8, 16, 1) },
712 { "cat25c03", CAT25_INFO( 32, 8, 16, 2) },
713 { "cat25c09", CAT25_INFO( 128, 8, 32, 2) },
714 { "cat25c17", CAT25_INFO( 256, 8, 32, 2) },
715 { "cat25128", CAT25_INFO(2048, 8, 64, 2) },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400716 { },
Mike Lavender2f9f7622006-01-08 13:34:27 -0800717};
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400718MODULE_DEVICE_TABLE(spi, m25p_ids);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800719
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400720static const struct spi_device_id *__devinit jedec_probe(struct spi_device *spi)
David Brownellfa0a8c72007-06-24 15:12:35 -0700721{
722 int tmp;
723 u8 code = OPCODE_RDID;
Chen Gongdaa84732008-09-16 14:14:12 +0800724 u8 id[5];
David Brownellfa0a8c72007-06-24 15:12:35 -0700725 u32 jedec;
Chen Gongd0e8c472008-08-11 16:59:15 +0800726 u16 ext_jedec;
David Brownellfa0a8c72007-06-24 15:12:35 -0700727 struct flash_info *info;
728
729 /* JEDEC also defines an optional "extended device information"
730 * string for after vendor-specific data, after the three bytes
731 * we use here. Supporting some chips might require using it.
732 */
Chen Gongdaa84732008-09-16 14:14:12 +0800733 tmp = spi_write_then_read(spi, &code, 1, id, 5);
David Brownellfa0a8c72007-06-24 15:12:35 -0700734 if (tmp < 0) {
735 DEBUG(MTD_DEBUG_LEVEL0, "%s: error %d reading JEDEC ID\n",
Kay Sievers160bbab2008-12-23 10:00:14 +0000736 dev_name(&spi->dev), tmp);
David Brownellfa0a8c72007-06-24 15:12:35 -0700737 return NULL;
738 }
739 jedec = id[0];
740 jedec = jedec << 8;
741 jedec |= id[1];
742 jedec = jedec << 8;
743 jedec |= id[2];
744
Anton Vorontsov18c61822009-10-12 20:24:38 +0400745 /*
746 * Some chips (like Numonyx M25P80) have JEDEC and non-JEDEC variants,
747 * which depend on technology process. Officially RDID command doesn't
748 * exist for non-JEDEC chips, but for compatibility they return ID 0.
749 */
750 if (jedec == 0)
751 return NULL;
752
Chen Gongd0e8c472008-08-11 16:59:15 +0800753 ext_jedec = id[3] << 8 | id[4];
754
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400755 for (tmp = 0; tmp < ARRAY_SIZE(m25p_ids) - 1; tmp++) {
756 info = (void *)m25p_ids[tmp].driver_data;
Mike Frysingera3d3f732008-11-26 10:23:25 +0000757 if (info->jedec_id == jedec) {
Mike Frysinger9168ab82008-11-26 10:23:35 +0000758 if (info->ext_id != 0 && info->ext_id != ext_jedec)
Chen Gongd0e8c472008-08-11 16:59:15 +0800759 continue;
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400760 return &m25p_ids[tmp];
Mike Frysingera3d3f732008-11-26 10:23:25 +0000761 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700762 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700763 return NULL;
764}
765
766
Mike Lavender2f9f7622006-01-08 13:34:27 -0800767/*
768 * board specific setup should have ensured the SPI clock used here
769 * matches what the READ command supports, at least until this driver
770 * understands FAST_READ (for clocks over 25 MHz).
771 */
772static int __devinit m25p_probe(struct spi_device *spi)
773{
Anton Vorontsov18c61822009-10-12 20:24:38 +0400774 const struct spi_device_id *id = spi_get_device_id(spi);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800775 struct flash_platform_data *data;
776 struct m25p *flash;
777 struct flash_info *info;
778 unsigned i;
779
780 /* Platform data helps sort out which chip type we have, as
David Brownellfa0a8c72007-06-24 15:12:35 -0700781 * well as how this board partitions it. If we don't have
782 * a chip ID, try the JEDEC id commands; they'll work for most
783 * newer chips, even if we don't recognize the particular chip.
Mike Lavender2f9f7622006-01-08 13:34:27 -0800784 */
785 data = spi->dev.platform_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700786 if (data && data->type) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400787 const struct spi_device_id *plat_id;
788
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400789 for (i = 0; i < ARRAY_SIZE(m25p_ids) - 1; i++) {
Anton Vorontsov18c61822009-10-12 20:24:38 +0400790 plat_id = &m25p_ids[i];
791 if (strcmp(data->type, plat_id->name))
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400792 continue;
793 break;
David Brownellfa0a8c72007-06-24 15:12:35 -0700794 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800795
Anton Vorontsov18c61822009-10-12 20:24:38 +0400796 if (plat_id)
797 id = plat_id;
798 else
799 dev_warn(&spi->dev, "unrecognized id %s\n", data->type);
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400800 }
David Brownellfa0a8c72007-06-24 15:12:35 -0700801
Anton Vorontsov18c61822009-10-12 20:24:38 +0400802 info = (void *)id->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700803
Anton Vorontsov18c61822009-10-12 20:24:38 +0400804 if (info->jedec_id) {
805 const struct spi_device_id *jid;
806
807 jid = jedec_probe(spi);
808 if (!jid) {
Anton Vorontsovf7b00092010-06-22 20:57:34 +0400809 return -ENODEV;
Anton Vorontsov18c61822009-10-12 20:24:38 +0400810 } else if (jid != id) {
811 /*
812 * JEDEC knows better, so overwrite platform ID. We
813 * can't trust partitions any longer, but we'll let
814 * mtd apply them anyway, since some partitions may be
815 * marked read-only, and we don't want to lose that
816 * information, even if it's not 100% accurate.
817 */
818 dev_warn(&spi->dev, "found %s, expected %s\n",
819 jid->name, id->name);
820 id = jid;
821 info = (void *)jid->driver_data;
David Brownellfa0a8c72007-06-24 15:12:35 -0700822 }
Anton Vorontsov18c61822009-10-12 20:24:38 +0400823 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800824
Christoph Lametere94b1762006-12-06 20:33:17 -0800825 flash = kzalloc(sizeof *flash, GFP_KERNEL);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800826 if (!flash)
827 return -ENOMEM;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400828 flash->command = kmalloc(MAX_CMD_SIZE + FAST_READ_DUMMY_BYTE, GFP_KERNEL);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100829 if (!flash->command) {
830 kfree(flash);
831 return -ENOMEM;
832 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800833
834 flash->spi = spi;
David Brownell7d5230e2007-06-24 15:09:13 -0700835 mutex_init(&flash->lock);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800836 dev_set_drvdata(&spi->dev, flash);
837
Michael Hennerich72289822008-07-03 23:54:42 -0700838 /*
Graf Yangea60658a2009-09-24 15:46:22 -0400839 * Atmel and SST serial flash tend to power
840 * up with the software protection bits set
Michael Hennerich72289822008-07-03 23:54:42 -0700841 */
842
Graf Yangea60658a2009-09-24 15:46:22 -0400843 if (info->jedec_id >> 16 == 0x1f ||
844 info->jedec_id >> 16 == 0xbf) {
Michael Hennerich72289822008-07-03 23:54:42 -0700845 write_enable(flash);
846 write_sr(flash, 0);
847 }
848
David Brownellfa0a8c72007-06-24 15:12:35 -0700849 if (data && data->name)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800850 flash->mtd.name = data->name;
851 else
Kay Sievers160bbab2008-12-23 10:00:14 +0000852 flash->mtd.name = dev_name(&spi->dev);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800853
854 flash->mtd.type = MTD_NORFLASH;
Artem B. Bityutskiy783ed812006-06-14 19:53:44 +0400855 flash->mtd.writesize = 1;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800856 flash->mtd.flags = MTD_CAP_NORFLASH;
857 flash->mtd.size = info->sector_size * info->n_sectors;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800858 flash->mtd.erase = m25p80_erase;
859 flash->mtd.read = m25p80_read;
Graf Yang49aac4a2009-06-15 08:23:41 +0000860
861 /* sst flash chips use AAI word program */
862 if (info->jedec_id >> 16 == 0xbf)
863 flash->mtd.write = sst_write;
864 else
865 flash->mtd.write = m25p80_write;
Mike Lavender2f9f7622006-01-08 13:34:27 -0800866
David Brownellfa0a8c72007-06-24 15:12:35 -0700867 /* prefer "small sector" erase if possible */
868 if (info->flags & SECT_4K) {
869 flash->erase_opcode = OPCODE_BE_4K;
870 flash->mtd.erasesize = 4096;
871 } else {
872 flash->erase_opcode = OPCODE_SE;
873 flash->mtd.erasesize = info->sector_size;
874 }
875
Anton Vorontsov837479d2009-10-12 20:24:40 +0400876 if (info->flags & M25P_NO_ERASE)
877 flash->mtd.flags |= MTD_NO_ERASE;
David Brownell87f39f02009-03-26 00:42:50 -0700878
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200879 flash->mtd.dev.parent = &spi->dev;
Anton Vorontsov837479d2009-10-12 20:24:40 +0400880 flash->page_size = info->page_size;
881 flash->addr_width = info->addr_width;
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200882
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400883 dev_info(&spi->dev, "%s (%lld Kbytes)\n", id->name,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800884 (long long)flash->mtd.size >> 10);
885
886 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200887 "mtd .name = %s, .size = 0x%llx (%lldMiB) "
David Woodhouse02d087d2007-06-28 22:38:38 +0100888 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
Mike Lavender2f9f7622006-01-08 13:34:27 -0800889 flash->mtd.name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200890 (long long)flash->mtd.size, (long long)(flash->mtd.size >> 20),
Mike Lavender2f9f7622006-01-08 13:34:27 -0800891 flash->mtd.erasesize, flash->mtd.erasesize / 1024,
892 flash->mtd.numeraseregions);
893
894 if (flash->mtd.numeraseregions)
895 for (i = 0; i < flash->mtd.numeraseregions; i++)
896 DEBUG(MTD_DEBUG_LEVEL2,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200897 "mtd.eraseregions[%d] = { .offset = 0x%llx, "
David Woodhouse02d087d2007-06-28 22:38:38 +0100898 ".erasesize = 0x%.8x (%uKiB), "
Mike Lavender2f9f7622006-01-08 13:34:27 -0800899 ".numblocks = %d }\n",
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200900 i, (long long)flash->mtd.eraseregions[i].offset,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800901 flash->mtd.eraseregions[i].erasesize,
902 flash->mtd.eraseregions[i].erasesize / 1024,
903 flash->mtd.eraseregions[i].numblocks);
904
905
906 /* partitions should match sector boundaries; and it may be good to
907 * use readonly partitions for writeprotected sectors (BP2..BP0).
908 */
909 if (mtd_has_partitions()) {
910 struct mtd_partition *parts = NULL;
911 int nr_parts = 0;
912
David Brownella4b6d512009-03-04 12:01:41 -0800913 if (mtd_has_cmdlinepart()) {
914 static const char *part_probes[]
915 = { "cmdlinepart", NULL, };
Mike Lavender2f9f7622006-01-08 13:34:27 -0800916
David Brownella4b6d512009-03-04 12:01:41 -0800917 nr_parts = parse_mtd_partitions(&flash->mtd,
918 part_probes, &parts, 0);
919 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800920
921 if (nr_parts <= 0 && data && data->parts) {
922 parts = data->parts;
923 nr_parts = data->nr_parts;
924 }
925
926 if (nr_parts > 0) {
David Brownellfa0a8c72007-06-24 15:12:35 -0700927 for (i = 0; i < nr_parts; i++) {
Mike Lavender2f9f7622006-01-08 13:34:27 -0800928 DEBUG(MTD_DEBUG_LEVEL2, "partitions[%d] = "
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200929 "{.name = %s, .offset = 0x%llx, "
930 ".size = 0x%llx (%lldKiB) }\n",
David Brownellfa0a8c72007-06-24 15:12:35 -0700931 i, parts[i].name,
Artem Bityutskiyd85316a2008-12-18 14:10:05 +0200932 (long long)parts[i].offset,
933 (long long)parts[i].size,
934 (long long)(parts[i].size >> 10));
Mike Lavender2f9f7622006-01-08 13:34:27 -0800935 }
936 flash->partitioned = 1;
937 return add_mtd_partitions(&flash->mtd, parts, nr_parts);
938 }
Anton Vorontsovedcb3b12009-08-06 15:18:37 -0700939 } else if (data && data->nr_parts)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800940 dev_warn(&spi->dev, "ignoring %d default partitions on %s\n",
941 data->nr_parts, data->name);
942
943 return add_mtd_device(&flash->mtd) == 1 ? -ENODEV : 0;
944}
945
946
947static int __devexit m25p_remove(struct spi_device *spi)
948{
949 struct m25p *flash = dev_get_drvdata(&spi->dev);
950 int status;
951
952 /* Clean up MTD stuff. */
953 if (mtd_has_partitions() && flash->partitioned)
954 status = del_mtd_partitions(&flash->mtd);
955 else
956 status = del_mtd_device(&flash->mtd);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100957 if (status == 0) {
958 kfree(flash->command);
Mike Lavender2f9f7622006-01-08 13:34:27 -0800959 kfree(flash);
Johannes Stezenbach61c35062009-10-28 14:21:37 +0100960 }
Mike Lavender2f9f7622006-01-08 13:34:27 -0800961 return 0;
962}
963
964
965static struct spi_driver m25p80_driver = {
966 .driver = {
967 .name = "m25p80",
968 .bus = &spi_bus_type,
969 .owner = THIS_MODULE,
970 },
Anton Vorontsovb34bc032009-10-12 20:24:35 +0400971 .id_table = m25p_ids,
Mike Lavender2f9f7622006-01-08 13:34:27 -0800972 .probe = m25p_probe,
973 .remove = __devexit_p(m25p_remove),
David Brownellfa0a8c72007-06-24 15:12:35 -0700974
975 /* REVISIT: many of these chips have deep power-down modes, which
976 * should clearly be entered on suspend() to minimize power use.
977 * And also when they're otherwise idle...
978 */
Mike Lavender2f9f7622006-01-08 13:34:27 -0800979};
980
981
Peter Huewe627df232009-06-11 02:23:33 +0200982static int __init m25p80_init(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800983{
984 return spi_register_driver(&m25p80_driver);
985}
986
987
Peter Huewe627df232009-06-11 02:23:33 +0200988static void __exit m25p80_exit(void)
Mike Lavender2f9f7622006-01-08 13:34:27 -0800989{
990 spi_unregister_driver(&m25p80_driver);
991}
992
993
994module_init(m25p80_init);
995module_exit(m25p80_exit);
996
997MODULE_LICENSE("GPL");
998MODULE_AUTHOR("Mike Lavender");
999MODULE_DESCRIPTION("MTD SPI driver for ST M25Pxx flash chips");