blob: 360ce68c98099f1cc3495107f112f4b19e82f56f [file] [log] [blame]
Alexander Grafc215c6e2009-10-30 05:47:14 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/kvm_ppc.h>
21#include <asm/disassemble.h>
22#include <asm/kvm_book3s.h>
23#include <asm/reg.h>
Benjamin Herrenschmidt95327d02012-04-01 17:35:53 +000024#include <asm/switch_to.h>
Paul Mackerrasb0a94d42012-11-04 18:15:43 +000025#include <asm/time.h>
Alexander Grafc215c6e2009-10-30 05:47:14 +000026
27#define OP_19_XOP_RFID 18
28#define OP_19_XOP_RFI 50
29
30#define OP_31_XOP_MFMSR 83
31#define OP_31_XOP_MTMSR 146
32#define OP_31_XOP_MTMSRD 178
Alexander Graf71db4082010-02-19 11:00:37 +010033#define OP_31_XOP_MTSR 210
Alexander Grafc215c6e2009-10-30 05:47:14 +000034#define OP_31_XOP_MTSRIN 242
35#define OP_31_XOP_TLBIEL 274
36#define OP_31_XOP_TLBIE 306
Alexander Graf50c7bb82012-12-14 23:42:05 +010037/* Opcode is officially reserved, reuse it as sc 1 when sc 1 doesn't trap */
38#define OP_31_XOP_FAKE_SC1 308
Alexander Grafc215c6e2009-10-30 05:47:14 +000039#define OP_31_XOP_SLBMTE 402
40#define OP_31_XOP_SLBIE 434
41#define OP_31_XOP_SLBIA 498
Alexander Grafc6648762010-03-24 21:48:24 +010042#define OP_31_XOP_MFSR 595
Alexander Grafc215c6e2009-10-30 05:47:14 +000043#define OP_31_XOP_MFSRIN 659
Alexander Grafbd7cdbb2010-03-24 21:48:33 +010044#define OP_31_XOP_DCBA 758
Alexander Grafc215c6e2009-10-30 05:47:14 +000045#define OP_31_XOP_SLBMFEV 851
46#define OP_31_XOP_EIOIO 854
47#define OP_31_XOP_SLBMFEE 915
48
49/* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
50#define OP_31_XOP_DCBZ 1010
51
Alexander Grafca7f4202010-03-24 21:48:28 +010052#define OP_LFS 48
53#define OP_LFD 50
54#define OP_STFS 52
55#define OP_STFD 54
56
Alexander Grafd6d549b2010-02-19 11:00:33 +010057#define SPRN_GQR0 912
58#define SPRN_GQR1 913
59#define SPRN_GQR2 914
60#define SPRN_GQR3 915
61#define SPRN_GQR4 916
62#define SPRN_GQR5 917
63#define SPRN_GQR6 918
64#define SPRN_GQR7 919
65
Alexander Graf07b09072010-04-16 00:11:53 +020066/* Book3S_32 defines mfsrin(v) - but that messes up our abstract
67 * function pointers, so let's just disable the define. */
68#undef mfsrin
69
Alexander Graf317a8fa2011-08-08 16:07:16 +020070enum priv_level {
71 PRIV_PROBLEM = 0,
72 PRIV_SUPER = 1,
73 PRIV_HYPER = 2,
74};
75
76static bool spr_allowed(struct kvm_vcpu *vcpu, enum priv_level level)
77{
78 /* PAPR VMs only access supervisor SPRs */
79 if (vcpu->arch.papr_enabled && (level > PRIV_SUPER))
80 return false;
81
82 /* Limit user space to its own small SPR set */
83 if ((vcpu->arch.shared->msr & MSR_PR) && level > PRIV_PROBLEM)
84 return false;
85
86 return true;
87}
88
Alexander Grafc215c6e2009-10-30 05:47:14 +000089int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
90 unsigned int inst, int *advance)
91{
92 int emulated = EMULATE_DONE;
Alexander Grafc46dc9a2012-05-04 14:01:33 +020093 int rt = get_rt(inst);
94 int rs = get_rs(inst);
95 int ra = get_ra(inst);
96 int rb = get_rb(inst);
Alexander Grafc215c6e2009-10-30 05:47:14 +000097
98 switch (get_op(inst)) {
99 case 19:
100 switch (get_xop(inst)) {
101 case OP_19_XOP_RFID:
102 case OP_19_XOP_RFI:
Alexander Grafde7906c2010-07-29 14:47:46 +0200103 kvmppc_set_pc(vcpu, vcpu->arch.shared->srr0);
104 kvmppc_set_msr(vcpu, vcpu->arch.shared->srr1);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000105 *advance = 0;
106 break;
107
108 default:
109 emulated = EMULATE_FAIL;
110 break;
111 }
112 break;
113 case 31:
114 switch (get_xop(inst)) {
115 case OP_31_XOP_MFMSR:
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200116 kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->msr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000117 break;
118 case OP_31_XOP_MTMSRD:
119 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200120 ulong rs_val = kvmppc_get_gpr(vcpu, rs);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000121 if (inst & 0x10000) {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200122 ulong new_msr = vcpu->arch.shared->msr;
123 new_msr &= ~(MSR_RI | MSR_EE);
124 new_msr |= rs_val & (MSR_RI | MSR_EE);
125 vcpu->arch.shared->msr = new_msr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000126 } else
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200127 kvmppc_set_msr(vcpu, rs_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000128 break;
129 }
130 case OP_31_XOP_MTMSR:
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200131 kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000132 break;
Alexander Grafc6648762010-03-24 21:48:24 +0100133 case OP_31_XOP_MFSR:
134 {
135 int srnum;
136
137 srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
138 if (vcpu->arch.mmu.mfsrin) {
139 u32 sr;
140 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200141 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc6648762010-03-24 21:48:24 +0100142 }
143 break;
144 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000145 case OP_31_XOP_MFSRIN:
146 {
147 int srnum;
148
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200149 srnum = (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000150 if (vcpu->arch.mmu.mfsrin) {
151 u32 sr;
152 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200153 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000154 }
155 break;
156 }
Alexander Graf71db4082010-02-19 11:00:37 +0100157 case OP_31_XOP_MTSR:
158 vcpu->arch.mmu.mtsrin(vcpu,
159 (inst >> 16) & 0xf,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200160 kvmppc_get_gpr(vcpu, rs));
Alexander Graf71db4082010-02-19 11:00:37 +0100161 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000162 case OP_31_XOP_MTSRIN:
163 vcpu->arch.mmu.mtsrin(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200164 (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf,
165 kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000166 break;
167 case OP_31_XOP_TLBIE:
168 case OP_31_XOP_TLBIEL:
169 {
170 bool large = (inst & 0x00200000) ? true : false;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200171 ulong addr = kvmppc_get_gpr(vcpu, rb);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000172 vcpu->arch.mmu.tlbie(vcpu, addr, large);
173 break;
174 }
Alexander Graf50c7bb82012-12-14 23:42:05 +0100175#ifdef CONFIG_KVM_BOOK3S_64_PR
176 case OP_31_XOP_FAKE_SC1:
177 {
178 /* SC 1 papr hypercalls */
179 ulong cmd = kvmppc_get_gpr(vcpu, 3);
180 int i;
181
182 if ((vcpu->arch.shared->msr & MSR_PR) ||
183 !vcpu->arch.papr_enabled) {
184 emulated = EMULATE_FAIL;
185 break;
186 }
187
188 if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE)
189 break;
190
191 run->papr_hcall.nr = cmd;
192 for (i = 0; i < 9; ++i) {
193 ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
194 run->papr_hcall.args[i] = gpr;
195 }
196
Bharat Bhushan0f47f9b2013-04-08 00:32:14 +0000197 run->exit_reason = KVM_EXIT_PAPR_HCALL;
198 vcpu->arch.hcall_needed = 1;
Bharat Bhushanc402a3f2013-04-08 00:32:13 +0000199 emulated = EMULATE_EXIT_USER;
Alexander Graf50c7bb82012-12-14 23:42:05 +0100200 break;
201 }
202#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000203 case OP_31_XOP_EIOIO:
204 break;
205 case OP_31_XOP_SLBMTE:
206 if (!vcpu->arch.mmu.slbmte)
207 return EMULATE_FAIL;
208
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100209 vcpu->arch.mmu.slbmte(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200210 kvmppc_get_gpr(vcpu, rs),
211 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000212 break;
213 case OP_31_XOP_SLBIE:
214 if (!vcpu->arch.mmu.slbie)
215 return EMULATE_FAIL;
216
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100217 vcpu->arch.mmu.slbie(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200218 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000219 break;
220 case OP_31_XOP_SLBIA:
221 if (!vcpu->arch.mmu.slbia)
222 return EMULATE_FAIL;
223
224 vcpu->arch.mmu.slbia(vcpu);
225 break;
226 case OP_31_XOP_SLBMFEE:
227 if (!vcpu->arch.mmu.slbmfee) {
228 emulated = EMULATE_FAIL;
229 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200230 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000231
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200232 rb_val = kvmppc_get_gpr(vcpu, rb);
233 t = vcpu->arch.mmu.slbmfee(vcpu, rb_val);
234 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000235 }
236 break;
237 case OP_31_XOP_SLBMFEV:
238 if (!vcpu->arch.mmu.slbmfev) {
239 emulated = EMULATE_FAIL;
240 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200241 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000242
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200243 rb_val = kvmppc_get_gpr(vcpu, rb);
244 t = vcpu->arch.mmu.slbmfev(vcpu, rb_val);
245 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000246 }
247 break;
Alexander Grafbd7cdbb2010-03-24 21:48:33 +0100248 case OP_31_XOP_DCBA:
249 /* Gets treated as NOP */
250 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000251 case OP_31_XOP_DCBZ:
252 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200253 ulong rb_val = kvmppc_get_gpr(vcpu, rb);
254 ulong ra_val = 0;
Alexander Graf5467a972010-02-19 11:00:38 +0100255 ulong addr, vaddr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000256 u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
Alexander Graf9fb244a2010-03-24 21:48:32 +0100257 u32 dsisr;
258 int r;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000259
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200260 if (ra)
261 ra_val = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000262
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200263 addr = (ra_val + rb_val) & ~31ULL;
Alexander Graf666e7252010-07-29 14:47:43 +0200264 if (!(vcpu->arch.shared->msr & MSR_SF))
Alexander Grafc215c6e2009-10-30 05:47:14 +0000265 addr &= 0xffffffff;
Alexander Graf5467a972010-02-19 11:00:38 +0100266 vaddr = addr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000267
Alexander Graf9fb244a2010-03-24 21:48:32 +0100268 r = kvmppc_st(vcpu, &addr, 32, zeros, true);
269 if ((r == -ENOENT) || (r == -EPERM)) {
Alexander Graf468a12c2011-12-09 14:44:13 +0100270 struct kvmppc_book3s_shadow_vcpu *svcpu;
271
272 svcpu = svcpu_get(vcpu);
Alexander Graf9fb244a2010-03-24 21:48:32 +0100273 *advance = 0;
Alexander Graf5e030182010-07-29 14:47:45 +0200274 vcpu->arch.shared->dar = vaddr;
Alexander Graf468a12c2011-12-09 14:44:13 +0100275 svcpu->fault_dar = vaddr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100276
277 dsisr = DSISR_ISSTORE;
278 if (r == -ENOENT)
279 dsisr |= DSISR_NOHPTE;
280 else if (r == -EPERM)
281 dsisr |= DSISR_PROTFAULT;
282
Alexander Grafd562de42010-07-29 14:47:44 +0200283 vcpu->arch.shared->dsisr = dsisr;
Alexander Graf468a12c2011-12-09 14:44:13 +0100284 svcpu->fault_dsisr = dsisr;
285 svcpu_put(svcpu);
Alexander Graf9fb244a2010-03-24 21:48:32 +0100286
Alexander Grafc215c6e2009-10-30 05:47:14 +0000287 kvmppc_book3s_queue_irqprio(vcpu,
288 BOOK3S_INTERRUPT_DATA_STORAGE);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000289 }
290
291 break;
292 }
293 default:
294 emulated = EMULATE_FAIL;
295 }
296 break;
297 default:
298 emulated = EMULATE_FAIL;
299 }
300
Alexander Graf831317b2010-02-19 11:00:44 +0100301 if (emulated == EMULATE_FAIL)
302 emulated = kvmppc_emulate_paired_single(run, vcpu);
303
Alexander Grafc215c6e2009-10-30 05:47:14 +0000304 return emulated;
305}
306
Alexander Grafe15a1132009-11-30 03:02:02 +0000307void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
308 u32 val)
309{
310 if (upper) {
311 /* Upper BAT */
312 u32 bl = (val >> 2) & 0x7ff;
313 bat->bepi_mask = (~bl << 17);
314 bat->bepi = val & 0xfffe0000;
315 bat->vs = (val & 2) ? 1 : 0;
316 bat->vp = (val & 1) ? 1 : 0;
317 bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
318 } else {
319 /* Lower BAT */
320 bat->brpn = val & 0xfffe0000;
321 bat->wimg = (val >> 3) & 0xf;
322 bat->pp = val & 3;
323 bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
324 }
325}
326
Alexander Grafc1c88e22010-08-02 23:23:04 +0200327static struct kvmppc_bat *kvmppc_find_bat(struct kvm_vcpu *vcpu, int sprn)
Alexander Grafc04a6952010-03-24 21:48:25 +0100328{
329 struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
330 struct kvmppc_bat *bat;
331
332 switch (sprn) {
333 case SPRN_IBAT0U ... SPRN_IBAT3L:
334 bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
335 break;
336 case SPRN_IBAT4U ... SPRN_IBAT7L:
337 bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
338 break;
339 case SPRN_DBAT0U ... SPRN_DBAT3L:
340 bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
341 break;
342 case SPRN_DBAT4U ... SPRN_DBAT7L:
343 bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
344 break;
345 default:
346 BUG();
347 }
348
Alexander Grafc1c88e22010-08-02 23:23:04 +0200349 return bat;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000350}
351
Alexander Graf54771e62012-05-04 14:55:12 +0200352int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, ulong spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000353{
354 int emulated = EMULATE_DONE;
355
356 switch (sprn) {
357 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200358 if (!spr_allowed(vcpu, PRIV_HYPER))
359 goto unprivileged;
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100360 to_book3s(vcpu)->sdr1 = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000361 break;
362 case SPRN_DSISR:
Alexander Grafd562de42010-07-29 14:47:44 +0200363 vcpu->arch.shared->dsisr = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000364 break;
365 case SPRN_DAR:
Alexander Graf5e030182010-07-29 14:47:45 +0200366 vcpu->arch.shared->dar = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000367 break;
368 case SPRN_HIOR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100369 to_book3s(vcpu)->hior = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000370 break;
371 case SPRN_IBAT0U ... SPRN_IBAT3L:
372 case SPRN_IBAT4U ... SPRN_IBAT7L:
373 case SPRN_DBAT0U ... SPRN_DBAT3L:
374 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200375 {
376 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
377
378 kvmppc_set_bat(vcpu, bat, !(sprn % 2), (u32)spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000379 /* BAT writes happen so rarely that we're ok to flush
380 * everything here */
381 kvmppc_mmu_pte_flush(vcpu, 0, 0);
Alexander Grafc04a6952010-03-24 21:48:25 +0100382 kvmppc_mmu_flush_segments(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000383 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200384 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000385 case SPRN_HID0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100386 to_book3s(vcpu)->hid[0] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000387 break;
388 case SPRN_HID1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100389 to_book3s(vcpu)->hid[1] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000390 break;
391 case SPRN_HID2:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100392 to_book3s(vcpu)->hid[2] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000393 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100394 case SPRN_HID2_GEKKO:
395 to_book3s(vcpu)->hid[2] = spr_val;
396 /* HID2.PSE controls paired single on gekko */
397 switch (vcpu->arch.pvr) {
398 case 0x00080200: /* lonestar 2.0 */
399 case 0x00088202: /* lonestar 2.2 */
400 case 0x70000100: /* gekko 1.0 */
401 case 0x00080100: /* gekko 2.0 */
402 case 0x00083203: /* gekko 2.3a */
403 case 0x00083213: /* gekko 2.3b */
404 case 0x00083204: /* gekko 2.4 */
405 case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
Alexander Grafb83d4a92010-04-20 02:49:54 +0200406 case 0x00087200: /* broadway */
407 if (vcpu->arch.hflags & BOOK3S_HFLAG_NATIVE_PS) {
408 /* Native paired singles */
409 } else if (spr_val & (1 << 29)) { /* HID2.PSE */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100410 vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
411 kvmppc_giveup_ext(vcpu, MSR_FP);
412 } else {
413 vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
414 }
415 break;
416 }
417 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000418 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100419 case SPRN_HID4_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100420 to_book3s(vcpu)->hid[4] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000421 break;
422 case SPRN_HID5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100423 to_book3s(vcpu)->hid[5] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000424 /* guest HID5 set can change is_dcbz32 */
425 if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
426 (mfmsr() & MSR_HV))
427 vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
428 break;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000429 case SPRN_PURR:
430 to_book3s(vcpu)->purr_offset = spr_val - get_tb();
431 break;
432 case SPRN_SPURR:
433 to_book3s(vcpu)->spurr_offset = spr_val - get_tb();
434 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100435 case SPRN_GQR0:
436 case SPRN_GQR1:
437 case SPRN_GQR2:
438 case SPRN_GQR3:
439 case SPRN_GQR4:
440 case SPRN_GQR5:
441 case SPRN_GQR6:
442 case SPRN_GQR7:
443 to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
444 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000445 case SPRN_ICTC:
446 case SPRN_THRM1:
447 case SPRN_THRM2:
448 case SPRN_THRM3:
449 case SPRN_CTRLF:
450 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100451 case SPRN_L2CR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000452 case SPRN_DSCR:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100453 case SPRN_MMCR0_GEKKO:
454 case SPRN_MMCR1_GEKKO:
455 case SPRN_PMC1_GEKKO:
456 case SPRN_PMC2_GEKKO:
457 case SPRN_PMC3_GEKKO:
458 case SPRN_PMC4_GEKKO:
459 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000460 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200461 case SPRN_DABR:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000462 break;
Alexander Graf317a8fa2011-08-08 16:07:16 +0200463unprivileged:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000464 default:
465 printk(KERN_INFO "KVM: invalid SPR write: %d\n", sprn);
466#ifndef DEBUG_SPR
467 emulated = EMULATE_FAIL;
468#endif
469 break;
470 }
471
472 return emulated;
473}
474
Alexander Graf54771e62012-05-04 14:55:12 +0200475int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, ulong *spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000476{
477 int emulated = EMULATE_DONE;
478
479 switch (sprn) {
Alexander Grafc04a6952010-03-24 21:48:25 +0100480 case SPRN_IBAT0U ... SPRN_IBAT3L:
481 case SPRN_IBAT4U ... SPRN_IBAT7L:
482 case SPRN_DBAT0U ... SPRN_DBAT3L:
483 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200484 {
485 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
486
487 if (sprn % 2)
Alexander Graf54771e62012-05-04 14:55:12 +0200488 *spr_val = bat->raw >> 32;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200489 else
Alexander Graf54771e62012-05-04 14:55:12 +0200490 *spr_val = bat->raw;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200491
Alexander Grafc04a6952010-03-24 21:48:25 +0100492 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200493 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000494 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200495 if (!spr_allowed(vcpu, PRIV_HYPER))
496 goto unprivileged;
Alexander Graf54771e62012-05-04 14:55:12 +0200497 *spr_val = to_book3s(vcpu)->sdr1;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000498 break;
499 case SPRN_DSISR:
Alexander Graf54771e62012-05-04 14:55:12 +0200500 *spr_val = vcpu->arch.shared->dsisr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000501 break;
502 case SPRN_DAR:
Alexander Graf54771e62012-05-04 14:55:12 +0200503 *spr_val = vcpu->arch.shared->dar;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000504 break;
505 case SPRN_HIOR:
Alexander Graf54771e62012-05-04 14:55:12 +0200506 *spr_val = to_book3s(vcpu)->hior;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000507 break;
508 case SPRN_HID0:
Alexander Graf54771e62012-05-04 14:55:12 +0200509 *spr_val = to_book3s(vcpu)->hid[0];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000510 break;
511 case SPRN_HID1:
Alexander Graf54771e62012-05-04 14:55:12 +0200512 *spr_val = to_book3s(vcpu)->hid[1];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000513 break;
514 case SPRN_HID2:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100515 case SPRN_HID2_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200516 *spr_val = to_book3s(vcpu)->hid[2];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000517 break;
518 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100519 case SPRN_HID4_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200520 *spr_val = to_book3s(vcpu)->hid[4];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000521 break;
522 case SPRN_HID5:
Alexander Graf54771e62012-05-04 14:55:12 +0200523 *spr_val = to_book3s(vcpu)->hid[5];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000524 break;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200525 case SPRN_CFAR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000526 case SPRN_DSCR:
Alexander Graf54771e62012-05-04 14:55:12 +0200527 *spr_val = 0;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200528 break;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000529 case SPRN_PURR:
530 *spr_val = get_tb() + to_book3s(vcpu)->purr_offset;
531 break;
532 case SPRN_SPURR:
533 *spr_val = get_tb() + to_book3s(vcpu)->purr_offset;
534 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100535 case SPRN_GQR0:
536 case SPRN_GQR1:
537 case SPRN_GQR2:
538 case SPRN_GQR3:
539 case SPRN_GQR4:
540 case SPRN_GQR5:
541 case SPRN_GQR6:
542 case SPRN_GQR7:
Alexander Graf54771e62012-05-04 14:55:12 +0200543 *spr_val = to_book3s(vcpu)->gqr[sprn - SPRN_GQR0];
Alexander Grafd6d549b2010-02-19 11:00:33 +0100544 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000545 case SPRN_THRM1:
546 case SPRN_THRM2:
547 case SPRN_THRM3:
548 case SPRN_CTRLF:
549 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100550 case SPRN_L2CR:
551 case SPRN_MMCR0_GEKKO:
552 case SPRN_MMCR1_GEKKO:
553 case SPRN_PMC1_GEKKO:
554 case SPRN_PMC2_GEKKO:
555 case SPRN_PMC3_GEKKO:
556 case SPRN_PMC4_GEKKO:
557 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000558 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200559 case SPRN_DABR:
Alexander Graf54771e62012-05-04 14:55:12 +0200560 *spr_val = 0;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000561 break;
562 default:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200563unprivileged:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000564 printk(KERN_INFO "KVM: invalid SPR read: %d\n", sprn);
565#ifndef DEBUG_SPR
566 emulated = EMULATE_FAIL;
567#endif
568 break;
569 }
570
571 return emulated;
572}
573
Alexander Grafca7f4202010-03-24 21:48:28 +0100574u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
575{
576 u32 dsisr = 0;
577
578 /*
579 * This is what the spec says about DSISR bits (not mentioned = 0):
580 *
581 * 12:13 [DS] Set to bits 30:31
582 * 15:16 [X] Set to bits 29:30
583 * 17 [X] Set to bit 25
584 * [D/DS] Set to bit 5
585 * 18:21 [X] Set to bits 21:24
586 * [D/DS] Set to bits 1:4
587 * 22:26 Set to bits 6:10 (RT/RS/FRT/FRS)
588 * 27:31 Set to bits 11:15 (RA)
589 */
590
591 switch (get_op(inst)) {
592 /* D-form */
593 case OP_LFS:
594 case OP_LFD:
595 case OP_STFD:
596 case OP_STFS:
597 dsisr |= (inst >> 12) & 0x4000; /* bit 17 */
598 dsisr |= (inst >> 17) & 0x3c00; /* bits 18:21 */
599 break;
600 /* X-form */
601 case 31:
602 dsisr |= (inst << 14) & 0x18000; /* bits 15:16 */
603 dsisr |= (inst << 8) & 0x04000; /* bit 17 */
604 dsisr |= (inst << 3) & 0x03c00; /* bits 18:21 */
605 break;
606 default:
607 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
608 break;
609 }
610
611 dsisr |= (inst >> 16) & 0x03ff; /* bits 22:31 */
612
613 return dsisr;
614}
615
616ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
617{
618 ulong dar = 0;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200619 ulong ra = get_ra(inst);
620 ulong rb = get_rb(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +0100621
622 switch (get_op(inst)) {
623 case OP_LFS:
624 case OP_LFD:
625 case OP_STFD:
626 case OP_STFS:
Alexander Grafca7f4202010-03-24 21:48:28 +0100627 if (ra)
628 dar = kvmppc_get_gpr(vcpu, ra);
629 dar += (s32)((s16)inst);
630 break;
631 case 31:
Alexander Grafca7f4202010-03-24 21:48:28 +0100632 if (ra)
633 dar = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200634 dar += kvmppc_get_gpr(vcpu, rb);
Alexander Grafca7f4202010-03-24 21:48:28 +0100635 break;
636 default:
637 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
638 break;
639 }
640
641 return dar;
642}