blob: c3e3283426a914c6b426fe46862e080cfb920353 [file] [log] [blame]
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -07001/******************************************************************************
2 *
3 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
Wey-Yi Guy81b81762010-03-16 10:23:30 -070033#include <linux/sched.h>
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -070034
35#include "iwl-dev.h"
36#include "iwl-core.h"
Wey-Yi Guy81b81762010-03-16 10:23:30 -070037#include "iwl-io.h"
Wey-Yi Guy741a6262010-03-16 12:37:24 -070038#include "iwl-helpers.h"
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -070039#include "iwl-agn-hw.h"
Wey-Yi Guy741a6262010-03-16 12:37:24 -070040#include "iwl-agn.h"
41
42static const s8 iwlagn_default_queue_to_tx_fifo[] = {
43 IWL_TX_FIFO_VO,
44 IWL_TX_FIFO_VI,
45 IWL_TX_FIFO_BE,
46 IWL_TX_FIFO_BK,
47 IWLAGN_CMD_FIFO_NUM,
48 IWL_TX_FIFO_UNUSED,
49 IWL_TX_FIFO_UNUSED,
50 IWL_TX_FIFO_UNUSED,
51 IWL_TX_FIFO_UNUSED,
52 IWL_TX_FIFO_UNUSED,
53};
Wey-Yi Guy81b81762010-03-16 10:23:30 -070054
Wey-Yi Guyf4012412010-04-27 14:10:00 -070055static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
56 {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
57 0, COEX_UNASSOC_IDLE_FLAGS},
58 {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
59 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
60 {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
61 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
62 {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
63 0, COEX_CALIBRATION_FLAGS},
64 {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
65 0, COEX_PERIODIC_CALIBRATION_FLAGS},
66 {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
67 0, COEX_CONNECTION_ESTAB_FLAGS},
68 {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
69 0, COEX_ASSOCIATED_IDLE_FLAGS},
70 {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
71 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
72 {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
73 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
74 {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
75 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
76 {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
77 {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
78 {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
79 0, COEX_STAND_ALONE_DEBUG_FLAGS},
80 {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
81 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
82 {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
83 {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
84};
85
Wey-Yi Guy81b81762010-03-16 10:23:30 -070086/*
87 * ucode
88 */
89static int iwlagn_load_section(struct iwl_priv *priv, const char *name,
90 struct fw_desc *image, u32 dst_addr)
91{
92 dma_addr_t phy_addr = image->p_addr;
93 u32 byte_cnt = image->len;
94 int ret;
95
96 priv->ucode_write_complete = 0;
97
98 iwl_write_direct32(priv,
99 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
100 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
101
102 iwl_write_direct32(priv,
103 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
104
105 iwl_write_direct32(priv,
106 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
107 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
108
109 iwl_write_direct32(priv,
110 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
111 (iwl_get_dma_hi_addr(phy_addr)
112 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
113
114 iwl_write_direct32(priv,
115 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
116 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
117 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
118 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
119
120 iwl_write_direct32(priv,
121 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
122 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
123 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
124 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
125
126 IWL_DEBUG_INFO(priv, "%s uCode section being loaded...\n", name);
127 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
128 priv->ucode_write_complete, 5 * HZ);
129 if (ret == -ERESTARTSYS) {
130 IWL_ERR(priv, "Could not load the %s uCode section due "
131 "to interrupt\n", name);
132 return ret;
133 }
134 if (!ret) {
135 IWL_ERR(priv, "Could not load the %s uCode section\n",
136 name);
137 return -ETIMEDOUT;
138 }
139
140 return 0;
141}
142
143static int iwlagn_load_given_ucode(struct iwl_priv *priv,
144 struct fw_desc *inst_image,
145 struct fw_desc *data_image)
146{
147 int ret = 0;
148
149 ret = iwlagn_load_section(priv, "INST", inst_image,
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -0700150 IWLAGN_RTC_INST_LOWER_BOUND);
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700151 if (ret)
152 return ret;
153
154 return iwlagn_load_section(priv, "DATA", data_image,
Wey-Yi Guy19e6cda2010-03-16 17:41:23 -0700155 IWLAGN_RTC_DATA_LOWER_BOUND);
Wey-Yi Guy81b81762010-03-16 10:23:30 -0700156}
157
158int iwlagn_load_ucode(struct iwl_priv *priv)
159{
160 int ret = 0;
161
162 /* check whether init ucode should be loaded, or rather runtime ucode */
163 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
164 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
165 ret = iwlagn_load_given_ucode(priv,
166 &priv->ucode_init, &priv->ucode_init_data);
167 if (!ret) {
168 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
169 priv->ucode_type = UCODE_INIT;
170 }
171 } else {
172 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
173 "Loading runtime ucode...\n");
174 ret = iwlagn_load_given_ucode(priv,
175 &priv->ucode_code, &priv->ucode_data);
176 if (!ret) {
177 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
178 priv->ucode_type = UCODE_RT;
179 }
180 }
181
182 return ret;
183}
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -0700184
185#define IWL_UCODE_GET(item) \
186static u32 iwlagn_ucode_get_##item(const struct iwl_ucode_header *ucode,\
187 u32 api_ver) \
188{ \
189 if (api_ver <= 2) \
190 return le32_to_cpu(ucode->u.v1.item); \
191 return le32_to_cpu(ucode->u.v2.item); \
192}
193
194static u32 iwlagn_ucode_get_header_size(u32 api_ver)
195{
196 if (api_ver <= 2)
197 return UCODE_HEADER_SIZE(1);
198 return UCODE_HEADER_SIZE(2);
199}
200
201static u32 iwlagn_ucode_get_build(const struct iwl_ucode_header *ucode,
202 u32 api_ver)
203{
204 if (api_ver <= 2)
205 return 0;
206 return le32_to_cpu(ucode->u.v2.build);
207}
208
209static u8 *iwlagn_ucode_get_data(const struct iwl_ucode_header *ucode,
210 u32 api_ver)
211{
212 if (api_ver <= 2)
213 return (u8 *) ucode->u.v1.data;
214 return (u8 *) ucode->u.v2.data;
215}
216
217IWL_UCODE_GET(inst_size);
218IWL_UCODE_GET(data_size);
219IWL_UCODE_GET(init_size);
220IWL_UCODE_GET(init_data_size);
221IWL_UCODE_GET(boot_size);
222
223struct iwl_ucode_ops iwlagn_ucode = {
224 .get_header_size = iwlagn_ucode_get_header_size,
225 .get_build = iwlagn_ucode_get_build,
226 .get_inst_size = iwlagn_ucode_get_inst_size,
227 .get_data_size = iwlagn_ucode_get_data_size,
228 .get_init_size = iwlagn_ucode_get_init_size,
229 .get_init_data_size = iwlagn_ucode_get_init_data_size,
230 .get_boot_size = iwlagn_ucode_get_boot_size,
231 .get_data = iwlagn_ucode_get_data,
232};
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700233
234/*
235 * Calibration
236 */
237static int iwlagn_set_Xtal_calib(struct iwl_priv *priv)
238{
239 struct iwl_calib_xtal_freq_cmd cmd;
240 __le16 *xtal_calib =
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700241 (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_XTAL);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700242
243 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
244 cmd.hdr.first_group = 0;
245 cmd.hdr.groups_num = 1;
246 cmd.hdr.data_valid = 1;
247 cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
248 cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
249 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
250 (u8 *)&cmd, sizeof(cmd));
251}
252
253static int iwlagn_send_calib_cfg(struct iwl_priv *priv)
254{
255 struct iwl_calib_cfg_cmd calib_cfg_cmd;
256 struct iwl_host_cmd cmd = {
257 .id = CALIBRATION_CFG_CMD,
258 .len = sizeof(struct iwl_calib_cfg_cmd),
259 .data = &calib_cfg_cmd,
260 };
261
262 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
263 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
264 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
265 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
266 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
267
268 return iwl_send_cmd(priv, &cmd);
269}
270
271void iwlagn_rx_calib_result(struct iwl_priv *priv,
272 struct iwl_rx_mem_buffer *rxb)
273{
274 struct iwl_rx_packet *pkt = rxb_addr(rxb);
275 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
276 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
277 int index;
278
279 /* reduce the size of the length field itself */
280 len -= 4;
281
282 /* Define the order in which the results will be sent to the runtime
283 * uCode. iwl_send_calib_results sends them in a row according to
284 * their index. We sort them here
285 */
286 switch (hdr->op_code) {
287 case IWL_PHY_CALIBRATE_DC_CMD:
288 index = IWL_CALIB_DC;
289 break;
290 case IWL_PHY_CALIBRATE_LO_CMD:
291 index = IWL_CALIB_LO;
292 break;
293 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
294 index = IWL_CALIB_TX_IQ;
295 break;
296 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
297 index = IWL_CALIB_TX_IQ_PERD;
298 break;
299 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
300 index = IWL_CALIB_BASE_BAND;
301 break;
302 default:
303 IWL_ERR(priv, "Unknown calibration notification %d\n",
304 hdr->op_code);
305 return;
306 }
307 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
308}
309
310void iwlagn_rx_calib_complete(struct iwl_priv *priv,
311 struct iwl_rx_mem_buffer *rxb)
312{
313 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
314 queue_work(priv->workqueue, &priv->restart);
315}
316
317void iwlagn_init_alive_start(struct iwl_priv *priv)
318{
319 int ret = 0;
320
321 /* Check alive response for "valid" sign from uCode */
322 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
323 /* We had an error bringing up the hardware, so take it
324 * all the way back down so we can try again */
325 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
326 goto restart;
327 }
328
329 /* initialize uCode was loaded... verify inst image.
330 * This is a paranoid check, because we would not have gotten the
331 * "initialize" alive if code weren't properly loaded. */
332 if (iwl_verify_ucode(priv)) {
333 /* Runtime instruction load was bad;
334 * take it all the way back down so we can try again */
335 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
336 goto restart;
337 }
338
339 ret = priv->cfg->ops->lib->alive_notify(priv);
340 if (ret) {
341 IWL_WARN(priv,
342 "Could not complete ALIVE transition: %d\n", ret);
343 goto restart;
344 }
345
346 iwlagn_send_calib_cfg(priv);
347 return;
348
349restart:
350 /* real restart (first load init_ucode) */
351 queue_work(priv->workqueue, &priv->restart);
352}
353
Wey-Yi Guyf4012412010-04-27 14:10:00 -0700354static int iwlagn_send_wimax_coex(struct iwl_priv *priv)
355{
356 struct iwl_wimax_coex_cmd coex_cmd;
357
358 if (priv->cfg->support_wimax_coexist) {
359 /* UnMask wake up src at associated sleep */
360 coex_cmd.flags = COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
361
362 /* UnMask wake up src at unassociated sleep */
363 coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
364 memcpy(coex_cmd.sta_prio, cu_priorities,
365 sizeof(struct iwl_wimax_coex_event_entry) *
366 COEX_NUM_OF_EVENTS);
367
368 /* enabling the coexistence feature */
369 coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
370
371 /* enabling the priorities tables */
372 coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
373 } else {
374 /* coexistence is disabled */
375 memset(&coex_cmd, 0, sizeof(coex_cmd));
376 }
377 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
378 sizeof(coex_cmd), &coex_cmd);
379}
380
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700381int iwlagn_alive_notify(struct iwl_priv *priv)
382{
383 u32 a;
384 unsigned long flags;
385 int i, chan;
386 u32 reg_val;
387
388 spin_lock_irqsave(&priv->lock, flags);
389
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700390 priv->scd_base_addr = iwl_read_prph(priv, IWLAGN_SCD_SRAM_BASE_ADDR);
391 a = priv->scd_base_addr + IWLAGN_SCD_CONTEXT_DATA_OFFSET;
392 for (; a < priv->scd_base_addr + IWLAGN_SCD_TX_STTS_BITMAP_OFFSET;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700393 a += 4)
394 iwl_write_targ_mem(priv, a, 0);
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700395 for (; a < priv->scd_base_addr + IWLAGN_SCD_TRANSLATE_TBL_OFFSET;
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700396 a += 4)
397 iwl_write_targ_mem(priv, a, 0);
398 for (; a < priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700399 IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700400 iwl_write_targ_mem(priv, a, 0);
401
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700402 iwl_write_prph(priv, IWLAGN_SCD_DRAM_BASE_ADDR,
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700403 priv->scd_bc_tbls.dma >> 10);
404
405 /* Enable DMA channel */
406 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
407 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
408 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
409 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
410
411 /* Update FH chicken bits */
412 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
413 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
414 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
415
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700416 iwl_write_prph(priv, IWLAGN_SCD_QUEUECHAIN_SEL,
417 IWLAGN_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
418 iwl_write_prph(priv, IWLAGN_SCD_AGGR_SEL, 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700419
420 /* initiate the queues */
421 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700422 iwl_write_prph(priv, IWLAGN_SCD_QUEUE_RDPTR(i), 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700423 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
424 iwl_write_targ_mem(priv, priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700425 IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700426 iwl_write_targ_mem(priv, priv->scd_base_addr +
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700427 IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(i) +
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700428 sizeof(u32),
429 ((SCD_WIN_SIZE <<
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700430 IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
431 IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700432 ((SCD_FRAME_LIMIT <<
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700433 IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
434 IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700435 }
436
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700437 iwl_write_prph(priv, IWLAGN_SCD_INTERRUPT_MASK,
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700438 IWL_MASK(0, priv->hw_params.max_txq_num));
439
440 /* Activate all Tx DMA/FIFO channels */
441 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
442
443 iwlagn_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
444
445 /* make sure all queue are not stopped */
446 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
447 for (i = 0; i < 4; i++)
448 atomic_set(&priv->queue_stop_count[i], 0);
449
450 /* reset to 0 to enable all the queue first */
451 priv->txq_ctx_active_msk = 0;
452 /* map qos queues to fifos one-to-one */
453 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) != 10);
454
455 for (i = 0; i < ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo); i++) {
456 int ac = iwlagn_default_queue_to_tx_fifo[i];
457
458 iwl_txq_ctx_activate(priv, i);
459
460 if (ac == IWL_TX_FIFO_UNUSED)
461 continue;
462
463 iwlagn_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
464 }
465
466 spin_unlock_irqrestore(&priv->lock, flags);
467
Wey-Yi Guyf4012412010-04-27 14:10:00 -0700468 iwlagn_send_wimax_coex(priv);
Wey-Yi Guy741a6262010-03-16 12:37:24 -0700469
470 iwlagn_set_Xtal_calib(priv);
471 iwl_send_calib_results(priv);
472
473 return 0;
474}