blob: 1532b508c8142408d2cb3ba3e33ee3c6fb955a40 [file] [log] [blame]
Nicolas Ferre789b23b2009-06-26 15:36:58 +01001/*
2 * Chip-specific setup code for the AT91SAM9G45 family
3 *
4 * Copyright (C) 2009 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14#include <linux/pm.h>
Jon Medhurstf407c2e2011-08-04 16:04:24 +010015#include <linux/dma-mapping.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010016
17#include <asm/irq.h>
18#include <asm/mach/arch.h>
19#include <asm/mach/map.h>
20#include <mach/at91sam9g45.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
23#include <mach/at91_shdwc.h>
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +010024#include <mach/cpu.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010025
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080026#include "soc.h"
Nicolas Ferre789b23b2009-06-26 15:36:58 +010027#include "generic.h"
28#include "clock.h"
29
Nicolas Ferre789b23b2009-06-26 15:36:58 +010030/* --------------------------------------------------------------------
31 * Clocks
32 * -------------------------------------------------------------------- */
33
34/*
35 * The peripheral clocks.
36 */
37static struct clk pioA_clk = {
38 .name = "pioA_clk",
39 .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
40 .type = CLK_TYPE_PERIPHERAL,
41};
42static struct clk pioB_clk = {
43 .name = "pioB_clk",
44 .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
45 .type = CLK_TYPE_PERIPHERAL,
46};
47static struct clk pioC_clk = {
48 .name = "pioC_clk",
49 .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
50 .type = CLK_TYPE_PERIPHERAL,
51};
52static struct clk pioDE_clk = {
53 .name = "pioDE_clk",
54 .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
55 .type = CLK_TYPE_PERIPHERAL,
56};
57static struct clk usart0_clk = {
58 .name = "usart0_clk",
59 .pmc_mask = 1 << AT91SAM9G45_ID_US0,
60 .type = CLK_TYPE_PERIPHERAL,
61};
62static struct clk usart1_clk = {
63 .name = "usart1_clk",
64 .pmc_mask = 1 << AT91SAM9G45_ID_US1,
65 .type = CLK_TYPE_PERIPHERAL,
66};
67static struct clk usart2_clk = {
68 .name = "usart2_clk",
69 .pmc_mask = 1 << AT91SAM9G45_ID_US2,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk usart3_clk = {
73 .name = "usart3_clk",
74 .pmc_mask = 1 << AT91SAM9G45_ID_US3,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk mmc0_clk = {
78 .name = "mci0_clk",
79 .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk twi0_clk = {
83 .name = "twi0_clk",
84 .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk twi1_clk = {
88 .name = "twi1_clk",
89 .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
90 .type = CLK_TYPE_PERIPHERAL,
91};
92static struct clk spi0_clk = {
93 .name = "spi0_clk",
94 .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
95 .type = CLK_TYPE_PERIPHERAL,
96};
97static struct clk spi1_clk = {
98 .name = "spi1_clk",
99 .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
100 .type = CLK_TYPE_PERIPHERAL,
101};
102static struct clk ssc0_clk = {
103 .name = "ssc0_clk",
104 .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
105 .type = CLK_TYPE_PERIPHERAL,
106};
107static struct clk ssc1_clk = {
108 .name = "ssc1_clk",
109 .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
110 .type = CLK_TYPE_PERIPHERAL,
111};
Fabian Godehardtab645112010-09-03 13:31:33 +0100112static struct clk tcb0_clk = {
113 .name = "tcb0_clk",
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100114 .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
115 .type = CLK_TYPE_PERIPHERAL,
116};
117static struct clk pwm_clk = {
118 .name = "pwm_clk",
119 .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
120 .type = CLK_TYPE_PERIPHERAL,
121};
122static struct clk tsc_clk = {
123 .name = "tsc_clk",
124 .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
125 .type = CLK_TYPE_PERIPHERAL,
126};
127static struct clk dma_clk = {
128 .name = "dma_clk",
129 .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
130 .type = CLK_TYPE_PERIPHERAL,
131};
132static struct clk uhphs_clk = {
133 .name = "uhphs_clk",
134 .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
135 .type = CLK_TYPE_PERIPHERAL,
136};
137static struct clk lcdc_clk = {
138 .name = "lcdc_clk",
139 .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
140 .type = CLK_TYPE_PERIPHERAL,
141};
142static struct clk ac97_clk = {
143 .name = "ac97_clk",
144 .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
145 .type = CLK_TYPE_PERIPHERAL,
146};
147static struct clk macb_clk = {
148 .name = "macb_clk",
149 .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
150 .type = CLK_TYPE_PERIPHERAL,
151};
152static struct clk isi_clk = {
153 .name = "isi_clk",
154 .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
155 .type = CLK_TYPE_PERIPHERAL,
156};
157static struct clk udphs_clk = {
158 .name = "udphs_clk",
159 .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
160 .type = CLK_TYPE_PERIPHERAL,
161};
162static struct clk mmc1_clk = {
163 .name = "mci1_clk",
164 .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
165 .type = CLK_TYPE_PERIPHERAL,
166};
167
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100168/* Video decoder clock - Only for sam9m10/sam9m11 */
169static struct clk vdec_clk = {
170 .name = "vdec_clk",
171 .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
172 .type = CLK_TYPE_PERIPHERAL,
173};
174
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100175static struct clk *periph_clocks[] __initdata = {
176 &pioA_clk,
177 &pioB_clk,
178 &pioC_clk,
179 &pioDE_clk,
180 &usart0_clk,
181 &usart1_clk,
182 &usart2_clk,
183 &usart3_clk,
184 &mmc0_clk,
185 &twi0_clk,
186 &twi1_clk,
187 &spi0_clk,
188 &spi1_clk,
189 &ssc0_clk,
190 &ssc1_clk,
Fabian Godehardtab645112010-09-03 13:31:33 +0100191 &tcb0_clk,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100192 &pwm_clk,
193 &tsc_clk,
194 &dma_clk,
195 &uhphs_clk,
196 &lcdc_clk,
197 &ac97_clk,
198 &macb_clk,
199 &isi_clk,
200 &udphs_clk,
201 &mmc1_clk,
202 // irq0
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100203};
204
205static struct clk_lookup periph_clocks_lookups[] = {
206 /* One additional fake clock for ohci */
207 CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800208 CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
209 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
210 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
211 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
212 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100213 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
214 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
215 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
216 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
217 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
218 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
219};
220
221static struct clk_lookup usart_clocks_lookups[] = {
222 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
223 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
224 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
225 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
226 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100227};
228
229/*
230 * The two programmable clocks.
231 * You must configure pin multiplexing to bring these signals out.
232 */
233static struct clk pck0 = {
234 .name = "pck0",
235 .pmc_mask = AT91_PMC_PCK0,
236 .type = CLK_TYPE_PROGRAMMABLE,
237 .id = 0,
238};
239static struct clk pck1 = {
240 .name = "pck1",
241 .pmc_mask = AT91_PMC_PCK1,
242 .type = CLK_TYPE_PROGRAMMABLE,
243 .id = 1,
244};
245
246static void __init at91sam9g45_register_clocks(void)
247{
248 int i;
249
250 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
251 clk_register(periph_clocks[i]);
252
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100253 clkdev_add_table(periph_clocks_lookups,
254 ARRAY_SIZE(periph_clocks_lookups));
255 clkdev_add_table(usart_clocks_lookups,
256 ARRAY_SIZE(usart_clocks_lookups));
257
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100258 if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
259 clk_register(&vdec_clk);
260
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100261 clk_register(&pck0);
262 clk_register(&pck1);
263}
264
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100265static struct clk_lookup console_clock_lookup;
266
267void __init at91sam9g45_set_console_clock(int id)
268{
269 if (id >= ARRAY_SIZE(usart_clocks_lookups))
270 return;
271
272 console_clock_lookup.con_id = "usart";
273 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
274 clkdev_add(&console_clock_lookup);
275}
276
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100277/* --------------------------------------------------------------------
278 * GPIO
279 * -------------------------------------------------------------------- */
280
281static struct at91_gpio_bank at91sam9g45_gpio[] = {
282 {
283 .id = AT91SAM9G45_ID_PIOA,
284 .offset = AT91_PIOA,
285 .clock = &pioA_clk,
286 }, {
287 .id = AT91SAM9G45_ID_PIOB,
288 .offset = AT91_PIOB,
289 .clock = &pioB_clk,
290 }, {
291 .id = AT91SAM9G45_ID_PIOC,
292 .offset = AT91_PIOC,
293 .clock = &pioC_clk,
294 }, {
295 .id = AT91SAM9G45_ID_PIODE,
296 .offset = AT91_PIOD,
297 .clock = &pioDE_clk,
298 }, {
299 .id = AT91SAM9G45_ID_PIODE,
300 .offset = AT91_PIOE,
301 .clock = &pioDE_clk,
302 }
303};
304
305static void at91sam9g45_reset(void)
306{
307 at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
308}
309
310static void at91sam9g45_poweroff(void)
311{
312 at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
313}
314
315
316/* --------------------------------------------------------------------
317 * AT91SAM9G45 processor initialization
318 * -------------------------------------------------------------------- */
319
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800320static void __init at91sam9g45_map_io(void)
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100321{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800322 at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
Jon Medhurstf407c2e2011-08-04 16:04:24 +0100323 init_consistent_dma_size(SZ_4M);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800324}
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100325
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800326static void __init at91sam9g45_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800327{
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100328 at91_arch_reset = at91sam9g45_reset;
329 pm_power_off = at91sam9g45_poweroff;
330 at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
331
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100332 /* Register GPIO subsystem */
333 at91_gpio_init(at91sam9g45_gpio, 5);
334}
335
336/* --------------------------------------------------------------------
337 * Interrupt initialization
338 * -------------------------------------------------------------------- */
339
340/*
341 * The default interrupt priority levels (0 = lowest, 7 = highest).
342 */
343static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
344 7, /* Advanced Interrupt Controller (FIQ) */
345 7, /* System Peripherals */
346 1, /* Parallel IO Controller A */
347 1, /* Parallel IO Controller B */
348 1, /* Parallel IO Controller C */
349 1, /* Parallel IO Controller D and E */
350 0,
351 5, /* USART 0 */
352 5, /* USART 1 */
353 5, /* USART 2 */
354 5, /* USART 3 */
355 0, /* Multimedia Card Interface 0 */
356 6, /* Two-Wire Interface 0 */
357 6, /* Two-Wire Interface 1 */
358 5, /* Serial Peripheral Interface 0 */
359 5, /* Serial Peripheral Interface 1 */
360 4, /* Serial Synchronous Controller 0 */
361 4, /* Serial Synchronous Controller 1 */
362 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
363 0, /* Pulse Width Modulation Controller */
364 0, /* Touch Screen Controller */
365 0, /* DMA Controller */
366 2, /* USB Host High Speed port */
367 3, /* LDC Controller */
368 5, /* AC97 Controller */
369 3, /* Ethernet */
370 0, /* Image Sensor Interface */
371 2, /* USB Device High speed port */
372 0,
373 0, /* Multimedia Card Interface 1 */
374 0,
375 0, /* Advanced Interrupt Controller (IRQ0) */
376};
377
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800378struct at91_init_soc __initdata at91sam9g45_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800379 .map_io = at91sam9g45_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800380 .default_irq_priority = at91sam9g45_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800381 .register_clocks = at91sam9g45_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800382 .init = at91sam9g45_initialize,
383};