blob: 491e4ffa8a0e99d8950a812ae673bb99d29dbe99 [file] [log] [blame]
Florian Fainelli967dd822016-06-09 18:23:53 -07001/*
2 * B53 switch driver main logic
3 *
4 * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
5 * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
6 *
7 * Permission to use, copy, modify, and/or distribute this software for any
8 * purpose with or without fee is hereby granted, provided that the above
9 * copyright notice and this permission notice appear in all copies.
10 *
11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 */
19
20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
22#include <linux/delay.h>
23#include <linux/export.h>
24#include <linux/gpio.h>
25#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/platform_data/b53.h>
28#include <linux/phy.h>
Florian Fainelli1da6df82016-06-09 18:23:55 -070029#include <linux/etherdevice.h>
Florian Fainelliff39c2d2016-06-09 18:23:56 -070030#include <linux/if_bridge.h>
Florian Fainelli967dd822016-06-09 18:23:53 -070031#include <net/dsa.h>
32
33#include "b53_regs.h"
34#include "b53_priv.h"
35
36struct b53_mib_desc {
37 u8 size;
38 u8 offset;
39 const char *name;
40};
41
42/* BCM5365 MIB counters */
43static const struct b53_mib_desc b53_mibs_65[] = {
44 { 8, 0x00, "TxOctets" },
45 { 4, 0x08, "TxDropPkts" },
46 { 4, 0x10, "TxBroadcastPkts" },
47 { 4, 0x14, "TxMulticastPkts" },
48 { 4, 0x18, "TxUnicastPkts" },
49 { 4, 0x1c, "TxCollisions" },
50 { 4, 0x20, "TxSingleCollision" },
51 { 4, 0x24, "TxMultipleCollision" },
52 { 4, 0x28, "TxDeferredTransmit" },
53 { 4, 0x2c, "TxLateCollision" },
54 { 4, 0x30, "TxExcessiveCollision" },
55 { 4, 0x38, "TxPausePkts" },
56 { 8, 0x44, "RxOctets" },
57 { 4, 0x4c, "RxUndersizePkts" },
58 { 4, 0x50, "RxPausePkts" },
59 { 4, 0x54, "Pkts64Octets" },
60 { 4, 0x58, "Pkts65to127Octets" },
61 { 4, 0x5c, "Pkts128to255Octets" },
62 { 4, 0x60, "Pkts256to511Octets" },
63 { 4, 0x64, "Pkts512to1023Octets" },
64 { 4, 0x68, "Pkts1024to1522Octets" },
65 { 4, 0x6c, "RxOversizePkts" },
66 { 4, 0x70, "RxJabbers" },
67 { 4, 0x74, "RxAlignmentErrors" },
68 { 4, 0x78, "RxFCSErrors" },
69 { 8, 0x7c, "RxGoodOctets" },
70 { 4, 0x84, "RxDropPkts" },
71 { 4, 0x88, "RxUnicastPkts" },
72 { 4, 0x8c, "RxMulticastPkts" },
73 { 4, 0x90, "RxBroadcastPkts" },
74 { 4, 0x94, "RxSAChanges" },
75 { 4, 0x98, "RxFragments" },
76};
77
78#define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65)
79
80/* BCM63xx MIB counters */
81static const struct b53_mib_desc b53_mibs_63xx[] = {
82 { 8, 0x00, "TxOctets" },
83 { 4, 0x08, "TxDropPkts" },
84 { 4, 0x0c, "TxQoSPkts" },
85 { 4, 0x10, "TxBroadcastPkts" },
86 { 4, 0x14, "TxMulticastPkts" },
87 { 4, 0x18, "TxUnicastPkts" },
88 { 4, 0x1c, "TxCollisions" },
89 { 4, 0x20, "TxSingleCollision" },
90 { 4, 0x24, "TxMultipleCollision" },
91 { 4, 0x28, "TxDeferredTransmit" },
92 { 4, 0x2c, "TxLateCollision" },
93 { 4, 0x30, "TxExcessiveCollision" },
94 { 4, 0x38, "TxPausePkts" },
95 { 8, 0x3c, "TxQoSOctets" },
96 { 8, 0x44, "RxOctets" },
97 { 4, 0x4c, "RxUndersizePkts" },
98 { 4, 0x50, "RxPausePkts" },
99 { 4, 0x54, "Pkts64Octets" },
100 { 4, 0x58, "Pkts65to127Octets" },
101 { 4, 0x5c, "Pkts128to255Octets" },
102 { 4, 0x60, "Pkts256to511Octets" },
103 { 4, 0x64, "Pkts512to1023Octets" },
104 { 4, 0x68, "Pkts1024to1522Octets" },
105 { 4, 0x6c, "RxOversizePkts" },
106 { 4, 0x70, "RxJabbers" },
107 { 4, 0x74, "RxAlignmentErrors" },
108 { 4, 0x78, "RxFCSErrors" },
109 { 8, 0x7c, "RxGoodOctets" },
110 { 4, 0x84, "RxDropPkts" },
111 { 4, 0x88, "RxUnicastPkts" },
112 { 4, 0x8c, "RxMulticastPkts" },
113 { 4, 0x90, "RxBroadcastPkts" },
114 { 4, 0x94, "RxSAChanges" },
115 { 4, 0x98, "RxFragments" },
116 { 4, 0xa0, "RxSymbolErrors" },
117 { 4, 0xa4, "RxQoSPkts" },
118 { 8, 0xa8, "RxQoSOctets" },
119 { 4, 0xb0, "Pkts1523to2047Octets" },
120 { 4, 0xb4, "Pkts2048to4095Octets" },
121 { 4, 0xb8, "Pkts4096to8191Octets" },
122 { 4, 0xbc, "Pkts8192to9728Octets" },
123 { 4, 0xc0, "RxDiscarded" },
124};
125
126#define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx)
127
128/* MIB counters */
129static const struct b53_mib_desc b53_mibs[] = {
130 { 8, 0x00, "TxOctets" },
131 { 4, 0x08, "TxDropPkts" },
132 { 4, 0x10, "TxBroadcastPkts" },
133 { 4, 0x14, "TxMulticastPkts" },
134 { 4, 0x18, "TxUnicastPkts" },
135 { 4, 0x1c, "TxCollisions" },
136 { 4, 0x20, "TxSingleCollision" },
137 { 4, 0x24, "TxMultipleCollision" },
138 { 4, 0x28, "TxDeferredTransmit" },
139 { 4, 0x2c, "TxLateCollision" },
140 { 4, 0x30, "TxExcessiveCollision" },
141 { 4, 0x38, "TxPausePkts" },
142 { 8, 0x50, "RxOctets" },
143 { 4, 0x58, "RxUndersizePkts" },
144 { 4, 0x5c, "RxPausePkts" },
145 { 4, 0x60, "Pkts64Octets" },
146 { 4, 0x64, "Pkts65to127Octets" },
147 { 4, 0x68, "Pkts128to255Octets" },
148 { 4, 0x6c, "Pkts256to511Octets" },
149 { 4, 0x70, "Pkts512to1023Octets" },
150 { 4, 0x74, "Pkts1024to1522Octets" },
151 { 4, 0x78, "RxOversizePkts" },
152 { 4, 0x7c, "RxJabbers" },
153 { 4, 0x80, "RxAlignmentErrors" },
154 { 4, 0x84, "RxFCSErrors" },
155 { 8, 0x88, "RxGoodOctets" },
156 { 4, 0x90, "RxDropPkts" },
157 { 4, 0x94, "RxUnicastPkts" },
158 { 4, 0x98, "RxMulticastPkts" },
159 { 4, 0x9c, "RxBroadcastPkts" },
160 { 4, 0xa0, "RxSAChanges" },
161 { 4, 0xa4, "RxFragments" },
162 { 4, 0xa8, "RxJumboPkts" },
163 { 4, 0xac, "RxSymbolErrors" },
164 { 4, 0xc0, "RxDiscarded" },
165};
166
167#define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs)
168
Florian Fainellibde5d132016-08-26 12:18:31 -0700169static const struct b53_mib_desc b53_mibs_58xx[] = {
170 { 8, 0x00, "TxOctets" },
171 { 4, 0x08, "TxDropPkts" },
172 { 4, 0x0c, "TxQPKTQ0" },
173 { 4, 0x10, "TxBroadcastPkts" },
174 { 4, 0x14, "TxMulticastPkts" },
175 { 4, 0x18, "TxUnicastPKts" },
176 { 4, 0x1c, "TxCollisions" },
177 { 4, 0x20, "TxSingleCollision" },
178 { 4, 0x24, "TxMultipleCollision" },
179 { 4, 0x28, "TxDeferredCollision" },
180 { 4, 0x2c, "TxLateCollision" },
181 { 4, 0x30, "TxExcessiveCollision" },
182 { 4, 0x34, "TxFrameInDisc" },
183 { 4, 0x38, "TxPausePkts" },
184 { 4, 0x3c, "TxQPKTQ1" },
185 { 4, 0x40, "TxQPKTQ2" },
186 { 4, 0x44, "TxQPKTQ3" },
187 { 4, 0x48, "TxQPKTQ4" },
188 { 4, 0x4c, "TxQPKTQ5" },
189 { 8, 0x50, "RxOctets" },
190 { 4, 0x58, "RxUndersizePkts" },
191 { 4, 0x5c, "RxPausePkts" },
192 { 4, 0x60, "RxPkts64Octets" },
193 { 4, 0x64, "RxPkts65to127Octets" },
194 { 4, 0x68, "RxPkts128to255Octets" },
195 { 4, 0x6c, "RxPkts256to511Octets" },
196 { 4, 0x70, "RxPkts512to1023Octets" },
197 { 4, 0x74, "RxPkts1024toMaxPktsOctets" },
198 { 4, 0x78, "RxOversizePkts" },
199 { 4, 0x7c, "RxJabbers" },
200 { 4, 0x80, "RxAlignmentErrors" },
201 { 4, 0x84, "RxFCSErrors" },
202 { 8, 0x88, "RxGoodOctets" },
203 { 4, 0x90, "RxDropPkts" },
204 { 4, 0x94, "RxUnicastPkts" },
205 { 4, 0x98, "RxMulticastPkts" },
206 { 4, 0x9c, "RxBroadcastPkts" },
207 { 4, 0xa0, "RxSAChanges" },
208 { 4, 0xa4, "RxFragments" },
209 { 4, 0xa8, "RxJumboPkt" },
210 { 4, 0xac, "RxSymblErr" },
211 { 4, 0xb0, "InRangeErrCount" },
212 { 4, 0xb4, "OutRangeErrCount" },
213 { 4, 0xb8, "EEELpiEvent" },
214 { 4, 0xbc, "EEELpiDuration" },
215 { 4, 0xc0, "RxDiscard" },
216 { 4, 0xc8, "TxQPKTQ6" },
217 { 4, 0xcc, "TxQPKTQ7" },
218 { 4, 0xd0, "TxPkts64Octets" },
219 { 4, 0xd4, "TxPkts65to127Octets" },
220 { 4, 0xd8, "TxPkts128to255Octets" },
221 { 4, 0xdc, "TxPkts256to511Ocets" },
222 { 4, 0xe0, "TxPkts512to1023Ocets" },
223 { 4, 0xe4, "TxPkts1024toMaxPktOcets" },
224};
225
226#define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx)
227
Florian Fainelli967dd822016-06-09 18:23:53 -0700228static int b53_do_vlan_op(struct b53_device *dev, u8 op)
229{
230 unsigned int i;
231
232 b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
233
234 for (i = 0; i < 10; i++) {
235 u8 vta;
236
237 b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
238 if (!(vta & VTA_START_CMD))
239 return 0;
240
241 usleep_range(100, 200);
242 }
243
244 return -EIO;
245}
246
Florian Fainellia2482d22016-06-09 18:23:57 -0700247static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
248 struct b53_vlan *vlan)
Florian Fainelli967dd822016-06-09 18:23:53 -0700249{
250 if (is5325(dev)) {
251 u32 entry = 0;
252
Florian Fainellia2482d22016-06-09 18:23:57 -0700253 if (vlan->members) {
254 entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
255 VA_UNTAG_S_25) | vlan->members;
Florian Fainelli967dd822016-06-09 18:23:53 -0700256 if (dev->core_rev >= 3)
257 entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
258 else
259 entry |= VA_VALID_25;
260 }
261
262 b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
263 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
264 VTA_RW_STATE_WR | VTA_RW_OP_EN);
265 } else if (is5365(dev)) {
266 u16 entry = 0;
267
Florian Fainellia2482d22016-06-09 18:23:57 -0700268 if (vlan->members)
269 entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
270 VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
Florian Fainelli967dd822016-06-09 18:23:53 -0700271
272 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
273 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
274 VTA_RW_STATE_WR | VTA_RW_OP_EN);
275 } else {
276 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
277 b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
Florian Fainellia2482d22016-06-09 18:23:57 -0700278 (vlan->untag << VTE_UNTAG_S) | vlan->members);
Florian Fainelli967dd822016-06-09 18:23:53 -0700279
280 b53_do_vlan_op(dev, VTA_CMD_WRITE);
281 }
Florian Fainellia2482d22016-06-09 18:23:57 -0700282
283 dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
284 vid, vlan->members, vlan->untag);
Florian Fainelli967dd822016-06-09 18:23:53 -0700285}
286
Florian Fainellia2482d22016-06-09 18:23:57 -0700287static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
288 struct b53_vlan *vlan)
289{
290 if (is5325(dev)) {
291 u32 entry = 0;
292
293 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
294 VTA_RW_STATE_RD | VTA_RW_OP_EN);
295 b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
296
297 if (dev->core_rev >= 3)
298 vlan->valid = !!(entry & VA_VALID_25_R4);
299 else
300 vlan->valid = !!(entry & VA_VALID_25);
301 vlan->members = entry & VA_MEMBER_MASK;
302 vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
303
304 } else if (is5365(dev)) {
305 u16 entry = 0;
306
307 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
308 VTA_RW_STATE_WR | VTA_RW_OP_EN);
309 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
310
311 vlan->valid = !!(entry & VA_VALID_65);
312 vlan->members = entry & VA_MEMBER_MASK;
313 vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
314 } else {
315 u32 entry = 0;
316
317 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
318 b53_do_vlan_op(dev, VTA_CMD_READ);
319 b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
320 vlan->members = entry & VTE_MEMBERS;
321 vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
322 vlan->valid = true;
323 }
324}
325
326static void b53_set_forwarding(struct b53_device *dev, int enable)
Florian Fainelli967dd822016-06-09 18:23:53 -0700327{
Florian Fainellia424f0d2017-04-24 14:27:21 -0700328 struct dsa_switch *ds = dev->ds;
Florian Fainelli967dd822016-06-09 18:23:53 -0700329 u8 mgmt;
330
331 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
332
333 if (enable)
334 mgmt |= SM_SW_FWD_EN;
335 else
336 mgmt &= ~SM_SW_FWD_EN;
337
338 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
Florian Fainellia424f0d2017-04-24 14:27:21 -0700339
340 /* Include IMP port in dumb forwarding mode when no tagging protocol is
341 * set
342 */
343 if (ds->ops->get_tag_protocol(ds) == DSA_TAG_PROTO_NONE) {
344 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
345 mgmt |= B53_MII_DUMB_FWDG_EN;
346 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
347 }
Florian Fainelli967dd822016-06-09 18:23:53 -0700348}
349
Florian Fainellia2482d22016-06-09 18:23:57 -0700350static void b53_enable_vlan(struct b53_device *dev, bool enable)
Florian Fainelli967dd822016-06-09 18:23:53 -0700351{
352 u8 mgmt, vc0, vc1, vc4 = 0, vc5;
353
354 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
355 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
356 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
357
358 if (is5325(dev) || is5365(dev)) {
359 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
360 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
361 } else if (is63xx(dev)) {
362 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
363 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
364 } else {
365 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
366 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
367 }
368
369 mgmt &= ~SM_SW_FWD_MODE;
370
371 if (enable) {
372 vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
373 vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
374 vc4 &= ~VC4_ING_VID_CHECK_MASK;
375 vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
376 vc5 |= VC5_DROP_VTABLE_MISS;
377
378 if (is5325(dev))
379 vc0 &= ~VC0_RESERVED_1;
380
381 if (is5325(dev) || is5365(dev))
382 vc1 |= VC1_RX_MCST_TAG_EN;
383
Florian Fainelli967dd822016-06-09 18:23:53 -0700384 } else {
385 vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
386 vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
387 vc4 &= ~VC4_ING_VID_CHECK_MASK;
388 vc5 &= ~VC5_DROP_VTABLE_MISS;
389
390 if (is5325(dev) || is5365(dev))
391 vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
392 else
393 vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
394
395 if (is5325(dev) || is5365(dev))
396 vc1 &= ~VC1_RX_MCST_TAG_EN;
Florian Fainelli967dd822016-06-09 18:23:53 -0700397 }
398
Florian Fainellia2482d22016-06-09 18:23:57 -0700399 if (!is5325(dev) && !is5365(dev))
400 vc5 &= ~VC5_VID_FFF_EN;
401
Florian Fainelli967dd822016-06-09 18:23:53 -0700402 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
403 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
404
405 if (is5325(dev) || is5365(dev)) {
406 /* enable the high 8 bit vid check on 5325 */
407 if (is5325(dev) && enable)
408 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
409 VC3_HIGH_8BIT_EN);
410 else
411 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
412
413 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
414 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
415 } else if (is63xx(dev)) {
416 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
417 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
418 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
419 } else {
420 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
421 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
422 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
423 }
424
425 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
426}
427
428static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
429{
430 u32 port_mask = 0;
431 u16 max_size = JMS_MIN_SIZE;
432
433 if (is5325(dev) || is5365(dev))
434 return -EINVAL;
435
436 if (enable) {
437 port_mask = dev->enabled_ports;
438 max_size = JMS_MAX_SIZE;
439 if (allow_10_100)
440 port_mask |= JPM_10_100_JUMBO_EN;
441 }
442
443 b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
444 return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
445}
446
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700447static int b53_flush_arl(struct b53_device *dev, u8 mask)
Florian Fainelli967dd822016-06-09 18:23:53 -0700448{
449 unsigned int i;
450
451 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700452 FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
Florian Fainelli967dd822016-06-09 18:23:53 -0700453
454 for (i = 0; i < 10; i++) {
455 u8 fast_age_ctrl;
456
457 b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
458 &fast_age_ctrl);
459
460 if (!(fast_age_ctrl & FAST_AGE_DONE))
461 goto out;
462
463 msleep(1);
464 }
465
466 return -ETIMEDOUT;
467out:
468 /* Only age dynamic entries (default behavior) */
469 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
470 return 0;
471}
472
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700473static int b53_fast_age_port(struct b53_device *dev, int port)
474{
475 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
476
477 return b53_flush_arl(dev, FAST_AGE_PORT);
478}
479
Florian Fainellia2482d22016-06-09 18:23:57 -0700480static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
481{
482 b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
483
484 return b53_flush_arl(dev, FAST_AGE_VLAN);
485}
486
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700487static void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
488{
Vivien Didelot04bed142016-08-31 18:06:13 -0400489 struct b53_device *dev = ds->priv;
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700490 unsigned int i;
491 u16 pvlan;
492
493 /* Enable the IMP port to be in the same VLAN as the other ports
494 * on a per-port basis such that we only have Port i and IMP in
495 * the same VLAN.
496 */
497 b53_for_each_port(dev, i) {
498 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
499 pvlan |= BIT(cpu_port);
500 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
501 }
502}
503
Florian Fainelli967dd822016-06-09 18:23:53 -0700504static int b53_enable_port(struct dsa_switch *ds, int port,
505 struct phy_device *phy)
506{
Vivien Didelot04bed142016-08-31 18:06:13 -0400507 struct b53_device *dev = ds->priv;
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700508 unsigned int cpu_port = dev->cpu_port;
509 u16 pvlan;
Florian Fainelli967dd822016-06-09 18:23:53 -0700510
511 /* Clear the Rx and Tx disable bits and set to no spanning tree */
512 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
513
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700514 /* Set this port, and only this one to be in the default VLAN,
515 * if member of a bridge, restore its membership prior to
516 * bringing down this port.
517 */
518 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
519 pvlan &= ~0x1ff;
520 pvlan |= BIT(port);
521 pvlan |= dev->ports[port].vlan_ctl_mask;
522 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
523
524 b53_imp_vlan_setup(ds, cpu_port);
525
Florian Fainelli967dd822016-06-09 18:23:53 -0700526 return 0;
527}
528
529static void b53_disable_port(struct dsa_switch *ds, int port,
530 struct phy_device *phy)
531{
Vivien Didelot04bed142016-08-31 18:06:13 -0400532 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700533 u8 reg;
534
535 /* Disable Tx/Rx for the port */
536 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
537 reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
538 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
539}
540
Florian Fainellib409a9e2017-09-19 10:46:48 -0700541void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
542{
543 struct b53_device *dev = ds->priv;
544 u8 hdr_ctl, val;
545 u16 reg;
546
547 /* Resolve which bit controls the Broadcom tag */
548 switch (port) {
549 case 8:
550 val = BRCM_HDR_P8_EN;
551 break;
552 case 7:
553 val = BRCM_HDR_P7_EN;
554 break;
555 case 5:
556 val = BRCM_HDR_P5_EN;
557 break;
558 default:
559 val = 0;
560 break;
561 }
562
563 /* Enable Broadcom tags for IMP port */
564 b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
565 hdr_ctl |= val;
566 b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
567
568 /* Registers below are only accessible on newer devices */
569 if (!is58xx(dev))
570 return;
571
572 /* Enable reception Broadcom tag for CPU TX (switch RX) to
573 * allow us to tag outgoing frames
574 */
575 b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, &reg);
576 reg &= ~BIT(port);
577 b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
578
579 /* Enable transmission of Broadcom tags from the switch (CPU RX) to
580 * allow delivering frames to the per-port net_devices
581 */
582 b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, &reg);
583 reg &= ~BIT(port);
584 b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
585}
586EXPORT_SYMBOL(b53_brcm_hdr_setup);
587
Florian Fainelli299752a2017-09-19 10:46:44 -0700588static void b53_enable_cpu_port(struct b53_device *dev, int port)
Florian Fainelli967dd822016-06-09 18:23:53 -0700589{
Florian Fainelli967dd822016-06-09 18:23:53 -0700590 u8 port_ctrl;
591
592 /* BCM5325 CPU port is at 8 */
Florian Fainelli299752a2017-09-19 10:46:44 -0700593 if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
594 port = B53_CPU_PORT;
Florian Fainelli967dd822016-06-09 18:23:53 -0700595
596 port_ctrl = PORT_CTRL_RX_BCST_EN |
597 PORT_CTRL_RX_MCST_EN |
598 PORT_CTRL_RX_UCST_EN;
Florian Fainelli299752a2017-09-19 10:46:44 -0700599 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
Florian Fainelli967dd822016-06-09 18:23:53 -0700600}
601
602static void b53_enable_mib(struct b53_device *dev)
603{
604 u8 gc;
605
606 b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
607 gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
608 b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
609}
610
611static int b53_configure_vlan(struct b53_device *dev)
612{
Florian Fainellia2482d22016-06-09 18:23:57 -0700613 struct b53_vlan vl = { 0 };
Florian Fainelli967dd822016-06-09 18:23:53 -0700614 int i;
615
616 /* clear all vlan entries */
617 if (is5325(dev) || is5365(dev)) {
618 for (i = 1; i < dev->num_vlans; i++)
Florian Fainellia2482d22016-06-09 18:23:57 -0700619 b53_set_vlan_entry(dev, i, &vl);
Florian Fainelli967dd822016-06-09 18:23:53 -0700620 } else {
621 b53_do_vlan_op(dev, VTA_CMD_CLEAR);
622 }
623
624 b53_enable_vlan(dev, false);
625
626 b53_for_each_port(dev, i)
627 b53_write16(dev, B53_VLAN_PAGE,
628 B53_VLAN_PORT_DEF_TAG(i), 1);
629
630 if (!is5325(dev) && !is5365(dev))
631 b53_set_jumbo(dev, dev->enable_jumbo, false);
632
633 return 0;
634}
635
636static void b53_switch_reset_gpio(struct b53_device *dev)
637{
638 int gpio = dev->reset_gpio;
639
640 if (gpio < 0)
641 return;
642
643 /* Reset sequence: RESET low(50ms)->high(20ms)
644 */
645 gpio_set_value(gpio, 0);
646 mdelay(50);
647
648 gpio_set_value(gpio, 1);
649 mdelay(20);
650
651 dev->current_page = 0xff;
652}
653
654static int b53_switch_reset(struct b53_device *dev)
655{
Florian Fainelli3fb22b02017-04-24 14:27:22 -0700656 unsigned int timeout = 1000;
657 u8 mgmt, reg;
Florian Fainelli967dd822016-06-09 18:23:53 -0700658
659 b53_switch_reset_gpio(dev);
660
661 if (is539x(dev)) {
662 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
663 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
664 }
665
Florian Fainelli3fb22b02017-04-24 14:27:22 -0700666 /* This is specific to 58xx devices here, do not use is58xx() which
667 * covers the larger Starfigther 2 family, including 7445/7278 which
668 * still use this driver as a library and need to perform the reset
669 * earlier.
670 */
671 if (dev->chip_id == BCM58XX_DEVICE_ID) {
672 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
673 reg |= SW_RST | EN_SW_RST | EN_CH_RST;
674 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
675
676 do {
677 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
678 if (!(reg & SW_RST))
679 break;
680
681 usleep_range(1000, 2000);
682 } while (timeout-- > 0);
683
684 if (timeout == 0)
685 return -ETIMEDOUT;
686 }
687
Florian Fainelli967dd822016-06-09 18:23:53 -0700688 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
689
690 if (!(mgmt & SM_SW_FWD_EN)) {
691 mgmt &= ~SM_SW_FWD_MODE;
692 mgmt |= SM_SW_FWD_EN;
693
694 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
695 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
696
697 if (!(mgmt & SM_SW_FWD_EN)) {
698 dev_err(dev->dev, "Failed to enable switch!\n");
699 return -EINVAL;
700 }
701 }
702
703 b53_enable_mib(dev);
704
Florian Fainelliff39c2d2016-06-09 18:23:56 -0700705 return b53_flush_arl(dev, FAST_AGE_STATIC);
Florian Fainelli967dd822016-06-09 18:23:53 -0700706}
707
708static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
709{
Vivien Didelot04bed142016-08-31 18:06:13 -0400710 struct b53_device *priv = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700711 u16 value = 0;
712 int ret;
713
714 if (priv->ops->phy_read16)
715 ret = priv->ops->phy_read16(priv, addr, reg, &value);
716 else
717 ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
718 reg * 2, &value);
719
720 return ret ? ret : value;
721}
722
723static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
724{
Vivien Didelot04bed142016-08-31 18:06:13 -0400725 struct b53_device *priv = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700726
727 if (priv->ops->phy_write16)
728 return priv->ops->phy_write16(priv, addr, reg, val);
729
730 return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
731}
732
733static int b53_reset_switch(struct b53_device *priv)
734{
735 /* reset vlans */
736 priv->enable_jumbo = false;
737
Florian Fainellia2482d22016-06-09 18:23:57 -0700738 memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
Florian Fainelli967dd822016-06-09 18:23:53 -0700739 memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
740
741 return b53_switch_reset(priv);
742}
743
744static int b53_apply_config(struct b53_device *priv)
745{
746 /* disable switching */
747 b53_set_forwarding(priv, 0);
748
749 b53_configure_vlan(priv);
750
751 /* enable switching */
752 b53_set_forwarding(priv, 1);
753
754 return 0;
755}
756
757static void b53_reset_mib(struct b53_device *priv)
758{
759 u8 gc;
760
761 b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
762
763 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
764 msleep(1);
765 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
766 msleep(1);
767}
768
769static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
770{
771 if (is5365(dev))
772 return b53_mibs_65;
773 else if (is63xx(dev))
774 return b53_mibs_63xx;
Florian Fainellibde5d132016-08-26 12:18:31 -0700775 else if (is58xx(dev))
776 return b53_mibs_58xx;
Florian Fainelli967dd822016-06-09 18:23:53 -0700777 else
778 return b53_mibs;
779}
780
781static unsigned int b53_get_mib_size(struct b53_device *dev)
782{
783 if (is5365(dev))
784 return B53_MIBS_65_SIZE;
785 else if (is63xx(dev))
786 return B53_MIBS_63XX_SIZE;
Florian Fainellibde5d132016-08-26 12:18:31 -0700787 else if (is58xx(dev))
788 return B53_MIBS_58XX_SIZE;
Florian Fainelli967dd822016-06-09 18:23:53 -0700789 else
790 return B53_MIBS_SIZE;
791}
792
Florian Fainelli31174552017-01-08 14:52:05 -0800793void b53_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
Florian Fainelli967dd822016-06-09 18:23:53 -0700794{
Vivien Didelot04bed142016-08-31 18:06:13 -0400795 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700796 const struct b53_mib_desc *mibs = b53_get_mib(dev);
797 unsigned int mib_size = b53_get_mib_size(dev);
798 unsigned int i;
799
800 for (i = 0; i < mib_size; i++)
801 memcpy(data + i * ETH_GSTRING_LEN,
802 mibs[i].name, ETH_GSTRING_LEN);
803}
Florian Fainelli31174552017-01-08 14:52:05 -0800804EXPORT_SYMBOL(b53_get_strings);
Florian Fainelli967dd822016-06-09 18:23:53 -0700805
Florian Fainelli31174552017-01-08 14:52:05 -0800806void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
Florian Fainelli967dd822016-06-09 18:23:53 -0700807{
Vivien Didelot04bed142016-08-31 18:06:13 -0400808 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700809 const struct b53_mib_desc *mibs = b53_get_mib(dev);
810 unsigned int mib_size = b53_get_mib_size(dev);
811 const struct b53_mib_desc *s;
812 unsigned int i;
813 u64 val = 0;
814
815 if (is5365(dev) && port == 5)
816 port = 8;
817
818 mutex_lock(&dev->stats_mutex);
819
820 for (i = 0; i < mib_size; i++) {
821 s = &mibs[i];
822
Florian Fainelli51dca8a2016-06-20 18:26:53 -0700823 if (s->size == 8) {
Florian Fainelli967dd822016-06-09 18:23:53 -0700824 b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
825 } else {
826 u32 val32;
827
828 b53_read32(dev, B53_MIB_PAGE(port), s->offset,
829 &val32);
830 val = val32;
831 }
832 data[i] = (u64)val;
833 }
834
835 mutex_unlock(&dev->stats_mutex);
836}
Florian Fainelli31174552017-01-08 14:52:05 -0800837EXPORT_SYMBOL(b53_get_ethtool_stats);
Florian Fainelli967dd822016-06-09 18:23:53 -0700838
Florian Fainelli31174552017-01-08 14:52:05 -0800839int b53_get_sset_count(struct dsa_switch *ds)
Florian Fainelli967dd822016-06-09 18:23:53 -0700840{
Vivien Didelot04bed142016-08-31 18:06:13 -0400841 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700842
843 return b53_get_mib_size(dev);
844}
Florian Fainelli31174552017-01-08 14:52:05 -0800845EXPORT_SYMBOL(b53_get_sset_count);
Florian Fainelli967dd822016-06-09 18:23:53 -0700846
Florian Fainelli967dd822016-06-09 18:23:53 -0700847static int b53_setup(struct dsa_switch *ds)
848{
Vivien Didelot04bed142016-08-31 18:06:13 -0400849 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700850 unsigned int port;
851 int ret;
852
853 ret = b53_reset_switch(dev);
854 if (ret) {
855 dev_err(ds->dev, "failed to reset switch\n");
856 return ret;
857 }
858
859 b53_reset_mib(dev);
860
861 ret = b53_apply_config(dev);
862 if (ret)
863 dev_err(ds->dev, "failed to apply configuration\n");
864
Florian Fainelli34c8bef2017-09-19 10:46:45 -0700865 /* Configure IMP/CPU port, disable unused ports. Enabled
866 * ports will be configured with .port_enable
867 */
Florian Fainelli967dd822016-06-09 18:23:53 -0700868 for (port = 0; port < dev->num_ports; port++) {
Florian Fainelli34c8bef2017-09-19 10:46:45 -0700869 if (dsa_is_cpu_port(ds, port))
Florian Fainelli299752a2017-09-19 10:46:44 -0700870 b53_enable_cpu_port(dev, port);
Florian Fainelli34c8bef2017-09-19 10:46:45 -0700871 else if (!(BIT(port) & ds->enabled_port_mask))
Florian Fainelli967dd822016-06-09 18:23:53 -0700872 b53_disable_port(ds, port, NULL);
873 }
874
875 return ret;
876}
877
878static void b53_adjust_link(struct dsa_switch *ds, int port,
879 struct phy_device *phydev)
880{
Vivien Didelot04bed142016-08-31 18:06:13 -0400881 struct b53_device *dev = ds->priv;
Florian Fainelli967dd822016-06-09 18:23:53 -0700882 u8 rgmii_ctrl = 0, reg = 0, off;
883
884 if (!phy_is_pseudo_fixed_link(phydev))
885 return;
886
887 /* Override the port settings */
888 if (port == dev->cpu_port) {
889 off = B53_PORT_OVERRIDE_CTRL;
890 reg = PORT_OVERRIDE_EN;
891 } else {
892 off = B53_GMII_PORT_OVERRIDE_CTRL(port);
893 reg = GMII_PO_EN;
894 }
895
896 /* Set the link UP */
897 if (phydev->link)
898 reg |= PORT_OVERRIDE_LINK;
899
900 if (phydev->duplex == DUPLEX_FULL)
901 reg |= PORT_OVERRIDE_FULL_DUPLEX;
902
903 switch (phydev->speed) {
904 case 2000:
905 reg |= PORT_OVERRIDE_SPEED_2000M;
906 /* fallthrough */
907 case SPEED_1000:
908 reg |= PORT_OVERRIDE_SPEED_1000M;
909 break;
910 case SPEED_100:
911 reg |= PORT_OVERRIDE_SPEED_100M;
912 break;
913 case SPEED_10:
914 reg |= PORT_OVERRIDE_SPEED_10M;
915 break;
916 default:
917 dev_err(ds->dev, "unknown speed: %d\n", phydev->speed);
918 return;
919 }
920
921 /* Enable flow control on BCM5301x's CPU port */
922 if (is5301x(dev) && port == dev->cpu_port)
923 reg |= PORT_OVERRIDE_RX_FLOW | PORT_OVERRIDE_TX_FLOW;
924
925 if (phydev->pause) {
926 if (phydev->asym_pause)
927 reg |= PORT_OVERRIDE_TX_FLOW;
928 reg |= PORT_OVERRIDE_RX_FLOW;
929 }
930
931 b53_write8(dev, B53_CTRL_PAGE, off, reg);
932
933 if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
934 if (port == 8)
935 off = B53_RGMII_CTRL_IMP;
936 else
937 off = B53_RGMII_CTRL_P(port);
938
939 /* Configure the port RGMII clock delay by DLL disabled and
940 * tx_clk aligned timing (restoring to reset defaults)
941 */
942 b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
943 rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
944 RGMII_CTRL_TIMING_SEL);
945
946 /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
947 * sure that we enable the port TX clock internal delay to
948 * account for this internal delay that is inserted, otherwise
949 * the switch won't be able to receive correctly.
950 *
951 * PHY_INTERFACE_MODE_RGMII means that we are not introducing
952 * any delay neither on transmission nor reception, so the
953 * BCM53125 must also be configured accordingly to account for
954 * the lack of delay and introduce
955 *
956 * The BCM53125 switch has its RX clock and TX clock control
957 * swapped, hence the reason why we modify the TX clock path in
958 * the "RGMII" case
959 */
960 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
961 rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
962 if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
963 rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
964 rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
965 b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
966
967 dev_info(ds->dev, "Configured port %d for %s\n", port,
968 phy_modes(phydev->interface));
969 }
970
971 /* configure MII port if necessary */
972 if (is5325(dev)) {
973 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
974 &reg);
975
976 /* reverse mii needs to be enabled */
977 if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
978 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
979 reg | PORT_OVERRIDE_RV_MII_25);
980 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
981 &reg);
982
983 if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
984 dev_err(ds->dev,
985 "Failed to enable reverse MII mode\n");
986 return;
987 }
988 }
989 } else if (is5301x(dev)) {
990 if (port != dev->cpu_port) {
991 u8 po_reg = B53_GMII_PORT_OVERRIDE_CTRL(dev->cpu_port);
992 u8 gmii_po;
993
994 b53_read8(dev, B53_CTRL_PAGE, po_reg, &gmii_po);
995 gmii_po |= GMII_PO_LINK |
996 GMII_PO_RX_FLOW |
997 GMII_PO_TX_FLOW |
998 GMII_PO_EN |
999 GMII_PO_SPEED_2000M;
1000 b53_write8(dev, B53_CTRL_PAGE, po_reg, gmii_po);
1001 }
1002 }
1003}
1004
Florian Fainelli31174552017-01-08 14:52:05 -08001005int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
Florian Fainellia2482d22016-06-09 18:23:57 -07001006{
1007 return 0;
1008}
Florian Fainelli31174552017-01-08 14:52:05 -08001009EXPORT_SYMBOL(b53_vlan_filtering);
Florian Fainellia2482d22016-06-09 18:23:57 -07001010
Florian Fainelli31174552017-01-08 14:52:05 -08001011int b53_vlan_prepare(struct dsa_switch *ds, int port,
1012 const struct switchdev_obj_port_vlan *vlan,
1013 struct switchdev_trans *trans)
Florian Fainellia2482d22016-06-09 18:23:57 -07001014{
Vivien Didelot04bed142016-08-31 18:06:13 -04001015 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -07001016
1017 if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
1018 return -EOPNOTSUPP;
1019
1020 if (vlan->vid_end > dev->num_vlans)
1021 return -ERANGE;
1022
1023 b53_enable_vlan(dev, true);
1024
1025 return 0;
1026}
Florian Fainelli31174552017-01-08 14:52:05 -08001027EXPORT_SYMBOL(b53_vlan_prepare);
Florian Fainellia2482d22016-06-09 18:23:57 -07001028
Florian Fainelli31174552017-01-08 14:52:05 -08001029void b53_vlan_add(struct dsa_switch *ds, int port,
1030 const struct switchdev_obj_port_vlan *vlan,
1031 struct switchdev_trans *trans)
Florian Fainellia2482d22016-06-09 18:23:57 -07001032{
Vivien Didelot04bed142016-08-31 18:06:13 -04001033 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -07001034 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1035 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1036 unsigned int cpu_port = dev->cpu_port;
1037 struct b53_vlan *vl;
1038 u16 vid;
1039
1040 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1041 vl = &dev->vlans[vid];
1042
1043 b53_get_vlan_entry(dev, vid, vl);
1044
1045 vl->members |= BIT(port) | BIT(cpu_port);
1046 if (untagged)
Florian Fainellie47112d2016-11-15 15:58:15 -08001047 vl->untag |= BIT(port);
Florian Fainellia2482d22016-06-09 18:23:57 -07001048 else
Florian Fainellie47112d2016-11-15 15:58:15 -08001049 vl->untag &= ~BIT(port);
1050 vl->untag &= ~BIT(cpu_port);
Florian Fainellia2482d22016-06-09 18:23:57 -07001051
1052 b53_set_vlan_entry(dev, vid, vl);
1053 b53_fast_age_vlan(dev, vid);
1054 }
1055
1056 if (pvid) {
1057 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
1058 vlan->vid_end);
Florian Fainellia2482d22016-06-09 18:23:57 -07001059 b53_fast_age_vlan(dev, vid);
1060 }
1061}
Florian Fainelli31174552017-01-08 14:52:05 -08001062EXPORT_SYMBOL(b53_vlan_add);
Florian Fainellia2482d22016-06-09 18:23:57 -07001063
Florian Fainelli31174552017-01-08 14:52:05 -08001064int b53_vlan_del(struct dsa_switch *ds, int port,
1065 const struct switchdev_obj_port_vlan *vlan)
Florian Fainellia2482d22016-06-09 18:23:57 -07001066{
Vivien Didelot04bed142016-08-31 18:06:13 -04001067 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -07001068 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
Florian Fainellia2482d22016-06-09 18:23:57 -07001069 struct b53_vlan *vl;
1070 u16 vid;
1071 u16 pvid;
1072
1073 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
1074
1075 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1076 vl = &dev->vlans[vid];
1077
1078 b53_get_vlan_entry(dev, vid, vl);
1079
1080 vl->members &= ~BIT(port);
Florian Fainellia2482d22016-06-09 18:23:57 -07001081
1082 if (pvid == vid) {
1083 if (is5325(dev) || is5365(dev))
1084 pvid = 1;
1085 else
1086 pvid = 0;
1087 }
1088
Florian Fainellie47112d2016-11-15 15:58:15 -08001089 if (untagged)
Florian Fainellia2482d22016-06-09 18:23:57 -07001090 vl->untag &= ~(BIT(port));
Florian Fainellia2482d22016-06-09 18:23:57 -07001091
1092 b53_set_vlan_entry(dev, vid, vl);
1093 b53_fast_age_vlan(dev, vid);
1094 }
1095
1096 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
Florian Fainellia2482d22016-06-09 18:23:57 -07001097 b53_fast_age_vlan(dev, pvid);
1098
1099 return 0;
1100}
Florian Fainelli31174552017-01-08 14:52:05 -08001101EXPORT_SYMBOL(b53_vlan_del);
Florian Fainellia2482d22016-06-09 18:23:57 -07001102
Florian Fainelli1da6df82016-06-09 18:23:55 -07001103/* Address Resolution Logic routines */
1104static int b53_arl_op_wait(struct b53_device *dev)
1105{
1106 unsigned int timeout = 10;
1107 u8 reg;
1108
1109 do {
1110 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
1111 if (!(reg & ARLTBL_START_DONE))
1112 return 0;
1113
1114 usleep_range(1000, 2000);
1115 } while (timeout--);
1116
1117 dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
1118
1119 return -ETIMEDOUT;
1120}
1121
1122static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
1123{
1124 u8 reg;
1125
1126 if (op > ARLTBL_RW)
1127 return -EINVAL;
1128
1129 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
1130 reg |= ARLTBL_START_DONE;
1131 if (op)
1132 reg |= ARLTBL_RW;
1133 else
1134 reg &= ~ARLTBL_RW;
1135 b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
1136
1137 return b53_arl_op_wait(dev);
1138}
1139
1140static int b53_arl_read(struct b53_device *dev, u64 mac,
1141 u16 vid, struct b53_arl_entry *ent, u8 *idx,
1142 bool is_valid)
1143{
1144 unsigned int i;
1145 int ret;
1146
1147 ret = b53_arl_op_wait(dev);
1148 if (ret)
1149 return ret;
1150
1151 /* Read the bins */
1152 for (i = 0; i < dev->num_arl_entries; i++) {
1153 u64 mac_vid;
1154 u32 fwd_entry;
1155
1156 b53_read64(dev, B53_ARLIO_PAGE,
1157 B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
1158 b53_read32(dev, B53_ARLIO_PAGE,
1159 B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
1160 b53_arl_to_entry(ent, mac_vid, fwd_entry);
1161
1162 if (!(fwd_entry & ARLTBL_VALID))
1163 continue;
1164 if ((mac_vid & ARLTBL_MAC_MASK) != mac)
1165 continue;
1166 *idx = i;
1167 }
1168
1169 return -ENOENT;
1170}
1171
1172static int b53_arl_op(struct b53_device *dev, int op, int port,
1173 const unsigned char *addr, u16 vid, bool is_valid)
1174{
1175 struct b53_arl_entry ent;
1176 u32 fwd_entry;
1177 u64 mac, mac_vid = 0;
1178 u8 idx = 0;
1179 int ret;
1180
1181 /* Convert the array into a 64-bit MAC */
Florian Fainelli4b92ea82017-01-05 11:08:58 -08001182 mac = ether_addr_to_u64(addr);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001183
1184 /* Perform a read for the given MAC and VID */
1185 b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
1186 b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
1187
1188 /* Issue a read operation for this MAC */
1189 ret = b53_arl_rw_op(dev, 1);
1190 if (ret)
1191 return ret;
1192
1193 ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
1194 /* If this is a read, just finish now */
1195 if (op)
1196 return ret;
1197
1198 /* We could not find a matching MAC, so reset to a new entry */
1199 if (ret) {
1200 fwd_entry = 0;
1201 idx = 1;
1202 }
1203
1204 memset(&ent, 0, sizeof(ent));
1205 ent.port = port;
1206 ent.is_valid = is_valid;
1207 ent.vid = vid;
1208 ent.is_static = true;
1209 memcpy(ent.mac, addr, ETH_ALEN);
1210 b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
1211
1212 b53_write64(dev, B53_ARLIO_PAGE,
1213 B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
1214 b53_write32(dev, B53_ARLIO_PAGE,
1215 B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
1216
1217 return b53_arl_rw_op(dev, 0);
1218}
1219
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001220int b53_fdb_add(struct dsa_switch *ds, int port,
1221 const unsigned char *addr, u16 vid)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001222{
Vivien Didelot04bed142016-08-31 18:06:13 -04001223 struct b53_device *priv = ds->priv;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001224
1225 /* 5325 and 5365 require some more massaging, but could
1226 * be supported eventually
1227 */
1228 if (is5325(priv) || is5365(priv))
1229 return -EOPNOTSUPP;
1230
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001231 return b53_arl_op(priv, 0, port, addr, vid, true);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001232}
Florian Fainelli31174552017-01-08 14:52:05 -08001233EXPORT_SYMBOL(b53_fdb_add);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001234
Florian Fainelli31174552017-01-08 14:52:05 -08001235int b53_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001236 const unsigned char *addr, u16 vid)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001237{
Vivien Didelot04bed142016-08-31 18:06:13 -04001238 struct b53_device *priv = ds->priv;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001239
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001240 return b53_arl_op(priv, 0, port, addr, vid, false);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001241}
Florian Fainelli31174552017-01-08 14:52:05 -08001242EXPORT_SYMBOL(b53_fdb_del);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001243
1244static int b53_arl_search_wait(struct b53_device *dev)
1245{
1246 unsigned int timeout = 1000;
1247 u8 reg;
1248
1249 do {
1250 b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
1251 if (!(reg & ARL_SRCH_STDN))
1252 return 0;
1253
1254 if (reg & ARL_SRCH_VLID)
1255 return 0;
1256
1257 usleep_range(1000, 2000);
1258 } while (timeout--);
1259
1260 return -ETIMEDOUT;
1261}
1262
1263static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
1264 struct b53_arl_entry *ent)
1265{
1266 u64 mac_vid;
1267 u32 fwd_entry;
1268
1269 b53_read64(dev, B53_ARLIO_PAGE,
1270 B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
1271 b53_read32(dev, B53_ARLIO_PAGE,
1272 B53_ARL_SRCH_RSTL(idx), &fwd_entry);
1273 b53_arl_to_entry(ent, mac_vid, fwd_entry);
1274}
1275
Vivien Didelote6cbef02017-05-26 18:07:37 -04001276static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001277 dsa_fdb_dump_cb_t *cb, void *data)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001278{
1279 if (!ent->is_valid)
1280 return 0;
1281
1282 if (port != ent->port)
1283 return 0;
1284
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001285 return cb(ent->mac, ent->vid, ent->is_static, data);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001286}
1287
Florian Fainelli31174552017-01-08 14:52:05 -08001288int b53_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001289 dsa_fdb_dump_cb_t *cb, void *data)
Florian Fainelli1da6df82016-06-09 18:23:55 -07001290{
Vivien Didelot04bed142016-08-31 18:06:13 -04001291 struct b53_device *priv = ds->priv;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001292 struct b53_arl_entry results[2];
1293 unsigned int count = 0;
1294 int ret;
1295 u8 reg;
1296
1297 /* Start search operation */
1298 reg = ARL_SRCH_STDN;
1299 b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
1300
1301 do {
1302 ret = b53_arl_search_wait(priv);
1303 if (ret)
1304 return ret;
1305
1306 b53_arl_search_rd(priv, 0, &results[0]);
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001307 ret = b53_fdb_copy(port, &results[0], cb, data);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001308 if (ret)
1309 return ret;
1310
1311 if (priv->num_arl_entries > 2) {
1312 b53_arl_search_rd(priv, 1, &results[1]);
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001313 ret = b53_fdb_copy(port, &results[1], cb, data);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001314 if (ret)
1315 return ret;
1316
1317 if (!results[0].is_valid && !results[1].is_valid)
1318 break;
1319 }
1320
1321 } while (count++ < 1024);
1322
1323 return 0;
1324}
Florian Fainelli31174552017-01-08 14:52:05 -08001325EXPORT_SYMBOL(b53_fdb_dump);
Florian Fainelli1da6df82016-06-09 18:23:55 -07001326
Vivien Didelotddd3a0c2017-01-27 15:29:44 -05001327int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001328{
Vivien Didelot04bed142016-08-31 18:06:13 -04001329 struct b53_device *dev = ds->priv;
Vivien Didelot8b0d3ea2017-05-16 14:10:33 -04001330 s8 cpu_port = ds->dst->cpu_dp->index;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001331 u16 pvlan, reg;
1332 unsigned int i;
1333
Florian Fainelli48aea33a2016-08-26 12:18:32 -07001334 /* Make this port leave the all VLANs join since we will have proper
1335 * VLAN entries from now on
1336 */
1337 if (is58xx(dev)) {
1338 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
1339 reg &= ~BIT(port);
1340 if ((reg & BIT(cpu_port)) == BIT(cpu_port))
1341 reg &= ~BIT(cpu_port);
1342 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
1343 }
1344
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001345 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1346
1347 b53_for_each_port(dev, i) {
Vivien Didelotddd3a0c2017-01-27 15:29:44 -05001348 if (ds->ports[i].bridge_dev != br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001349 continue;
1350
1351 /* Add this local port to the remote port VLAN control
1352 * membership and update the remote port bitmask
1353 */
1354 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1355 reg |= BIT(port);
1356 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1357 dev->ports[i].vlan_ctl_mask = reg;
1358
1359 pvlan |= BIT(i);
1360 }
1361
1362 /* Configure the local port VLAN control membership to include
1363 * remote ports and update the local port bitmask
1364 */
1365 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1366 dev->ports[port].vlan_ctl_mask = pvlan;
1367
1368 return 0;
1369}
Florian Fainelli31174552017-01-08 14:52:05 -08001370EXPORT_SYMBOL(b53_br_join);
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001371
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001372void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001373{
Vivien Didelot04bed142016-08-31 18:06:13 -04001374 struct b53_device *dev = ds->priv;
Florian Fainellia2482d22016-06-09 18:23:57 -07001375 struct b53_vlan *vl = &dev->vlans[0];
Vivien Didelot8b0d3ea2017-05-16 14:10:33 -04001376 s8 cpu_port = ds->dst->cpu_dp->index;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001377 unsigned int i;
Florian Fainellia2482d22016-06-09 18:23:57 -07001378 u16 pvlan, reg, pvid;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001379
1380 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
1381
1382 b53_for_each_port(dev, i) {
1383 /* Don't touch the remaining ports */
Vivien Didelotddd3a0c2017-01-27 15:29:44 -05001384 if (ds->ports[i].bridge_dev != br)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001385 continue;
1386
1387 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
1388 reg &= ~BIT(port);
1389 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
1390 dev->ports[port].vlan_ctl_mask = reg;
1391
1392 /* Prevent self removal to preserve isolation */
1393 if (port != i)
1394 pvlan &= ~BIT(i);
1395 }
1396
1397 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
1398 dev->ports[port].vlan_ctl_mask = pvlan;
Florian Fainellia2482d22016-06-09 18:23:57 -07001399
1400 if (is5325(dev) || is5365(dev))
1401 pvid = 1;
1402 else
1403 pvid = 0;
1404
Florian Fainelli48aea33a2016-08-26 12:18:32 -07001405 /* Make this port join all VLANs without VLAN entries */
1406 if (is58xx(dev)) {
1407 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
1408 reg |= BIT(port);
1409 if (!(reg & BIT(cpu_port)))
1410 reg |= BIT(cpu_port);
1411 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
1412 } else {
1413 b53_get_vlan_entry(dev, pvid, vl);
1414 vl->members |= BIT(port) | BIT(dev->cpu_port);
1415 vl->untag |= BIT(port) | BIT(dev->cpu_port);
1416 b53_set_vlan_entry(dev, pvid, vl);
1417 }
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001418}
Florian Fainelli31174552017-01-08 14:52:05 -08001419EXPORT_SYMBOL(b53_br_leave);
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001420
Florian Fainelli31174552017-01-08 14:52:05 -08001421void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001422{
Vivien Didelot04bed142016-08-31 18:06:13 -04001423 struct b53_device *dev = ds->priv;
Vivien Didelot597698f2016-09-22 16:49:23 -04001424 u8 hw_state;
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001425 u8 reg;
1426
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001427 switch (state) {
1428 case BR_STATE_DISABLED:
1429 hw_state = PORT_CTRL_DIS_STATE;
1430 break;
1431 case BR_STATE_LISTENING:
1432 hw_state = PORT_CTRL_LISTEN_STATE;
1433 break;
1434 case BR_STATE_LEARNING:
1435 hw_state = PORT_CTRL_LEARN_STATE;
1436 break;
1437 case BR_STATE_FORWARDING:
1438 hw_state = PORT_CTRL_FWD_STATE;
1439 break;
1440 case BR_STATE_BLOCKING:
1441 hw_state = PORT_CTRL_BLOCK_STATE;
1442 break;
1443 default:
1444 dev_err(ds->dev, "invalid STP state: %d\n", state);
1445 return;
1446 }
1447
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001448 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
1449 reg &= ~PORT_CTRL_STP_STATE_MASK;
1450 reg |= hw_state;
1451 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
1452}
Florian Fainelli31174552017-01-08 14:52:05 -08001453EXPORT_SYMBOL(b53_br_set_stp_state);
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001454
Florian Fainelli31174552017-01-08 14:52:05 -08001455void b53_br_fast_age(struct dsa_switch *ds, int port)
Vivien Didelot597698f2016-09-22 16:49:23 -04001456{
1457 struct b53_device *dev = ds->priv;
1458
1459 if (b53_fast_age_port(dev, port))
1460 dev_err(ds->dev, "fast ageing failed\n");
1461}
Florian Fainelli31174552017-01-08 14:52:05 -08001462EXPORT_SYMBOL(b53_br_fast_age);
Vivien Didelot597698f2016-09-22 16:49:23 -04001463
Andrew Lunn7b314362016-08-22 16:01:01 +02001464static enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds)
1465{
1466 return DSA_TAG_PROTO_NONE;
1467}
1468
Florian Fainellied3af5f2017-01-30 12:41:42 -08001469int b53_mirror_add(struct dsa_switch *ds, int port,
1470 struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
1471{
1472 struct b53_device *dev = ds->priv;
1473 u16 reg, loc;
1474
1475 if (ingress)
1476 loc = B53_IG_MIR_CTL;
1477 else
1478 loc = B53_EG_MIR_CTL;
1479
1480 b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1481 reg &= ~MIRROR_MASK;
1482 reg |= BIT(port);
1483 b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1484
1485 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1486 reg &= ~CAP_PORT_MASK;
1487 reg |= mirror->to_local_port;
1488 reg |= MIRROR_EN;
1489 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1490
1491 return 0;
1492}
1493EXPORT_SYMBOL(b53_mirror_add);
1494
1495void b53_mirror_del(struct dsa_switch *ds, int port,
1496 struct dsa_mall_mirror_tc_entry *mirror)
1497{
1498 struct b53_device *dev = ds->priv;
1499 bool loc_disable = false, other_loc_disable = false;
1500 u16 reg, loc;
1501
1502 if (mirror->ingress)
1503 loc = B53_IG_MIR_CTL;
1504 else
1505 loc = B53_EG_MIR_CTL;
1506
1507 /* Update the desired ingress/egress register */
1508 b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
1509 reg &= ~BIT(port);
1510 if (!(reg & MIRROR_MASK))
1511 loc_disable = true;
1512 b53_write16(dev, B53_MGMT_PAGE, loc, reg);
1513
1514 /* Now look at the other one to know if we can disable mirroring
1515 * entirely
1516 */
1517 if (mirror->ingress)
1518 b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
1519 else
1520 b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
1521 if (!(reg & MIRROR_MASK))
1522 other_loc_disable = true;
1523
1524 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
1525 /* Both no longer have ports, let's disable mirroring */
1526 if (loc_disable && other_loc_disable) {
1527 reg &= ~MIRROR_EN;
1528 reg &= ~mirror->to_local_port;
1529 }
1530 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
1531}
1532EXPORT_SYMBOL(b53_mirror_del);
1533
Florian Fainelli22256b02017-09-19 10:46:50 -07001534void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
1535{
1536 struct b53_device *dev = ds->priv;
1537 u16 reg;
1538
1539 b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, &reg);
1540 if (enable)
1541 reg |= BIT(port);
1542 else
1543 reg &= ~BIT(port);
1544 b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
1545}
1546EXPORT_SYMBOL(b53_eee_enable_set);
1547
1548
1549/* Returns 0 if EEE was not enabled, or 1 otherwise
1550 */
1551int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
1552{
1553 int ret;
1554
1555 ret = phy_init_eee(phy, 0);
1556 if (ret)
1557 return 0;
1558
1559 b53_eee_enable_set(ds, port, true);
1560
1561 return 1;
1562}
1563EXPORT_SYMBOL(b53_eee_init);
1564
1565int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
1566{
1567 struct b53_device *dev = ds->priv;
1568 struct ethtool_eee *p = &dev->ports[port].eee;
1569 u16 reg;
1570
1571 if (is5325(dev) || is5365(dev))
1572 return -EOPNOTSUPP;
1573
1574 b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, &reg);
1575 e->eee_enabled = p->eee_enabled;
1576 e->eee_active = !!(reg & BIT(port));
1577
1578 return 0;
1579}
1580EXPORT_SYMBOL(b53_get_mac_eee);
1581
1582int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
1583{
1584 struct b53_device *dev = ds->priv;
1585 struct ethtool_eee *p = &dev->ports[port].eee;
1586
1587 if (is5325(dev) || is5365(dev))
1588 return -EOPNOTSUPP;
1589
1590 p->eee_enabled = e->eee_enabled;
1591 b53_eee_enable_set(ds, port, e->eee_enabled);
1592
1593 return 0;
1594}
1595EXPORT_SYMBOL(b53_set_mac_eee);
1596
Florian Fainellia82f67a2017-01-08 14:52:08 -08001597static const struct dsa_switch_ops b53_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +02001598 .get_tag_protocol = b53_get_tag_protocol,
Florian Fainelli967dd822016-06-09 18:23:53 -07001599 .setup = b53_setup,
Florian Fainelli967dd822016-06-09 18:23:53 -07001600 .get_strings = b53_get_strings,
1601 .get_ethtool_stats = b53_get_ethtool_stats,
1602 .get_sset_count = b53_get_sset_count,
1603 .phy_read = b53_phy_read16,
1604 .phy_write = b53_phy_write16,
1605 .adjust_link = b53_adjust_link,
1606 .port_enable = b53_enable_port,
1607 .port_disable = b53_disable_port,
Florian Fainelliff39c2d2016-06-09 18:23:56 -07001608 .port_bridge_join = b53_br_join,
1609 .port_bridge_leave = b53_br_leave,
1610 .port_stp_state_set = b53_br_set_stp_state,
Vivien Didelot597698f2016-09-22 16:49:23 -04001611 .port_fast_age = b53_br_fast_age,
Florian Fainellia2482d22016-06-09 18:23:57 -07001612 .port_vlan_filtering = b53_vlan_filtering,
1613 .port_vlan_prepare = b53_vlan_prepare,
1614 .port_vlan_add = b53_vlan_add,
1615 .port_vlan_del = b53_vlan_del,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001616 .port_fdb_dump = b53_fdb_dump,
1617 .port_fdb_add = b53_fdb_add,
1618 .port_fdb_del = b53_fdb_del,
Florian Fainellied3af5f2017-01-30 12:41:42 -08001619 .port_mirror_add = b53_mirror_add,
1620 .port_mirror_del = b53_mirror_del,
Florian Fainelli967dd822016-06-09 18:23:53 -07001621};
1622
1623struct b53_chip_data {
1624 u32 chip_id;
1625 const char *dev_name;
1626 u16 vlans;
1627 u16 enabled_ports;
1628 u8 cpu_port;
1629 u8 vta_regs[3];
Florian Fainelli1da6df82016-06-09 18:23:55 -07001630 u8 arl_entries;
Florian Fainelli967dd822016-06-09 18:23:53 -07001631 u8 duplex_reg;
1632 u8 jumbo_pm_reg;
1633 u8 jumbo_size_reg;
1634};
1635
1636#define B53_VTA_REGS \
1637 { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
1638#define B53_VTA_REGS_9798 \
1639 { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
1640#define B53_VTA_REGS_63XX \
1641 { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
1642
1643static const struct b53_chip_data b53_switch_chips[] = {
1644 {
1645 .chip_id = BCM5325_DEVICE_ID,
1646 .dev_name = "BCM5325",
1647 .vlans = 16,
1648 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001649 .arl_entries = 2,
Florian Fainelli967dd822016-06-09 18:23:53 -07001650 .cpu_port = B53_CPU_PORT_25,
1651 .duplex_reg = B53_DUPLEX_STAT_FE,
1652 },
1653 {
1654 .chip_id = BCM5365_DEVICE_ID,
1655 .dev_name = "BCM5365",
1656 .vlans = 256,
1657 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001658 .arl_entries = 2,
Florian Fainelli967dd822016-06-09 18:23:53 -07001659 .cpu_port = B53_CPU_PORT_25,
1660 .duplex_reg = B53_DUPLEX_STAT_FE,
1661 },
1662 {
1663 .chip_id = BCM5395_DEVICE_ID,
1664 .dev_name = "BCM5395",
1665 .vlans = 4096,
1666 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001667 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001668 .cpu_port = B53_CPU_PORT,
1669 .vta_regs = B53_VTA_REGS,
1670 .duplex_reg = B53_DUPLEX_STAT_GE,
1671 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1672 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1673 },
1674 {
1675 .chip_id = BCM5397_DEVICE_ID,
1676 .dev_name = "BCM5397",
1677 .vlans = 4096,
1678 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001679 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001680 .cpu_port = B53_CPU_PORT,
1681 .vta_regs = B53_VTA_REGS_9798,
1682 .duplex_reg = B53_DUPLEX_STAT_GE,
1683 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1684 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1685 },
1686 {
1687 .chip_id = BCM5398_DEVICE_ID,
1688 .dev_name = "BCM5398",
1689 .vlans = 4096,
1690 .enabled_ports = 0x7f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001691 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001692 .cpu_port = B53_CPU_PORT,
1693 .vta_regs = B53_VTA_REGS_9798,
1694 .duplex_reg = B53_DUPLEX_STAT_GE,
1695 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1696 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1697 },
1698 {
1699 .chip_id = BCM53115_DEVICE_ID,
1700 .dev_name = "BCM53115",
1701 .vlans = 4096,
1702 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001703 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001704 .vta_regs = B53_VTA_REGS,
1705 .cpu_port = B53_CPU_PORT,
1706 .duplex_reg = B53_DUPLEX_STAT_GE,
1707 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1708 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1709 },
1710 {
1711 .chip_id = BCM53125_DEVICE_ID,
1712 .dev_name = "BCM53125",
1713 .vlans = 4096,
1714 .enabled_ports = 0xff,
Florian Fainellibe35e8c2017-07-20 12:25:22 -07001715 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001716 .cpu_port = B53_CPU_PORT,
1717 .vta_regs = B53_VTA_REGS,
1718 .duplex_reg = B53_DUPLEX_STAT_GE,
1719 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1720 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1721 },
1722 {
1723 .chip_id = BCM53128_DEVICE_ID,
1724 .dev_name = "BCM53128",
1725 .vlans = 4096,
1726 .enabled_ports = 0x1ff,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001727 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001728 .cpu_port = B53_CPU_PORT,
1729 .vta_regs = B53_VTA_REGS,
1730 .duplex_reg = B53_DUPLEX_STAT_GE,
1731 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1732 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1733 },
1734 {
1735 .chip_id = BCM63XX_DEVICE_ID,
1736 .dev_name = "BCM63xx",
1737 .vlans = 4096,
1738 .enabled_ports = 0, /* pdata must provide them */
Florian Fainelli1da6df82016-06-09 18:23:55 -07001739 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001740 .cpu_port = B53_CPU_PORT,
1741 .vta_regs = B53_VTA_REGS_63XX,
1742 .duplex_reg = B53_DUPLEX_STAT_63XX,
1743 .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
1744 .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
1745 },
1746 {
1747 .chip_id = BCM53010_DEVICE_ID,
1748 .dev_name = "BCM53010",
1749 .vlans = 4096,
1750 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001751 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001752 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1753 .vta_regs = B53_VTA_REGS,
1754 .duplex_reg = B53_DUPLEX_STAT_GE,
1755 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1756 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1757 },
1758 {
1759 .chip_id = BCM53011_DEVICE_ID,
1760 .dev_name = "BCM53011",
1761 .vlans = 4096,
1762 .enabled_ports = 0x1bf,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001763 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001764 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1765 .vta_regs = B53_VTA_REGS,
1766 .duplex_reg = B53_DUPLEX_STAT_GE,
1767 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1768 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1769 },
1770 {
1771 .chip_id = BCM53012_DEVICE_ID,
1772 .dev_name = "BCM53012",
1773 .vlans = 4096,
1774 .enabled_ports = 0x1bf,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001775 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001776 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1777 .vta_regs = B53_VTA_REGS,
1778 .duplex_reg = B53_DUPLEX_STAT_GE,
1779 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1780 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1781 },
1782 {
1783 .chip_id = BCM53018_DEVICE_ID,
1784 .dev_name = "BCM53018",
1785 .vlans = 4096,
1786 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001787 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001788 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1789 .vta_regs = B53_VTA_REGS,
1790 .duplex_reg = B53_DUPLEX_STAT_GE,
1791 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1792 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1793 },
1794 {
1795 .chip_id = BCM53019_DEVICE_ID,
1796 .dev_name = "BCM53019",
1797 .vlans = 4096,
1798 .enabled_ports = 0x1f,
Florian Fainelli1da6df82016-06-09 18:23:55 -07001799 .arl_entries = 4,
Florian Fainelli967dd822016-06-09 18:23:53 -07001800 .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
1801 .vta_regs = B53_VTA_REGS,
1802 .duplex_reg = B53_DUPLEX_STAT_GE,
1803 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1804 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1805 },
Florian Fainelli991a36b2016-07-08 11:39:13 -07001806 {
1807 .chip_id = BCM58XX_DEVICE_ID,
1808 .dev_name = "BCM585xx/586xx/88312",
1809 .vlans = 4096,
1810 .enabled_ports = 0x1ff,
1811 .arl_entries = 4,
Florian Fainellibfcda652017-04-24 14:27:23 -07001812 .cpu_port = B53_CPU_PORT,
Florian Fainelli991a36b2016-07-08 11:39:13 -07001813 .vta_regs = B53_VTA_REGS,
1814 .duplex_reg = B53_DUPLEX_STAT_GE,
1815 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1816 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1817 },
Florian Fainelli130401d2016-08-26 12:18:30 -07001818 {
1819 .chip_id = BCM7445_DEVICE_ID,
1820 .dev_name = "BCM7445",
1821 .vlans = 4096,
1822 .enabled_ports = 0x1ff,
1823 .arl_entries = 4,
1824 .cpu_port = B53_CPU_PORT,
1825 .vta_regs = B53_VTA_REGS,
1826 .duplex_reg = B53_DUPLEX_STAT_GE,
1827 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1828 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1829 },
Florian Fainelli0fe99332017-01-20 12:36:30 -08001830 {
1831 .chip_id = BCM7278_DEVICE_ID,
1832 .dev_name = "BCM7278",
1833 .vlans = 4096,
1834 .enabled_ports = 0x1ff,
1835 .arl_entries= 4,
1836 .cpu_port = B53_CPU_PORT,
1837 .vta_regs = B53_VTA_REGS,
1838 .duplex_reg = B53_DUPLEX_STAT_GE,
1839 .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
1840 .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
1841 },
Florian Fainelli967dd822016-06-09 18:23:53 -07001842};
1843
1844static int b53_switch_init(struct b53_device *dev)
1845{
Florian Fainelli967dd822016-06-09 18:23:53 -07001846 unsigned int i;
1847 int ret;
1848
1849 for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
1850 const struct b53_chip_data *chip = &b53_switch_chips[i];
1851
1852 if (chip->chip_id == dev->chip_id) {
1853 if (!dev->enabled_ports)
1854 dev->enabled_ports = chip->enabled_ports;
1855 dev->name = chip->dev_name;
1856 dev->duplex_reg = chip->duplex_reg;
1857 dev->vta_regs[0] = chip->vta_regs[0];
1858 dev->vta_regs[1] = chip->vta_regs[1];
1859 dev->vta_regs[2] = chip->vta_regs[2];
1860 dev->jumbo_pm_reg = chip->jumbo_pm_reg;
Florian Fainelli967dd822016-06-09 18:23:53 -07001861 dev->cpu_port = chip->cpu_port;
1862 dev->num_vlans = chip->vlans;
Florian Fainelli1da6df82016-06-09 18:23:55 -07001863 dev->num_arl_entries = chip->arl_entries;
Florian Fainelli967dd822016-06-09 18:23:53 -07001864 break;
1865 }
1866 }
1867
1868 /* check which BCM5325x version we have */
1869 if (is5325(dev)) {
1870 u8 vc4;
1871
1872 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
1873
1874 /* check reserved bits */
1875 switch (vc4 & 3) {
1876 case 1:
1877 /* BCM5325E */
1878 break;
1879 case 3:
1880 /* BCM5325F - do not use port 4 */
1881 dev->enabled_ports &= ~BIT(4);
1882 break;
1883 default:
1884/* On the BCM47XX SoCs this is the supported internal switch.*/
1885#ifndef CONFIG_BCM47XX
1886 /* BCM5325M */
1887 return -EINVAL;
1888#else
1889 break;
1890#endif
1891 }
1892 } else if (dev->chip_id == BCM53115_DEVICE_ID) {
1893 u64 strap_value;
1894
1895 b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
1896 /* use second IMP port if GMII is enabled */
1897 if (strap_value & SV_GMII_CTRL_115)
1898 dev->cpu_port = 5;
1899 }
1900
1901 /* cpu port is always last */
1902 dev->num_ports = dev->cpu_port + 1;
1903 dev->enabled_ports |= BIT(dev->cpu_port);
1904
1905 dev->ports = devm_kzalloc(dev->dev,
1906 sizeof(struct b53_port) * dev->num_ports,
1907 GFP_KERNEL);
1908 if (!dev->ports)
1909 return -ENOMEM;
1910
Florian Fainellia2482d22016-06-09 18:23:57 -07001911 dev->vlans = devm_kzalloc(dev->dev,
1912 sizeof(struct b53_vlan) * dev->num_vlans,
1913 GFP_KERNEL);
1914 if (!dev->vlans)
1915 return -ENOMEM;
1916
Florian Fainelli967dd822016-06-09 18:23:53 -07001917 dev->reset_gpio = b53_switch_get_reset_gpio(dev);
1918 if (dev->reset_gpio >= 0) {
1919 ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
1920 GPIOF_OUT_INIT_HIGH, "robo_reset");
1921 if (ret)
1922 return ret;
1923 }
1924
1925 return 0;
1926}
1927
Julia Lawall0dff88d2016-08-09 19:09:45 +02001928struct b53_device *b53_switch_alloc(struct device *base,
1929 const struct b53_io_ops *ops,
Florian Fainelli967dd822016-06-09 18:23:53 -07001930 void *priv)
1931{
1932 struct dsa_switch *ds;
1933 struct b53_device *dev;
1934
Vivien Didelota0c02162017-01-27 15:29:36 -05001935 ds = dsa_switch_alloc(base, DSA_MAX_PORTS);
Florian Fainelli967dd822016-06-09 18:23:53 -07001936 if (!ds)
1937 return NULL;
1938
Vivien Didelota0c02162017-01-27 15:29:36 -05001939 dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
1940 if (!dev)
1941 return NULL;
Florian Fainelli967dd822016-06-09 18:23:53 -07001942
1943 ds->priv = dev;
Florian Fainelli967dd822016-06-09 18:23:53 -07001944 dev->dev = base;
1945
1946 dev->ds = ds;
1947 dev->priv = priv;
1948 dev->ops = ops;
Florian Fainelli485ebd62016-08-26 12:18:29 -07001949 ds->ops = &b53_switch_ops;
Florian Fainelli967dd822016-06-09 18:23:53 -07001950 mutex_init(&dev->reg_mutex);
1951 mutex_init(&dev->stats_mutex);
1952
1953 return dev;
1954}
1955EXPORT_SYMBOL(b53_switch_alloc);
1956
1957int b53_switch_detect(struct b53_device *dev)
1958{
1959 u32 id32;
1960 u16 tmp;
1961 u8 id8;
1962 int ret;
1963
1964 ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
1965 if (ret)
1966 return ret;
1967
1968 switch (id8) {
1969 case 0:
1970 /* BCM5325 and BCM5365 do not have this register so reads
1971 * return 0. But the read operation did succeed, so assume this
1972 * is one of them.
1973 *
1974 * Next check if we can write to the 5325's VTA register; for
1975 * 5365 it is read only.
1976 */
1977 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
1978 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
1979
1980 if (tmp == 0xf)
1981 dev->chip_id = BCM5325_DEVICE_ID;
1982 else
1983 dev->chip_id = BCM5365_DEVICE_ID;
1984 break;
1985 case BCM5395_DEVICE_ID:
1986 case BCM5397_DEVICE_ID:
1987 case BCM5398_DEVICE_ID:
1988 dev->chip_id = id8;
1989 break;
1990 default:
1991 ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
1992 if (ret)
1993 return ret;
1994
1995 switch (id32) {
1996 case BCM53115_DEVICE_ID:
1997 case BCM53125_DEVICE_ID:
1998 case BCM53128_DEVICE_ID:
1999 case BCM53010_DEVICE_ID:
2000 case BCM53011_DEVICE_ID:
2001 case BCM53012_DEVICE_ID:
2002 case BCM53018_DEVICE_ID:
2003 case BCM53019_DEVICE_ID:
2004 dev->chip_id = id32;
2005 break;
2006 default:
2007 pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
2008 id8, id32);
2009 return -ENODEV;
2010 }
2011 }
2012
2013 if (dev->chip_id == BCM5325_DEVICE_ID)
2014 return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
2015 &dev->core_rev);
2016 else
2017 return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
2018 &dev->core_rev);
2019}
2020EXPORT_SYMBOL(b53_switch_detect);
2021
2022int b53_switch_register(struct b53_device *dev)
2023{
2024 int ret;
2025
2026 if (dev->pdata) {
2027 dev->chip_id = dev->pdata->chip_id;
2028 dev->enabled_ports = dev->pdata->enabled_ports;
2029 }
2030
2031 if (!dev->chip_id && b53_switch_detect(dev))
2032 return -EINVAL;
2033
2034 ret = b53_switch_init(dev);
2035 if (ret)
2036 return ret;
2037
2038 pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
2039
Vivien Didelot23c9ee42017-05-26 18:12:51 -04002040 return dsa_register_switch(dev->ds);
Florian Fainelli967dd822016-06-09 18:23:53 -07002041}
2042EXPORT_SYMBOL(b53_switch_register);
2043
2044MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
2045MODULE_DESCRIPTION("B53 switch library");
2046MODULE_LICENSE("Dual BSD/GPL");