blob: 90ada5d014fd6b6897d19ff27a97863213a22518 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: rt2800pci device specific routines.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/platform_device.h>
35#include <linux/eeprom_93cx6.h>
36
37#include "rt2x00.h"
38#include "rt2x00pci.h"
39#include "rt2x00soc.h"
Bartlomiej Zolnierkiewicz7ef5cc92009-11-04 18:35:32 +010040#include "rt2800lib.h"
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010041#include "rt2800.h"
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020042#include "rt2800pci.h"
43
44#ifdef CONFIG_RT2800PCI_PCI_MODULE
45#define CONFIG_RT2800PCI_PCI
46#endif
47
48#ifdef CONFIG_RT2800PCI_WISOC_MODULE
49#define CONFIG_RT2800PCI_WISOC
50#endif
51
52/*
53 * Allow hardware encryption to be disabled.
54 */
55static int modparam_nohwcrypt = 1;
56module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
57MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
58
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020059static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
60{
61 unsigned int i;
62 u32 reg;
63
64 for (i = 0; i < 200; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010065 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020066
67 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
68 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
69 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
70 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
71 break;
72
73 udelay(REGISTER_BUSY_DELAY);
74 }
75
76 if (i == 200)
77 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
78
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010079 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
80 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020081}
82
83#ifdef CONFIG_RT2800PCI_WISOC
84static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
85{
86 u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
87
88 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
89}
90#else
91static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
92{
93}
94#endif /* CONFIG_RT2800PCI_WISOC */
95
96#ifdef CONFIG_RT2800PCI_PCI
97static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
98{
99 struct rt2x00_dev *rt2x00dev = eeprom->data;
100 u32 reg;
101
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100102 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200103
104 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
105 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
106 eeprom->reg_data_clock =
107 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
108 eeprom->reg_chip_select =
109 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
110}
111
112static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
113{
114 struct rt2x00_dev *rt2x00dev = eeprom->data;
115 u32 reg = 0;
116
117 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
118 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
119 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
120 !!eeprom->reg_data_clock);
121 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
122 !!eeprom->reg_chip_select);
123
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100124 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200125}
126
127static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
128{
129 struct eeprom_93cx6 eeprom;
130 u32 reg;
131
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100132 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200133
134 eeprom.data = rt2x00dev;
135 eeprom.register_read = rt2800pci_eepromregister_read;
136 eeprom.register_write = rt2800pci_eepromregister_write;
137 eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
138 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
139 eeprom.reg_data_in = 0;
140 eeprom.reg_data_out = 0;
141 eeprom.reg_data_clock = 0;
142 eeprom.reg_chip_select = 0;
143
144 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
145 EEPROM_SIZE / sizeof(u16));
146}
147
148static void rt2800pci_efuse_read(struct rt2x00_dev *rt2x00dev,
149 unsigned int i)
150{
151 u32 reg;
152
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100153 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200154 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
155 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
156 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100157 rt2800_register_write(rt2x00dev, EFUSE_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200158
159 /* Wait until the EEPROM has been loaded */
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +0100160 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200161
162 /* Apparently the data is read from end to start */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100163 rt2800_register_read(rt2x00dev, EFUSE_DATA3,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200164 (u32 *)&rt2x00dev->eeprom[i]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100165 rt2800_register_read(rt2x00dev, EFUSE_DATA2,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200166 (u32 *)&rt2x00dev->eeprom[i + 2]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100167 rt2800_register_read(rt2x00dev, EFUSE_DATA1,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200168 (u32 *)&rt2x00dev->eeprom[i + 4]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100169 rt2800_register_read(rt2x00dev, EFUSE_DATA0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200170 (u32 *)&rt2x00dev->eeprom[i + 6]);
171}
172
173static void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
174{
175 unsigned int i;
176
177 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
178 rt2800pci_efuse_read(rt2x00dev, i);
179}
180#else
181static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
182{
183}
184
185static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
186{
187}
188#endif /* CONFIG_RT2800PCI_PCI */
189
190#ifdef CONFIG_RT2X00_LIB_DEBUGFS
191static const struct rt2x00debug rt2800pci_rt2x00debug = {
192 .owner = THIS_MODULE,
193 .csr = {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100194 .read = rt2800_register_read,
195 .write = rt2800_register_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200196 .flags = RT2X00DEBUGFS_OFFSET,
197 .word_base = CSR_REG_BASE,
198 .word_size = sizeof(u32),
199 .word_count = CSR_REG_SIZE / sizeof(u32),
200 },
201 .eeprom = {
202 .read = rt2x00_eeprom_read,
203 .write = rt2x00_eeprom_write,
204 .word_base = EEPROM_BASE,
205 .word_size = sizeof(u16),
206 .word_count = EEPROM_SIZE / sizeof(u16),
207 },
208 .bbp = {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100209 .read = rt2800_bbp_read,
210 .write = rt2800_bbp_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200211 .word_base = BBP_BASE,
212 .word_size = sizeof(u8),
213 .word_count = BBP_SIZE / sizeof(u8),
214 },
215 .rf = {
216 .read = rt2x00_rf_read,
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100217 .write = rt2800_rf_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200218 .word_base = RF_BASE,
219 .word_size = sizeof(u32),
220 .word_count = RF_SIZE / sizeof(u32),
221 },
222};
223#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
224
225static int rt2800pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
226{
227 u32 reg;
228
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100229 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200230 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
231}
232
233#ifdef CONFIG_RT2X00_LIB_LEDS
234static void rt2800pci_brightness_set(struct led_classdev *led_cdev,
235 enum led_brightness brightness)
236{
237 struct rt2x00_led *led =
238 container_of(led_cdev, struct rt2x00_led, led_dev);
239 unsigned int enabled = brightness != LED_OFF;
240 unsigned int bg_mode =
241 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
242 unsigned int polarity =
243 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
244 EEPROM_FREQ_LED_POLARITY);
245 unsigned int ledmode =
246 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
247 EEPROM_FREQ_LED_MODE);
248
249 if (led->type == LED_TYPE_RADIO) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100250 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200251 enabled ? 0x20 : 0);
252 } else if (led->type == LED_TYPE_ASSOC) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100253 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200254 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
255 } else if (led->type == LED_TYPE_QUALITY) {
256 /*
257 * The brightness is divided into 6 levels (0 - 5),
258 * The specs tell us the following levels:
259 * 0, 1 ,3, 7, 15, 31
260 * to determine the level in a simple way we can simply
261 * work with bitshifting:
262 * (1 << level) - 1
263 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100264 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200265 (1 << brightness / (LED_FULL / 6)) - 1,
266 polarity);
267 }
268}
269
270static int rt2800pci_blink_set(struct led_classdev *led_cdev,
271 unsigned long *delay_on,
272 unsigned long *delay_off)
273{
274 struct rt2x00_led *led =
275 container_of(led_cdev, struct rt2x00_led, led_dev);
276 u32 reg;
277
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100278 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200279 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
280 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
281 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
282 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
283 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
284 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
285 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100286 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200287
288 return 0;
289}
290
291static void rt2800pci_init_led(struct rt2x00_dev *rt2x00dev,
292 struct rt2x00_led *led,
293 enum led_type type)
294{
295 led->rt2x00dev = rt2x00dev;
296 led->type = type;
297 led->led_dev.brightness_set = rt2800pci_brightness_set;
298 led->led_dev.blink_set = rt2800pci_blink_set;
299 led->flags = LED_INITIALIZED;
300}
301#endif /* CONFIG_RT2X00_LIB_LEDS */
302
303/*
304 * Configuration handlers.
305 */
306static void rt2800pci_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
307 struct rt2x00lib_crypto *crypto,
308 struct ieee80211_key_conf *key)
309{
310 struct mac_wcid_entry wcid_entry;
311 struct mac_iveiv_entry iveiv_entry;
312 u32 offset;
313 u32 reg;
314
315 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
316
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100317 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200318 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
319 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
320 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
321 (crypto->cmd == SET_KEY) * crypto->cipher);
322 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
323 (crypto->cmd == SET_KEY) * crypto->bssidx);
324 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100325 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200326
327 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
328
329 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
330 if ((crypto->cipher == CIPHER_TKIP) ||
331 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
332 (crypto->cipher == CIPHER_AES))
333 iveiv_entry.iv[3] |= 0x20;
334 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100335 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200336 &iveiv_entry, sizeof(iveiv_entry));
337
338 offset = MAC_WCID_ENTRY(key->hw_key_idx);
339
340 memset(&wcid_entry, 0, sizeof(wcid_entry));
341 if (crypto->cmd == SET_KEY)
342 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100343 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200344 &wcid_entry, sizeof(wcid_entry));
345}
346
347static int rt2800pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
348 struct rt2x00lib_crypto *crypto,
349 struct ieee80211_key_conf *key)
350{
351 struct hw_key_entry key_entry;
352 struct rt2x00_field32 field;
353 u32 offset;
354 u32 reg;
355
356 if (crypto->cmd == SET_KEY) {
357 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
358
359 memcpy(key_entry.key, crypto->key,
360 sizeof(key_entry.key));
361 memcpy(key_entry.tx_mic, crypto->tx_mic,
362 sizeof(key_entry.tx_mic));
363 memcpy(key_entry.rx_mic, crypto->rx_mic,
364 sizeof(key_entry.rx_mic));
365
366 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100367 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200368 &key_entry, sizeof(key_entry));
369 }
370
371 /*
372 * The cipher types are stored over multiple registers
373 * starting with SHARED_KEY_MODE_BASE each word will have
374 * 32 bits and contains the cipher types for 2 bssidx each.
375 * Using the correct defines correctly will cause overhead,
376 * so just calculate the correct offset.
377 */
378 field.bit_offset = 4 * (key->hw_key_idx % 8);
379 field.bit_mask = 0x7 << field.bit_offset;
380
381 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
382
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100383 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200384 rt2x00_set_field32(&reg, field,
385 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100386 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200387
388 /*
389 * Update WCID information
390 */
391 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
392
393 return 0;
394}
395
396static int rt2800pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
397 struct rt2x00lib_crypto *crypto,
398 struct ieee80211_key_conf *key)
399{
400 struct hw_key_entry key_entry;
401 u32 offset;
402
403 if (crypto->cmd == SET_KEY) {
404 /*
405 * 1 pairwise key is possible per AID, this means that the AID
406 * equals our hw_key_idx. Make sure the WCID starts _after_ the
407 * last possible shared key entry.
408 */
409 if (crypto->aid > (256 - 32))
410 return -ENOSPC;
411
412 key->hw_key_idx = 32 + crypto->aid;
413
414
415 memcpy(key_entry.key, crypto->key,
416 sizeof(key_entry.key));
417 memcpy(key_entry.tx_mic, crypto->tx_mic,
418 sizeof(key_entry.tx_mic));
419 memcpy(key_entry.rx_mic, crypto->rx_mic,
420 sizeof(key_entry.rx_mic));
421
422 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100423 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200424 &key_entry, sizeof(key_entry));
425 }
426
427 /*
428 * Update WCID information
429 */
430 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
431
432 return 0;
433}
434
435static void rt2800pci_config_filter(struct rt2x00_dev *rt2x00dev,
436 const unsigned int filter_flags)
437{
438 u32 reg;
439
440 /*
441 * Start configuration steps.
442 * Note that the version error will always be dropped
443 * and broadcast frames will always be accepted since
444 * there is no filter for it at this time.
445 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100446 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200447 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
448 !(filter_flags & FIF_FCSFAIL));
449 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
450 !(filter_flags & FIF_PLCPFAIL));
451 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
452 !(filter_flags & FIF_PROMISC_IN_BSS));
453 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
454 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
455 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
456 !(filter_flags & FIF_ALLMULTI));
457 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
458 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
459 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
460 !(filter_flags & FIF_CONTROL));
461 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
462 !(filter_flags & FIF_CONTROL));
463 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
464 !(filter_flags & FIF_CONTROL));
465 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
466 !(filter_flags & FIF_CONTROL));
467 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
468 !(filter_flags & FIF_CONTROL));
469 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
470 !(filter_flags & FIF_PSPOLL));
471 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
472 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
473 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
474 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100475 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200476}
477
478static void rt2800pci_config_intf(struct rt2x00_dev *rt2x00dev,
479 struct rt2x00_intf *intf,
480 struct rt2x00intf_conf *conf,
481 const unsigned int flags)
482{
483 unsigned int beacon_base;
484 u32 reg;
485
486 if (flags & CONFIG_UPDATE_TYPE) {
487 /*
488 * Clear current synchronisation setup.
489 * For the Beacon base registers we only need to clear
490 * the first byte since that byte contains the VALID and OWNER
491 * bits which (when set to 0) will invalidate the entire beacon.
492 */
493 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100494 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200495
496 /*
497 * Enable synchronisation.
498 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100499 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200500 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
501 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
502 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100503 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200504 }
505
506 if (flags & CONFIG_UPDATE_MAC) {
507 reg = le32_to_cpu(conf->mac[1]);
508 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
509 conf->mac[1] = cpu_to_le32(reg);
510
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100511 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200512 conf->mac, sizeof(conf->mac));
513 }
514
515 if (flags & CONFIG_UPDATE_BSSID) {
516 reg = le32_to_cpu(conf->bssid[1]);
517 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
518 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
519 conf->bssid[1] = cpu_to_le32(reg);
520
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100521 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200522 conf->bssid, sizeof(conf->bssid));
523 }
524}
525
526static void rt2800pci_config_erp(struct rt2x00_dev *rt2x00dev,
527 struct rt2x00lib_erp *erp)
528{
529 u32 reg;
530
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100531 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200532 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100533 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200534
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100535 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200536 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
537 !!erp->short_preamble);
538 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
539 !!erp->short_preamble);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100540 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200541
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100542 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200543 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
544 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100545 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200546
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100547 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200548 erp->basic_rates);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100549 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200550
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100551 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200552 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
553 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100554 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200555
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100556 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200557 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
558 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
559 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
560 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
561 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100562 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200563
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100564 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200565 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
566 erp->beacon_int * 16);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100567 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200568}
569
570static void rt2800pci_config_ant(struct rt2x00_dev *rt2x00dev,
571 struct antenna_setup *ant)
572{
573 u8 r1;
574 u8 r3;
575
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100576 rt2800_bbp_read(rt2x00dev, 1, &r1);
577 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200578
579 /*
580 * Configure the TX antenna.
581 */
582 switch ((int)ant->tx) {
583 case 1:
584 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +0100585 if (rt2x00_intf_is_pci(rt2x00dev))
586 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200587 break;
588 case 2:
589 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
590 break;
591 case 3:
592 /* Do nothing */
593 break;
594 }
595
596 /*
597 * Configure the RX antenna.
598 */
599 switch ((int)ant->rx) {
600 case 1:
601 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
602 break;
603 case 2:
604 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
605 break;
606 case 3:
607 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
608 break;
609 }
610
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100611 rt2800_bbp_write(rt2x00dev, 3, r3);
612 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200613}
614
615static void rt2800pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
616 struct rt2x00lib_conf *libconf)
617{
618 u16 eeprom;
619 short lna_gain;
620
621 if (libconf->rf.channel <= 14) {
622 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
623 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
624 } else if (libconf->rf.channel <= 64) {
625 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
626 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
627 } else if (libconf->rf.channel <= 128) {
628 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
629 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
630 } else {
631 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
632 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
633 }
634
635 rt2x00dev->lna_gain = lna_gain;
636}
637
638static void rt2800pci_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
639 struct ieee80211_conf *conf,
640 struct rf_channel *rf,
641 struct channel_info *info)
642{
643 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
644
645 if (rt2x00dev->default_ant.tx == 1)
646 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
647
648 if (rt2x00dev->default_ant.rx == 1) {
649 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
650 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
651 } else if (rt2x00dev->default_ant.rx == 2)
652 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
653
654 if (rf->channel > 14) {
655 /*
656 * When TX power is below 0, we should increase it by 7 to
657 * make it a positive value (Minumum value is -7).
658 * However this means that values between 0 and 7 have
659 * double meaning, and we should set a 7DBm boost flag.
660 */
661 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
662 (info->tx_power1 >= 0));
663
664 if (info->tx_power1 < 0)
665 info->tx_power1 += 7;
666
667 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
668 TXPOWER_A_TO_DEV(info->tx_power1));
669
670 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
671 (info->tx_power2 >= 0));
672
673 if (info->tx_power2 < 0)
674 info->tx_power2 += 7;
675
676 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
677 TXPOWER_A_TO_DEV(info->tx_power2));
678 } else {
679 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
680 TXPOWER_G_TO_DEV(info->tx_power1));
681 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
682 TXPOWER_G_TO_DEV(info->tx_power2));
683 }
684
685 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
686
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100687 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
688 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
689 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
690 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200691
692 udelay(200);
693
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100694 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
695 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
696 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
697 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200698
699 udelay(200);
700
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100701 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
702 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
703 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
704 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200705}
706
707static void rt2800pci_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
708 struct ieee80211_conf *conf,
709 struct rf_channel *rf,
710 struct channel_info *info)
711{
712 u8 rfcsr;
713
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100714 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
715 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200716
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100717 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200718 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100719 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200720
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100721 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200722 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
723 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100724 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200725
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100726 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200727 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100728 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200729
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100730 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200731 rt2x00dev->calibration[conf_is_ht40(conf)]);
732
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100733 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200734 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100735 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200736}
737
738static void rt2800pci_config_channel(struct rt2x00_dev *rt2x00dev,
739 struct ieee80211_conf *conf,
740 struct rf_channel *rf,
741 struct channel_info *info)
742{
743 u32 reg;
744 unsigned int tx_pin;
745 u8 bbp;
746
747 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
748 rt2800pci_config_channel_rt2x(rt2x00dev, conf, rf, info);
749 else
750 rt2800pci_config_channel_rt3x(rt2x00dev, conf, rf, info);
751
752 /*
753 * Change BBP settings
754 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100755 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
756 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
757 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
758 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200759
760 if (rf->channel <= 14) {
761 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100762 rt2800_bbp_write(rt2x00dev, 82, 0x62);
763 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200764 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100765 rt2800_bbp_write(rt2x00dev, 82, 0x84);
766 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200767 }
768 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100769 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200770
771 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100772 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200773 else
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100774 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200775 }
776
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100777 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200778 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
779 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
780 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100781 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200782
783 tx_pin = 0;
784
785 /* Turn on unused PA or LNA when not using 1T or 1R */
786 if (rt2x00dev->default_ant.tx != 1) {
787 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
788 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
789 }
790
791 /* Turn on unused PA or LNA when not using 1T or 1R */
792 if (rt2x00dev->default_ant.rx != 1) {
793 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
794 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
795 }
796
797 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
798 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
799 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
800 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
801 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
802 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
803
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100804 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200805
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100806 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200807 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100808 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200809
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100810 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200811 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100812 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200813
814 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
815 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100816 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
817 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
818 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200819 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100820 rt2800_bbp_write(rt2x00dev, 69, 0x16);
821 rt2800_bbp_write(rt2x00dev, 70, 0x08);
822 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200823 }
824 }
825
826 msleep(1);
827}
828
829static void rt2800pci_config_txpower(struct rt2x00_dev *rt2x00dev,
830 const int txpower)
831{
832 u32 reg;
833 u32 value = TXPOWER_G_TO_DEV(txpower);
834 u8 r1;
835
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100836 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200837 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100838 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200839
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100840 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200841 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
842 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
843 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
844 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
845 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
846 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
847 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
848 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100849 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200850
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100851 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200852 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
853 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
854 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
855 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
856 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
857 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
858 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
859 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100860 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200861
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100862 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200863 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
864 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
865 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
866 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
867 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
868 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
869 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
870 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100871 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200872
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100873 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200874 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
875 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
876 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
877 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
878 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
879 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
880 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
881 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100882 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200883
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100884 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200885 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
886 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
887 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
888 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100889 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200890}
891
892static void rt2800pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
893 struct rt2x00lib_conf *libconf)
894{
895 u32 reg;
896
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100897 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200898 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
899 libconf->conf->short_frame_max_tx_count);
900 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
901 libconf->conf->long_frame_max_tx_count);
902 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
903 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
904 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
905 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100906 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200907}
908
909static void rt2800pci_config_ps(struct rt2x00_dev *rt2x00dev,
910 struct rt2x00lib_conf *libconf)
911{
912 enum dev_state state =
913 (libconf->conf->flags & IEEE80211_CONF_PS) ?
914 STATE_SLEEP : STATE_AWAKE;
915 u32 reg;
916
917 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100918 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200919
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100920 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200921 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
922 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
923 libconf->conf->listen_interval - 1);
924 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100925 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200926
927 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
928 } else {
929 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
930
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100931 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200932 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
933 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
934 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100935 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200936 }
937}
938
939static void rt2800pci_config(struct rt2x00_dev *rt2x00dev,
940 struct rt2x00lib_conf *libconf,
941 const unsigned int flags)
942{
943 /* Always recalculate LNA gain before changing configuration */
944 rt2800pci_config_lna_gain(rt2x00dev, libconf);
945
946 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
947 rt2800pci_config_channel(rt2x00dev, libconf->conf,
948 &libconf->rf, &libconf->channel);
949 if (flags & IEEE80211_CONF_CHANGE_POWER)
950 rt2800pci_config_txpower(rt2x00dev, libconf->conf->power_level);
951 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
952 rt2800pci_config_retry_limit(rt2x00dev, libconf);
953 if (flags & IEEE80211_CONF_CHANGE_PS)
954 rt2800pci_config_ps(rt2x00dev, libconf);
955}
956
957/*
958 * Link tuning
959 */
960static void rt2800pci_link_stats(struct rt2x00_dev *rt2x00dev,
961 struct link_qual *qual)
962{
963 u32 reg;
964
965 /*
966 * Update FCS error count from register.
967 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100968 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200969 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
970}
971
972static u8 rt2800pci_get_default_vgc(struct rt2x00_dev *rt2x00dev)
973{
974 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ)
975 return 0x2e + rt2x00dev->lna_gain;
976
977 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
978 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
979 else
980 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
981}
982
983static inline void rt2800pci_set_vgc(struct rt2x00_dev *rt2x00dev,
984 struct link_qual *qual, u8 vgc_level)
985{
986 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100987 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200988 qual->vgc_level = vgc_level;
989 qual->vgc_level_reg = vgc_level;
990 }
991}
992
993static void rt2800pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
994 struct link_qual *qual)
995{
996 rt2800pci_set_vgc(rt2x00dev, qual,
997 rt2800pci_get_default_vgc(rt2x00dev));
998}
999
1000static void rt2800pci_link_tuner(struct rt2x00_dev *rt2x00dev,
1001 struct link_qual *qual, const u32 count)
1002{
1003 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1004 return;
1005
1006 /*
1007 * When RSSI is better then -80 increase VGC level with 0x10
1008 */
1009 rt2800pci_set_vgc(rt2x00dev, qual,
1010 rt2800pci_get_default_vgc(rt2x00dev) +
1011 ((qual->rssi > -80) * 0x10));
1012}
1013
1014/*
1015 * Firmware functions
1016 */
1017static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1018{
1019 return FIRMWARE_RT2860;
1020}
1021
1022static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1023 const u8 *data, const size_t len)
1024{
1025 u16 fw_crc;
1026 u16 crc;
1027
1028 /*
1029 * Only support 8kb firmware files.
1030 */
1031 if (len != 8192)
1032 return FW_BAD_LENGTH;
1033
1034 /*
1035 * The last 2 bytes in the firmware array are the crc checksum itself,
1036 * this means that we should never pass those 2 bytes to the crc
1037 * algorithm.
1038 */
1039 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1040
1041 /*
1042 * Use the crc ccitt algorithm.
1043 * This will return the same value as the legacy driver which
1044 * used bit ordering reversion on the both the firmware bytes
1045 * before input input as well as on the final output.
1046 * Obviously using crc ccitt directly is much more efficient.
1047 */
1048 crc = crc_ccitt(~0, data, len - 2);
1049
1050 /*
1051 * There is a small difference between the crc-itu-t + bitrev and
1052 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1053 * will be swapped, use swab16 to convert the crc to the correct
1054 * value.
1055 */
1056 crc = swab16(crc);
1057
1058 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1059}
1060
1061static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1062 const u8 *data, const size_t len)
1063{
1064 unsigned int i;
1065 u32 reg;
1066
1067 /*
1068 * Wait for stable hardware.
1069 */
1070 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001071 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001072 if (reg && reg != ~0)
1073 break;
1074 msleep(1);
1075 }
1076
1077 if (i == REGISTER_BUSY_COUNT) {
1078 ERROR(rt2x00dev, "Unstable hardware.\n");
1079 return -EBUSY;
1080 }
1081
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001082 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
1083 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001084
1085 /*
1086 * Disable DMA, will be reenabled later when enabling
1087 * the radio.
1088 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001089 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001090 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1091 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1092 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1093 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1094 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001095 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001096
1097 /*
1098 * enable Host program ram write selection
1099 */
1100 reg = 0;
1101 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001102 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001103
1104 /*
1105 * Write firmware to device.
1106 */
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001107 rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001108 data, len);
1109
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001110 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
1111 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001112
1113 /*
1114 * Wait for device to stabilize.
1115 */
1116 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001117 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001118 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1119 break;
1120 msleep(1);
1121 }
1122
1123 if (i == REGISTER_BUSY_COUNT) {
1124 ERROR(rt2x00dev, "PBF system register not ready.\n");
1125 return -EBUSY;
1126 }
1127
1128 /*
1129 * Disable interrupts
1130 */
1131 rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
1132
1133 /*
1134 * Initialize BBP R/W access agent
1135 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001136 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1137 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001138
1139 return 0;
1140}
1141
1142/*
1143 * Initialization functions.
1144 */
1145static bool rt2800pci_get_entry_state(struct queue_entry *entry)
1146{
1147 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1148 u32 word;
1149
1150 if (entry->queue->qid == QID_RX) {
1151 rt2x00_desc_read(entry_priv->desc, 1, &word);
1152
1153 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
1154 } else {
1155 rt2x00_desc_read(entry_priv->desc, 1, &word);
1156
1157 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
1158 }
1159}
1160
1161static void rt2800pci_clear_entry(struct queue_entry *entry)
1162{
1163 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1164 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1165 u32 word;
1166
1167 if (entry->queue->qid == QID_RX) {
1168 rt2x00_desc_read(entry_priv->desc, 0, &word);
1169 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
1170 rt2x00_desc_write(entry_priv->desc, 0, word);
1171
1172 rt2x00_desc_read(entry_priv->desc, 1, &word);
1173 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
1174 rt2x00_desc_write(entry_priv->desc, 1, word);
1175 } else {
1176 rt2x00_desc_read(entry_priv->desc, 1, &word);
1177 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
1178 rt2x00_desc_write(entry_priv->desc, 1, word);
1179 }
1180}
1181
1182static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
1183{
1184 struct queue_entry_priv_pci *entry_priv;
1185 u32 reg;
1186
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001187 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001188 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1189 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1190 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1191 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1192 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1193 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1194 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001195 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001196
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001197 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1198 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001199
1200 /*
1201 * Initialize registers.
1202 */
1203 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001204 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
1205 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
1206 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
1207 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001208
1209 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001210 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
1211 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
1212 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
1213 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001214
1215 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001216 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
1217 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
1218 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
1219 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001220
1221 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001222 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
1223 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
1224 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
1225 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001226
1227 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001228 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
1229 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
1230 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
1231 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001232
1233 /*
1234 * Enable global DMA configuration
1235 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001236 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001237 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1238 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1239 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001240 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001241
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001242 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001243
1244 return 0;
1245}
1246
1247static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
1248{
1249 u32 reg;
1250 unsigned int i;
1251
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001252 if (rt2x00_intf_is_pci(rt2x00dev))
1253 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001254
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001255 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001256 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1257 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001258 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001259
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001260 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001261
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001262 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001263 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1264 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1265 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1266 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001267 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001268
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001269 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001270 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1271 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1272 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1273 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001274 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001275
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001276 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1277 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001278
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001279 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001280
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001281 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001282 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1283 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1284 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1285 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1286 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1287 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001288 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001289
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001290 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1291 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001292
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001293 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001294 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1295 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1296 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1297 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1298 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1299 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1300 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1301 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001302 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001303
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001304 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001305 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1306 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001307 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001308
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001309 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001310 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1311 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1312 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1313 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1314 else
1315 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1316 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1317 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001318 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001319
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001320 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001321
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001322 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001323 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1324 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1325 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1326 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1327 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001328 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001329
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001330 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001331 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1332 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1333 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1334 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1335 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1336 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1337 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1338 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1339 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001340 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001341
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001342 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001343 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1344 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1345 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1346 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1347 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1348 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1349 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1350 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1351 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001352 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001353
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001354 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001355 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1356 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1357 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1358 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1359 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1360 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1361 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1362 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1363 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001364 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001365
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001366 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001367 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1368 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1369 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1370 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1371 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1372 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1373 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1374 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1375 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001376 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001377
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001378 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001379 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1380 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1381 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1382 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1383 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1384 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1385 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1386 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1387 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001388 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001389
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001390 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001391 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1392 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1393 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1394 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1395 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1396 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1397 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1398 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1399 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001400 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001401
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001402 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1403 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001404
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001405 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001406 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1407 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1408 IEEE80211_MAX_RTS_THRESHOLD);
1409 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001410 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001411
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001412 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1413 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001414
1415 /*
1416 * ASIC will keep garbage value after boot, clear encryption keys.
1417 */
1418 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001419 rt2800_register_write(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001420 SHARED_KEY_MODE_ENTRY(i), 0);
1421
1422 for (i = 0; i < 256; i++) {
1423 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001424 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001425 wcid, sizeof(wcid));
1426
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001427 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1428 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001429 }
1430
1431 /*
1432 * Clear all beacons
1433 * For the Beacon base registers we only need to clear
1434 * the first byte since that byte contains the VALID and OWNER
1435 * bits which (when set to 0) will invalidate the entire beacon.
1436 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001437 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1438 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1439 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1440 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1441 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1442 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1443 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1444 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001445
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001446 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001447 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1448 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1449 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1450 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1451 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1452 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1453 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1454 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001455 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001456
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001457 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001458 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1459 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1460 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1461 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1462 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1463 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1464 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1465 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001466 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001467
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001468 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001469 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1470 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1471 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1472 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1473 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1474 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1475 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1476 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001477 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001478
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001479 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001480 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1481 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1482 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1483 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001484 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001485
1486 /*
1487 * We must clear the error counters.
1488 * These registers are cleared on read,
1489 * so we may pass a useless variable to store the value.
1490 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001491 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1492 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1493 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1494 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1495 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1496 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001497
1498 return 0;
1499}
1500
1501static int rt2800pci_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1502{
1503 unsigned int i;
1504 u32 reg;
1505
1506 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001507 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001508 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1509 return 0;
1510
1511 udelay(REGISTER_BUSY_DELAY);
1512 }
1513
1514 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1515 return -EACCES;
1516}
1517
1518static int rt2800pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1519{
1520 unsigned int i;
1521 u8 value;
1522
1523 /*
1524 * BBP was enabled after firmware was loaded,
1525 * but we need to reactivate it now.
1526 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001527 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1528 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001529 msleep(1);
1530
1531 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001532 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001533 if ((value != 0xff) && (value != 0x00))
1534 return 0;
1535 udelay(REGISTER_BUSY_DELAY);
1536 }
1537
1538 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1539 return -EACCES;
1540}
1541
1542static int rt2800pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1543{
1544 unsigned int i;
1545 u16 eeprom;
1546 u8 reg_id;
1547 u8 value;
1548
1549 if (unlikely(rt2800pci_wait_bbp_rf_ready(rt2x00dev) ||
1550 rt2800pci_wait_bbp_ready(rt2x00dev)))
1551 return -EACCES;
1552
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001553 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1554 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1555 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1556 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1557 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1558 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1559 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1560 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1561 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1562 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1563 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1564 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1565 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1566 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001567
1568 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001569 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1570 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001571 }
1572
1573 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001574 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001575
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001576 if (rt2x00_intf_is_pci(rt2x00dev) &&
1577 rt2x00_rt(&rt2x00dev->chip, RT3052)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001578 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1579 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1580 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001581 }
1582
1583 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1584 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1585
1586 if (eeprom != 0xffff && eeprom != 0x0000) {
1587 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1588 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001589 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001590 }
1591 }
1592
1593 return 0;
1594}
1595
1596static u8 rt2800pci_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1597 bool bw40, u8 rfcsr24, u8 filter_target)
1598{
1599 unsigned int i;
1600 u8 bbp;
1601 u8 rfcsr;
1602 u8 passband;
1603 u8 stopband;
1604 u8 overtuned = 0;
1605
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001606 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001607
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001608 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001609 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001610 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001611
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001612 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001613 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001614 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001615
1616 /*
1617 * Set power & frequency of passband test tone
1618 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001619 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001620
1621 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001622 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001623 msleep(1);
1624
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001625 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001626 if (passband)
1627 break;
1628 }
1629
1630 /*
1631 * Set power & frequency of stopband test tone
1632 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001633 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001634
1635 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001636 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001637 msleep(1);
1638
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001639 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001640
1641 if ((passband - stopband) <= filter_target) {
1642 rfcsr24++;
1643 overtuned += ((passband - stopband) == filter_target);
1644 } else
1645 break;
1646
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001647 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001648 }
1649
1650 rfcsr24 -= !!overtuned;
1651
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001652 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001653 return rfcsr24;
1654}
1655
1656static int rt2800pci_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1657{
1658 u8 rfcsr;
1659 u8 bbp;
1660
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001661 if (rt2x00_intf_is_pci(rt2x00dev)) {
1662 if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
1663 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
1664 !rt2x00_rf(&rt2x00dev->chip, RF3022))
1665 return 0;
1666 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001667
1668 /*
1669 * Init RF calibration.
1670 */
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001671 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001672 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001673 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001674 msleep(1);
1675 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001676 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001677
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01001678 if (rt2x00_intf_is_pci(rt2x00dev)) {
1679 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1680 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1681 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1682 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1683 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1684 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1685 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1686 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1687 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1688 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1689 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1690 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1691 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1692 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1693 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1694 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1695 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1696 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1697 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1698 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1699 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1700 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1701 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1702 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1703 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1704 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1705 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1706 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1707 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1708 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
1709 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001710
1711 /*
1712 * Set RX Filter calibration for 20MHz and 40MHz
1713 */
1714 rt2x00dev->calibration[0] =
1715 rt2800pci_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1716 rt2x00dev->calibration[1] =
1717 rt2800pci_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1718
1719 /*
1720 * Set back to initial state
1721 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001722 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001723
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001724 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001725 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001726 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001727
1728 /*
1729 * set BBP back to BW20
1730 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001731 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001732 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001733 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001734
1735 return 0;
1736}
1737
1738/*
1739 * Device state switch handlers.
1740 */
1741static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1742 enum dev_state state)
1743{
1744 u32 reg;
1745
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001746 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001747 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1748 (state == STATE_RADIO_RX_ON) ||
1749 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001750 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001751}
1752
1753static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1754 enum dev_state state)
1755{
1756 int mask = (state == STATE_RADIO_IRQ_ON);
1757 u32 reg;
1758
1759 /*
1760 * When interrupts are being enabled, the interrupt registers
1761 * should clear the register to assure a clean state.
1762 */
1763 if (state == STATE_RADIO_IRQ_ON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001764 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1765 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001766 }
1767
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001768 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001769 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
1770 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
1771 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
1772 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
1773 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
1774 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
1775 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
1776 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
1777 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
1778 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
1779 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
1780 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
1781 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
1782 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
1783 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
1784 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
1785 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
1786 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001787 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001788}
1789
1790static int rt2800pci_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
1791{
1792 unsigned int i;
1793 u32 reg;
1794
1795 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001796 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001797 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
1798 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
1799 return 0;
1800
1801 msleep(1);
1802 }
1803
1804 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
1805 return -EACCES;
1806}
1807
1808static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1809{
1810 u32 reg;
1811 u16 word;
1812
1813 /*
1814 * Initialize all registers.
1815 */
1816 if (unlikely(rt2800pci_wait_wpdma_ready(rt2x00dev) ||
1817 rt2800pci_init_queues(rt2x00dev) ||
1818 rt2800pci_init_registers(rt2x00dev) ||
1819 rt2800pci_wait_wpdma_ready(rt2x00dev) ||
1820 rt2800pci_init_bbp(rt2x00dev) ||
1821 rt2800pci_init_rfcsr(rt2x00dev)))
1822 return -EIO;
1823
1824 /*
1825 * Send signal to firmware during boot time.
1826 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01001827 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001828
1829 /*
1830 * Enable RX.
1831 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001832 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001833 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
1834 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001835 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001836
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001837 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001838 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
1839 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
1840 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
1841 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001842 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001843
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001844 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001845 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
1846 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001847 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001848
1849 /*
1850 * Initialize LED control
1851 */
1852 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01001853 rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001854 word & 0xff, (word >> 8) & 0xff);
1855
1856 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01001857 rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001858 word & 0xff, (word >> 8) & 0xff);
1859
1860 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01001861 rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001862 word & 0xff, (word >> 8) & 0xff);
1863
1864 return 0;
1865}
1866
1867static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1868{
1869 u32 reg;
1870
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001871 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001872 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1873 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1874 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1875 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1876 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001877 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001878
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001879 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
1880 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
1881 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001882
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001883 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001884
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001885 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001886 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1887 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1888 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1889 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1890 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1891 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1892 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001893 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001894
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001895 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1896 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001897
1898 /* Wait for DMA, ignore error */
1899 rt2800pci_wait_wpdma_ready(rt2x00dev);
1900}
1901
1902static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
1903 enum dev_state state)
1904{
1905 /*
1906 * Always put the device to sleep (even when we intend to wakeup!)
1907 * if the device is booting and wasn't asleep it will return
1908 * failure when attempting to wakeup.
1909 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01001910 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001911
1912 if (state == STATE_AWAKE) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01001913 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001914 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
1915 }
1916
1917 return 0;
1918}
1919
1920static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1921 enum dev_state state)
1922{
1923 int retval = 0;
1924
1925 switch (state) {
1926 case STATE_RADIO_ON:
1927 /*
1928 * Before the radio can be enabled, the device first has
1929 * to be woken up. After that it needs a bit of time
1930 * to be fully awake and then the radio can be enabled.
1931 */
1932 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
1933 msleep(1);
1934 retval = rt2800pci_enable_radio(rt2x00dev);
1935 break;
1936 case STATE_RADIO_OFF:
1937 /*
1938 * After the radio has been disabled, the device should
1939 * be put to sleep for powersaving.
1940 */
1941 rt2800pci_disable_radio(rt2x00dev);
1942 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
1943 break;
1944 case STATE_RADIO_RX_ON:
1945 case STATE_RADIO_RX_ON_LINK:
1946 case STATE_RADIO_RX_OFF:
1947 case STATE_RADIO_RX_OFF_LINK:
1948 rt2800pci_toggle_rx(rt2x00dev, state);
1949 break;
1950 case STATE_RADIO_IRQ_ON:
1951 case STATE_RADIO_IRQ_OFF:
1952 rt2800pci_toggle_irq(rt2x00dev, state);
1953 break;
1954 case STATE_DEEP_SLEEP:
1955 case STATE_SLEEP:
1956 case STATE_STANDBY:
1957 case STATE_AWAKE:
1958 retval = rt2800pci_set_state(rt2x00dev, state);
1959 break;
1960 default:
1961 retval = -ENOTSUPP;
1962 break;
1963 }
1964
1965 if (unlikely(retval))
1966 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1967 state, retval);
1968
1969 return retval;
1970}
1971
1972/*
1973 * TX descriptor initialization
1974 */
1975static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
1976 struct sk_buff *skb,
1977 struct txentry_desc *txdesc)
1978{
1979 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
1980 __le32 *txd = skbdesc->desc;
1981 __le32 *txwi = (__le32 *)(skb->data - rt2x00dev->hw->extra_tx_headroom);
1982 u32 word;
1983
1984 /*
1985 * Initialize TX Info descriptor
1986 */
1987 rt2x00_desc_read(txwi, 0, &word);
1988 rt2x00_set_field32(&word, TXWI_W0_FRAG,
1989 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1990 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
1991 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
1992 rt2x00_set_field32(&word, TXWI_W0_TS,
1993 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1994 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
1995 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
1996 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
1997 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
1998 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
1999 rt2x00_set_field32(&word, TXWI_W0_BW,
2000 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2001 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2002 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2003 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2004 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2005 rt2x00_desc_write(txwi, 0, word);
2006
2007 rt2x00_desc_read(txwi, 1, &word);
2008 rt2x00_set_field32(&word, TXWI_W1_ACK,
2009 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2010 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2011 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2012 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2013 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2014 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Bartlomiej Zolnierkiewiczf644fea2009-11-04 18:32:24 +01002015 txdesc->key_idx : 0xff);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002016 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2017 skb->len - txdesc->l2pad);
2018 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
2019 skbdesc->entry->queue->qid + 1);
2020 rt2x00_desc_write(txwi, 1, word);
2021
2022 /*
2023 * Always write 0 to IV/EIV fields, hardware will insert the IV
Bartlomiej Zolnierkiewicz77dba492009-11-04 18:32:40 +01002024 * from the IVEIV register when TXD_W3_WIV is set to 0.
2025 * When TXD_W3_WIV is set to 1 it will use the IV data
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002026 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2027 * crypto entry in the registers should be used to encrypt the frame.
2028 */
2029 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2030 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2031
2032 /*
2033 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
2034 * must contains a TXWI structure + 802.11 header + padding + 802.11
2035 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
2036 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
2037 * data. It means that LAST_SEC0 is always 0.
2038 */
2039
2040 /*
2041 * Initialize TX descriptor
2042 */
2043 rt2x00_desc_read(txd, 0, &word);
2044 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
2045 rt2x00_desc_write(txd, 0, word);
2046
2047 rt2x00_desc_read(txd, 1, &word);
2048 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
2049 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
2050 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2051 rt2x00_set_field32(&word, TXD_W1_BURST,
2052 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2053 rt2x00_set_field32(&word, TXD_W1_SD_LEN0,
2054 rt2x00dev->hw->extra_tx_headroom);
2055 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
2056 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
2057 rt2x00_desc_write(txd, 1, word);
2058
2059 rt2x00_desc_read(txd, 2, &word);
2060 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
2061 skbdesc->skb_dma + rt2x00dev->hw->extra_tx_headroom);
2062 rt2x00_desc_write(txd, 2, word);
2063
2064 rt2x00_desc_read(txd, 3, &word);
2065 rt2x00_set_field32(&word, TXD_W3_WIV,
2066 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2067 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
2068 rt2x00_desc_write(txd, 3, word);
2069}
2070
2071/*
2072 * TX data initialization
2073 */
2074static void rt2800pci_write_beacon(struct queue_entry *entry)
2075{
2076 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2077 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2078 unsigned int beacon_base;
2079 u32 reg;
2080
2081 /*
2082 * Disable beaconing while we are reloading the beacon data,
2083 * otherwise we might be sending out invalid data.
2084 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002085 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002086 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002087 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002088
2089 /*
2090 * Write entire beacon with descriptor to register.
2091 */
2092 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002093 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002094 beacon_base,
2095 skbdesc->desc, skbdesc->desc_len);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002096 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002097 beacon_base + skbdesc->desc_len,
2098 entry->skb->data, entry->skb->len);
2099
2100 /*
2101 * Clean up beacon skb.
2102 */
2103 dev_kfree_skb_any(entry->skb);
2104 entry->skb = NULL;
2105}
2106
2107static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2108 const enum data_queue_qid queue_idx)
2109{
2110 struct data_queue *queue;
2111 unsigned int idx, qidx = 0;
2112 u32 reg;
2113
2114 if (queue_idx == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002115 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002116 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2117 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2118 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2119 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002120 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002121 }
2122 return;
2123 }
2124
2125 if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
2126 return;
2127
2128 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2129 idx = queue->index[Q_INDEX];
2130
2131 if (queue_idx == QID_MGMT)
2132 qidx = 5;
2133 else
2134 qidx = queue_idx;
2135
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002136 rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002137}
2138
2139static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
2140 const enum data_queue_qid qid)
2141{
2142 u32 reg;
2143
2144 if (qid == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002145 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002146 return;
2147 }
2148
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002149 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002150 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
2151 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
2152 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
2153 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002154 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002155}
2156
2157/*
2158 * RX control handlers
2159 */
2160static void rt2800pci_fill_rxdone(struct queue_entry *entry,
2161 struct rxdone_entry_desc *rxdesc)
2162{
2163 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2164 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2165 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
2166 __le32 *rxd = entry_priv->desc;
2167 __le32 *rxwi = (__le32 *)entry->skb->data;
2168 u32 rxd3;
2169 u32 rxwi0;
2170 u32 rxwi1;
2171 u32 rxwi2;
2172 u32 rxwi3;
2173
2174 rt2x00_desc_read(rxd, 3, &rxd3);
2175 rt2x00_desc_read(rxwi, 0, &rxwi0);
2176 rt2x00_desc_read(rxwi, 1, &rxwi1);
2177 rt2x00_desc_read(rxwi, 2, &rxwi2);
2178 rt2x00_desc_read(rxwi, 3, &rxwi3);
2179
2180 if (rt2x00_get_field32(rxd3, RXD_W3_CRC_ERROR))
2181 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2182
2183 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2184 /*
2185 * Unfortunately we don't know the cipher type used during
2186 * decryption. This prevents us from correct providing
2187 * correct statistics through debugfs.
2188 */
2189 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2190 rxdesc->cipher_status =
2191 rt2x00_get_field32(rxd3, RXD_W3_CIPHER_ERROR);
2192 }
2193
2194 if (rt2x00_get_field32(rxd3, RXD_W3_DECRYPTED)) {
2195 /*
2196 * Hardware has stripped IV/EIV data from 802.11 frame during
2197 * decryption. Unfortunately the descriptor doesn't contain
2198 * any fields with the EIV/IV data either, so they can't
2199 * be restored by rt2x00lib.
2200 */
2201 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2202
2203 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2204 rxdesc->flags |= RX_FLAG_DECRYPTED;
2205 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2206 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2207 }
2208
2209 if (rt2x00_get_field32(rxd3, RXD_W3_MY_BSS))
2210 rxdesc->dev_flags |= RXDONE_MY_BSS;
2211
2212 if (rt2x00_get_field32(rxd3, RXD_W3_L2PAD)) {
2213 rxdesc->dev_flags |= RXDONE_L2PAD;
2214 skbdesc->flags |= SKBDESC_L2_PADDED;
2215 }
2216
2217 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2218 rxdesc->flags |= RX_FLAG_SHORT_GI;
2219
2220 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2221 rxdesc->flags |= RX_FLAG_40MHZ;
2222
2223 /*
2224 * Detect RX rate, always use MCS as signal type.
2225 */
2226 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2227 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2228 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2229
2230 /*
2231 * Mask of 0x8 bit to remove the short preamble flag.
2232 */
2233 if (rxdesc->rate_mode == RATE_MODE_CCK)
2234 rxdesc->signal &= ~0x8;
2235
2236 rxdesc->rssi =
2237 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2238 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2239
2240 rxdesc->noise =
2241 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2242 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2243
2244 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2245
2246 /*
2247 * Set RX IDX in register to inform hardware that we have handled
2248 * this entry and it is available for reuse again.
2249 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002250 rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002251
2252 /*
2253 * Remove TXWI descriptor from start of buffer.
2254 */
2255 skb_pull(entry->skb, RXWI_DESC_SIZE);
2256 skb_trim(entry->skb, rxdesc->size);
2257}
2258
2259/*
2260 * Interrupt functions.
2261 */
2262static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
2263{
2264 struct data_queue *queue;
2265 struct queue_entry *entry;
2266 struct queue_entry *entry_done;
2267 struct queue_entry_priv_pci *entry_priv;
2268 struct txdone_entry_desc txdesc;
2269 u32 word;
2270 u32 reg;
2271 u32 old_reg;
2272 unsigned int type;
2273 unsigned int index;
2274 u16 mcs, real_mcs;
2275
2276 /*
2277 * During each loop we will compare the freshly read
2278 * TX_STA_FIFO register value with the value read from
2279 * the previous loop. If the 2 values are equal then
2280 * we should stop processing because the chance it
2281 * quite big that the device has been unplugged and
2282 * we risk going into an endless loop.
2283 */
2284 old_reg = 0;
2285
2286 while (1) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002287 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002288 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
2289 break;
2290
2291 if (old_reg == reg)
2292 break;
2293 old_reg = reg;
2294
2295 /*
2296 * Skip this entry when it contains an invalid
2297 * queue identication number.
2298 */
2299 type = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
2300 if (type >= QID_RX)
2301 continue;
2302
2303 queue = rt2x00queue_get_queue(rt2x00dev, type);
2304 if (unlikely(!queue))
2305 continue;
2306
2307 /*
2308 * Skip this entry when it contains an invalid
2309 * index number.
2310 */
2311 index = rt2x00_get_field32(reg, TX_STA_FIFO_WCID) - 1;
2312 if (unlikely(index >= queue->limit))
2313 continue;
2314
2315 entry = &queue->entries[index];
2316 entry_priv = entry->priv_data;
2317 rt2x00_desc_read((__le32 *)entry->skb->data, 0, &word);
2318
2319 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2320 while (entry != entry_done) {
2321 /*
2322 * Catch up.
2323 * Just report any entries we missed as failed.
2324 */
2325 WARNING(rt2x00dev,
2326 "TX status report missed for entry %d\n",
2327 entry_done->entry_idx);
2328
2329 txdesc.flags = 0;
2330 __set_bit(TXDONE_UNKNOWN, &txdesc.flags);
2331 txdesc.retry = 0;
2332
2333 rt2x00lib_txdone(entry_done, &txdesc);
2334 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2335 }
2336
2337 /*
2338 * Obtain the status about this packet.
2339 */
2340 txdesc.flags = 0;
2341 if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS))
2342 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
2343 else
2344 __set_bit(TXDONE_FAILURE, &txdesc.flags);
2345
2346 /*
2347 * Ralink has a retry mechanism using a global fallback
2348 * table. We setup this fallback table to try immediate
2349 * lower rate for all rates. In the TX_STA_FIFO,
2350 * the MCS field contains the MCS used for the successfull
2351 * transmission. If the first transmission succeed,
2352 * we have mcs == tx_mcs. On the second transmission,
2353 * we have mcs = tx_mcs - 1. So the number of
2354 * retry is (tx_mcs - mcs).
2355 */
2356 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
2357 real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
2358 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
2359 txdesc.retry = mcs - min(mcs, real_mcs);
2360
2361 rt2x00lib_txdone(entry, &txdesc);
2362 }
2363}
2364
2365static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
2366{
2367 struct rt2x00_dev *rt2x00dev = dev_instance;
2368 u32 reg;
2369
2370 /* Read status and ACK all interrupts */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002371 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2372 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002373
2374 if (!reg)
2375 return IRQ_NONE;
2376
2377 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2378 return IRQ_HANDLED;
2379
2380 /*
2381 * 1 - Rx ring done interrupt.
2382 */
2383 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
2384 rt2x00pci_rxdone(rt2x00dev);
2385
2386 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
2387 rt2800pci_txdone(rt2x00dev);
2388
2389 return IRQ_HANDLED;
2390}
2391
2392/*
2393 * Device probe functions.
2394 */
2395static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2396{
2397 u16 word;
2398 u8 *mac;
2399 u8 default_lna_gain;
2400
2401 /*
2402 * Read EEPROM into buffer
2403 */
2404 switch(rt2x00dev->chip.rt) {
2405 case RT2880:
2406 case RT3052:
2407 rt2800pci_read_eeprom_soc(rt2x00dev);
2408 break;
2409 case RT3090:
2410 rt2800pci_read_eeprom_efuse(rt2x00dev);
2411 break;
2412 default:
2413 rt2800pci_read_eeprom_pci(rt2x00dev);
2414 break;
2415 }
2416
2417 /*
2418 * Start validation of the data that has been read.
2419 */
2420 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2421 if (!is_valid_ether_addr(mac)) {
2422 random_ether_addr(mac);
2423 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2424 }
2425
2426 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2427 if (word == 0xffff) {
2428 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2429 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2430 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2431 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2432 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2433 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2434 /*
2435 * There is a max of 2 RX streams for RT2860 series
2436 */
2437 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2438 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2439 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2440 }
2441
2442 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2443 if (word == 0xffff) {
2444 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2445 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2446 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2447 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2448 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2449 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2450 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2451 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2452 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2453 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2454 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2455 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2456 }
2457
2458 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2459 if ((word & 0x00ff) == 0x00ff) {
2460 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2461 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2462 LED_MODE_TXRX_ACTIVITY);
2463 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2464 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2465 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2466 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2467 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2468 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2469 }
2470
2471 /*
2472 * During the LNA validation we are going to use
2473 * lna0 as correct value. Note that EEPROM_LNA
2474 * is never validated.
2475 */
2476 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2477 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2478
2479 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2480 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2481 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2482 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2483 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2484 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2485
2486 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2487 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2488 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2489 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2490 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2491 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2492 default_lna_gain);
2493 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2494
2495 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2496 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2497 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2498 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2499 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2500 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2501
2502 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2503 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2504 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2505 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2506 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2507 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2508 default_lna_gain);
2509 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2510
2511 return 0;
2512}
2513
2514static int rt2800pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2515{
2516 u32 reg;
2517 u16 value;
2518 u16 eeprom;
2519
2520 /*
2521 * Read EEPROM word for configuration.
2522 */
2523 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2524
2525 /*
2526 * Identify RF chipset.
2527 */
2528 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002529 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002530 rt2x00_set_chip_rf(rt2x00dev, value, reg);
2531
2532 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2533 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2534 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2535 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2536 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2537 !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
2538 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
2539 !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
2540 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2541 return -ENODEV;
2542 }
2543
2544 /*
2545 * Identify default antenna configuration.
2546 */
2547 rt2x00dev->default_ant.tx =
2548 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2549 rt2x00dev->default_ant.rx =
2550 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2551
2552 /*
2553 * Read frequency offset and RF programming sequence.
2554 */
2555 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2556 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2557
2558 /*
2559 * Read external LNA informations.
2560 */
2561 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2562
2563 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2564 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2565 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2566 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2567
2568 /*
2569 * Detect if this device has an hardware controlled radio.
2570 */
2571 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2572 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2573
2574 /*
2575 * Store led settings, for correct led behaviour.
2576 */
2577#ifdef CONFIG_RT2X00_LIB_LEDS
2578 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2579 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2580 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2581
2582 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2583#endif /* CONFIG_RT2X00_LIB_LEDS */
2584
2585 return 0;
2586}
2587
2588/*
2589 * RF value list for rt2860
2590 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2591 */
2592static const struct rf_channel rf_vals[] = {
2593 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2594 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2595 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2596 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2597 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2598 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2599 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2600 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2601 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2602 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2603 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2604 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2605 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2606 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2607
2608 /* 802.11 UNI / HyperLan 2 */
2609 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2610 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2611 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2612 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2613 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2614 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2615 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2616 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2617 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2618 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2619 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2620 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2621
2622 /* 802.11 HyperLan 2 */
2623 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2624 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2625 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2626 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2627 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2628 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2629 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2630 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2631 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2632 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2633 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2634 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2635 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2636 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2637 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2638 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2639
2640 /* 802.11 UNII */
2641 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2642 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2643 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2644 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2645 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2646 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2647 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2648
2649 /* 802.11 Japan */
2650 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2651 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2652 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2653 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2654 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2655 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2656 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2657};
2658
2659static int rt2800pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2660{
2661 struct hw_mode_spec *spec = &rt2x00dev->spec;
2662 struct channel_info *info;
2663 char *tx_power1;
2664 char *tx_power2;
2665 unsigned int i;
2666 u16 eeprom;
2667
2668 /*
2669 * Initialize all hw fields.
2670 */
2671 rt2x00dev->hw->flags =
2672 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2673 IEEE80211_HW_SIGNAL_DBM |
2674 IEEE80211_HW_SUPPORTS_PS |
2675 IEEE80211_HW_PS_NULLFUNC_STACK;
2676 rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
2677
2678 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2679 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2680 rt2x00_eeprom_addr(rt2x00dev,
2681 EEPROM_MAC_ADDR_0));
2682
2683 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2684
2685 /*
2686 * Initialize hw_mode information.
2687 */
2688 spec->supported_bands = SUPPORT_BAND_2GHZ;
2689 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2690
2691 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2692 rt2x00_rf(&rt2x00dev->chip, RF2720) ||
2693 rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2694 rt2x00_rf(&rt2x00dev->chip, RF3021) ||
2695 rt2x00_rf(&rt2x00dev->chip, RF3022) ||
2696 rt2x00_rf(&rt2x00dev->chip, RF2020) ||
2697 rt2x00_rf(&rt2x00dev->chip, RF3052)) {
2698 spec->num_channels = 14;
2699 spec->channels = rf_vals;
2700 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2701 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2702 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2703 spec->num_channels = ARRAY_SIZE(rf_vals);
2704 spec->channels = rf_vals;
2705 }
2706
2707 /*
2708 * Initialize HT information.
2709 */
2710 spec->ht.ht_supported = true;
2711 spec->ht.cap =
2712 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2713 IEEE80211_HT_CAP_GRN_FLD |
2714 IEEE80211_HT_CAP_SGI_20 |
2715 IEEE80211_HT_CAP_SGI_40 |
2716 IEEE80211_HT_CAP_TX_STBC |
2717 IEEE80211_HT_CAP_RX_STBC |
2718 IEEE80211_HT_CAP_PSMP_SUPPORT;
2719 spec->ht.ampdu_factor = 3;
2720 spec->ht.ampdu_density = 4;
2721 spec->ht.mcs.tx_params =
2722 IEEE80211_HT_MCS_TX_DEFINED |
2723 IEEE80211_HT_MCS_TX_RX_DIFF |
2724 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2725 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2726
2727 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2728 case 3:
2729 spec->ht.mcs.rx_mask[2] = 0xff;
2730 case 2:
2731 spec->ht.mcs.rx_mask[1] = 0xff;
2732 case 1:
2733 spec->ht.mcs.rx_mask[0] = 0xff;
2734 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2735 break;
2736 }
2737
2738 /*
2739 * Create channel information array
2740 */
2741 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2742 if (!info)
2743 return -ENOMEM;
2744
2745 spec->channels_info = info;
2746
2747 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2748 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2749
2750 for (i = 0; i < 14; i++) {
2751 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2752 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2753 }
2754
2755 if (spec->num_channels > 14) {
2756 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2757 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2758
2759 for (i = 14; i < spec->num_channels; i++) {
2760 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2761 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2762 }
2763 }
2764
2765 return 0;
2766}
2767
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +01002768static const struct rt2800_ops rt2800pci_rt2800_ops = {
2769 .register_read = rt2x00pci_register_read,
2770 .register_write = rt2x00pci_register_write,
2771 .register_write_lock = rt2x00pci_register_write, /* same for PCI */
2772
2773 .register_multiread = rt2x00pci_register_multiread,
2774 .register_multiwrite = rt2x00pci_register_multiwrite,
2775
2776 .regbusy_read = rt2x00pci_regbusy_read,
2777};
2778
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002779static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2780{
2781 int retval;
2782
Bartlomiej Zolnierkiewicz4d6f8b92009-11-04 18:36:17 +01002783 rt2x00_set_chip_intf(rt2x00dev, RT2X00_CHIP_INTF_PCI);
2784
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +01002785 rt2x00dev->priv = (void *)&rt2800pci_rt2800_ops;
2786
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002787 /*
2788 * Allocate eeprom data.
2789 */
2790 retval = rt2800pci_validate_eeprom(rt2x00dev);
2791 if (retval)
2792 return retval;
2793
2794 retval = rt2800pci_init_eeprom(rt2x00dev);
2795 if (retval)
2796 return retval;
2797
2798 /*
2799 * Initialize hw specifications.
2800 */
2801 retval = rt2800pci_probe_hw_mode(rt2x00dev);
2802 if (retval)
2803 return retval;
2804
2805 /*
2806 * This device has multiple filters for control frames
2807 * and has a separate filter for PS Poll frames.
2808 */
2809 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
2810 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
2811
2812 /*
2813 * This device requires firmware.
2814 */
2815 if (!rt2x00_rt(&rt2x00dev->chip, RT2880) &&
2816 !rt2x00_rt(&rt2x00dev->chip, RT3052))
2817 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
2818 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
2819 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
2820 if (!modparam_nohwcrypt)
2821 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
2822
2823 /*
2824 * Set the rssi offset.
2825 */
2826 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2827
2828 return 0;
2829}
2830
2831/*
2832 * IEEE80211 stack callback functions.
2833 */
2834static void rt2800pci_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2835 u32 *iv32, u16 *iv16)
2836{
2837 struct rt2x00_dev *rt2x00dev = hw->priv;
2838 struct mac_iveiv_entry iveiv_entry;
2839 u32 offset;
2840
2841 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002842 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002843 &iveiv_entry, sizeof(iveiv_entry));
2844
2845 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
2846 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
2847}
2848
2849static int rt2800pci_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2850{
2851 struct rt2x00_dev *rt2x00dev = hw->priv;
2852 u32 reg;
2853 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2854
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002855 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002856 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002857 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002858
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002859 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002860 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002861 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002862
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002863 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002864 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002865 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002866
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002867 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002868 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002869 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002870
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002871 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002872 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002873 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002874
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002875 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002876 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002877 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002878
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002879 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002880 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002881 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002882
2883 return 0;
2884}
2885
2886static int rt2800pci_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2887 const struct ieee80211_tx_queue_params *params)
2888{
2889 struct rt2x00_dev *rt2x00dev = hw->priv;
2890 struct data_queue *queue;
2891 struct rt2x00_field32 field;
2892 int retval;
2893 u32 reg;
2894 u32 offset;
2895
2896 /*
2897 * First pass the configuration through rt2x00lib, that will
2898 * update the queue settings and validate the input. After that
2899 * we are free to update the registers based on the value
2900 * in the queue parameter.
2901 */
2902 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2903 if (retval)
2904 return retval;
2905
2906 /*
2907 * We only need to perform additional register initialization
2908 * for WMM queues/
2909 */
2910 if (queue_idx >= 4)
2911 return 0;
2912
2913 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2914
2915 /* Update WMM TXOP register */
2916 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2917 field.bit_offset = (queue_idx & 1) * 16;
2918 field.bit_mask = 0xffff << field.bit_offset;
2919
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002920 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002921 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002922 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002923
2924 /* Update WMM registers */
2925 field.bit_offset = queue_idx * 4;
2926 field.bit_mask = 0xf << field.bit_offset;
2927
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002928 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002929 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002930 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002931
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002932 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002933 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002934 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002935
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002936 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002937 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002938 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002939
2940 /* Update EDCA registers */
2941 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2942
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002943 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002944 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2945 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2946 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2947 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002948 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002949
2950 return 0;
2951}
2952
2953static u64 rt2800pci_get_tsf(struct ieee80211_hw *hw)
2954{
2955 struct rt2x00_dev *rt2x00dev = hw->priv;
2956 u64 tsf;
2957 u32 reg;
2958
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002959 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002960 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002961 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002962 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2963
2964 return tsf;
2965}
2966
2967static const struct ieee80211_ops rt2800pci_mac80211_ops = {
2968 .tx = rt2x00mac_tx,
2969 .start = rt2x00mac_start,
2970 .stop = rt2x00mac_stop,
2971 .add_interface = rt2x00mac_add_interface,
2972 .remove_interface = rt2x00mac_remove_interface,
2973 .config = rt2x00mac_config,
2974 .configure_filter = rt2x00mac_configure_filter,
2975 .set_key = rt2x00mac_set_key,
2976 .get_stats = rt2x00mac_get_stats,
2977 .get_tkip_seq = rt2800pci_get_tkip_seq,
2978 .set_rts_threshold = rt2800pci_set_rts_threshold,
2979 .bss_info_changed = rt2x00mac_bss_info_changed,
2980 .conf_tx = rt2800pci_conf_tx,
2981 .get_tx_stats = rt2x00mac_get_tx_stats,
2982 .get_tsf = rt2800pci_get_tsf,
2983 .rfkill_poll = rt2x00mac_rfkill_poll,
2984};
2985
2986static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
2987 .irq_handler = rt2800pci_interrupt,
2988 .probe_hw = rt2800pci_probe_hw,
2989 .get_firmware_name = rt2800pci_get_firmware_name,
2990 .check_firmware = rt2800pci_check_firmware,
2991 .load_firmware = rt2800pci_load_firmware,
2992 .initialize = rt2x00pci_initialize,
2993 .uninitialize = rt2x00pci_uninitialize,
2994 .get_entry_state = rt2800pci_get_entry_state,
2995 .clear_entry = rt2800pci_clear_entry,
2996 .set_device_state = rt2800pci_set_device_state,
2997 .rfkill_poll = rt2800pci_rfkill_poll,
2998 .link_stats = rt2800pci_link_stats,
2999 .reset_tuner = rt2800pci_reset_tuner,
3000 .link_tuner = rt2800pci_link_tuner,
3001 .write_tx_desc = rt2800pci_write_tx_desc,
3002 .write_tx_data = rt2x00pci_write_tx_data,
3003 .write_beacon = rt2800pci_write_beacon,
3004 .kick_tx_queue = rt2800pci_kick_tx_queue,
3005 .kill_tx_queue = rt2800pci_kill_tx_queue,
3006 .fill_rxdone = rt2800pci_fill_rxdone,
3007 .config_shared_key = rt2800pci_config_shared_key,
3008 .config_pairwise_key = rt2800pci_config_pairwise_key,
3009 .config_filter = rt2800pci_config_filter,
3010 .config_intf = rt2800pci_config_intf,
3011 .config_erp = rt2800pci_config_erp,
3012 .config_ant = rt2800pci_config_ant,
3013 .config = rt2800pci_config,
3014};
3015
3016static const struct data_queue_desc rt2800pci_queue_rx = {
3017 .entry_num = RX_ENTRIES,
3018 .data_size = AGGREGATION_SIZE,
3019 .desc_size = RXD_DESC_SIZE,
3020 .priv_size = sizeof(struct queue_entry_priv_pci),
3021};
3022
3023static const struct data_queue_desc rt2800pci_queue_tx = {
3024 .entry_num = TX_ENTRIES,
3025 .data_size = AGGREGATION_SIZE,
3026 .desc_size = TXD_DESC_SIZE,
3027 .priv_size = sizeof(struct queue_entry_priv_pci),
3028};
3029
3030static const struct data_queue_desc rt2800pci_queue_bcn = {
3031 .entry_num = 8 * BEACON_ENTRIES,
3032 .data_size = 0, /* No DMA required for beacons */
3033 .desc_size = TXWI_DESC_SIZE,
3034 .priv_size = sizeof(struct queue_entry_priv_pci),
3035};
3036
3037static const struct rt2x00_ops rt2800pci_ops = {
3038 .name = KBUILD_MODNAME,
3039 .max_sta_intf = 1,
3040 .max_ap_intf = 8,
3041 .eeprom_size = EEPROM_SIZE,
3042 .rf_size = RF_SIZE,
3043 .tx_queues = NUM_TX_QUEUES,
3044 .rx = &rt2800pci_queue_rx,
3045 .tx = &rt2800pci_queue_tx,
3046 .bcn = &rt2800pci_queue_bcn,
3047 .lib = &rt2800pci_rt2x00_ops,
3048 .hw = &rt2800pci_mac80211_ops,
3049#ifdef CONFIG_RT2X00_LIB_DEBUGFS
3050 .debugfs = &rt2800pci_rt2x00debug,
3051#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
3052};
3053
3054/*
3055 * RT2800pci module information.
3056 */
3057static struct pci_device_id rt2800pci_device_table[] = {
3058 { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
3059 { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
3060 { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
3061 { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
3062 { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
3063 { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
3064 { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
3065 { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
3066 { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
3067 { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
3068 { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
3069 { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
3070 { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
3071 { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
3072 { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
3073 { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
3074 { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
3075 { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
3076 { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
3077 { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
3078 { 0, }
3079};
3080
3081MODULE_AUTHOR(DRV_PROJECT);
3082MODULE_VERSION(DRV_VERSION);
3083MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
3084MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
3085#ifdef CONFIG_RT2800PCI_PCI
3086MODULE_FIRMWARE(FIRMWARE_RT2860);
3087MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
3088#endif /* CONFIG_RT2800PCI_PCI */
3089MODULE_LICENSE("GPL");
3090
3091#ifdef CONFIG_RT2800PCI_WISOC
3092#if defined(CONFIG_RALINK_RT288X)
3093__rt2x00soc_probe(RT2880, &rt2800pci_ops);
3094#elif defined(CONFIG_RALINK_RT305X)
3095__rt2x00soc_probe(RT3052, &rt2800pci_ops);
3096#endif
3097
3098static struct platform_driver rt2800soc_driver = {
3099 .driver = {
3100 .name = "rt2800_wmac",
3101 .owner = THIS_MODULE,
3102 .mod_name = KBUILD_MODNAME,
3103 },
3104 .probe = __rt2x00soc_probe,
3105 .remove = __devexit_p(rt2x00soc_remove),
3106 .suspend = rt2x00soc_suspend,
3107 .resume = rt2x00soc_resume,
3108};
3109#endif /* CONFIG_RT2800PCI_WISOC */
3110
3111#ifdef CONFIG_RT2800PCI_PCI
3112static struct pci_driver rt2800pci_driver = {
3113 .name = KBUILD_MODNAME,
3114 .id_table = rt2800pci_device_table,
3115 .probe = rt2x00pci_probe,
3116 .remove = __devexit_p(rt2x00pci_remove),
3117 .suspend = rt2x00pci_suspend,
3118 .resume = rt2x00pci_resume,
3119};
3120#endif /* CONFIG_RT2800PCI_PCI */
3121
3122static int __init rt2800pci_init(void)
3123{
3124 int ret = 0;
3125
3126#ifdef CONFIG_RT2800PCI_WISOC
3127 ret = platform_driver_register(&rt2800soc_driver);
3128 if (ret)
3129 return ret;
3130#endif
3131#ifdef CONFIG_RT2800PCI_PCI
3132 ret = pci_register_driver(&rt2800pci_driver);
3133 if (ret) {
3134#ifdef CONFIG_RT2800PCI_WISOC
3135 platform_driver_unregister(&rt2800soc_driver);
3136#endif
3137 return ret;
3138 }
3139#endif
3140
3141 return ret;
3142}
3143
3144static void __exit rt2800pci_exit(void)
3145{
3146#ifdef CONFIG_RT2800PCI_PCI
3147 pci_unregister_driver(&rt2800pci_driver);
3148#endif
3149#ifdef CONFIG_RT2800PCI_WISOC
3150 platform_driver_unregister(&rt2800soc_driver);
3151#endif
3152}
3153
3154module_init(rt2800pci_init);
3155module_exit(rt2800pci_exit);