blob: 1bc5fdd0e4b36486e0d0cc7e8809c88616d76435 [file] [log] [blame]
Kumar Gala68de3082014-03-07 10:56:59 -06001/dts-v1/;
2
3#include "skeleton.dtsi"
4#include <dt-bindings/clock/qcom,gcc-ipq806x.h>
Kenneth Westfieldf49cade2015-03-13 01:01:08 -07005#include <dt-bindings/clock/qcom,lcc-ipq806x.h>
Kumar Gala68de3082014-03-07 10:56:59 -06006#include <dt-bindings/soc/qcom,gsbi.h>
7
8/ {
9 model = "Qualcomm IPQ8064";
10 compatible = "qcom,ipq8064";
11 interrupt-parent = <&intc>;
12
13 cpus {
14 #address-cells = <1>;
15 #size-cells = <0>;
16
17 cpu@0 {
18 compatible = "qcom,krait";
19 enable-method = "qcom,kpss-acc-v1";
20 device_type = "cpu";
21 reg = <0>;
22 next-level-cache = <&L2>;
23 qcom,acc = <&acc0>;
24 qcom,saw = <&saw0>;
25 };
26
27 cpu@1 {
28 compatible = "qcom,krait";
29 enable-method = "qcom,kpss-acc-v1";
30 device_type = "cpu";
31 reg = <1>;
32 next-level-cache = <&L2>;
33 qcom,acc = <&acc1>;
34 qcom,saw = <&saw1>;
35 };
36
37 L2: l2-cache {
38 compatible = "cache";
39 cache-level = <2>;
40 };
41 };
42
43 cpu-pmu {
44 compatible = "qcom,krait-pmu";
45 interrupts = <1 10 0x304>;
46 };
47
48 reserved-memory {
49 #address-cells = <1>;
50 #size-cells = <1>;
51 ranges;
52
53 nss@40000000 {
54 reg = <0x40000000 0x1000000>;
55 no-map;
56 };
57
58 smem@41000000 {
59 reg = <0x41000000 0x200000>;
60 no-map;
61 };
62 };
63
64 soc: soc {
65 #address-cells = <1>;
66 #size-cells = <1>;
67 ranges;
68 compatible = "simple-bus";
69
Kenneth Westfieldf49cade2015-03-13 01:01:08 -070070 lpass@28100000 {
71 compatible = "qcom,lpass-cpu";
72 status = "disabled";
73 clocks = <&lcc AHBIX_CLK>,
74 <&lcc MI2S_OSR_CLK>,
75 <&lcc MI2S_BIT_CLK>;
76 clock-names = "ahbix-clk",
77 "mi2s-osr-clk",
78 "mi2s-bit-clk";
79 interrupts = <0 85 1>;
80 interrupt-names = "lpass-irq-lpaif";
81 reg = <0x28100000 0x10000>;
82 reg-names = "lpass-lpaif";
83 };
84
Kumar Gala68de3082014-03-07 10:56:59 -060085 qcom_pinmux: pinmux@800000 {
86 compatible = "qcom,ipq8064-pinctrl";
87 reg = <0x800000 0x4000>;
88
89 gpio-controller;
90 #gpio-cells = <2>;
91 interrupt-controller;
92 #interrupt-cells = <2>;
Stephen Boydbb901bd2014-12-05 12:53:33 -080093 interrupts = <0 16 0x4>;
Kumar Gala68de3082014-03-07 10:56:59 -060094 };
95
96 intc: interrupt-controller@2000000 {
97 compatible = "qcom,msm-qgic2";
98 interrupt-controller;
99 #interrupt-cells = <3>;
100 reg = <0x02000000 0x1000>,
101 <0x02002000 0x1000>;
102 };
103
104 timer@200a000 {
105 compatible = "qcom,kpss-timer", "qcom,msm-timer";
106 interrupts = <1 1 0x301>,
107 <1 2 0x301>,
108 <1 3 0x301>;
109 reg = <0x0200a000 0x100>;
110 clock-frequency = <25000000>,
111 <32768>;
112 cpu-offset = <0x80000>;
113 };
114
115 acc0: clock-controller@2088000 {
116 compatible = "qcom,kpss-acc-v1";
117 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
118 };
119
120 acc1: clock-controller@2098000 {
121 compatible = "qcom,kpss-acc-v1";
122 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
123 };
124
125 saw0: regulator@2089000 {
126 compatible = "qcom,saw2";
127 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
128 regulator;
129 };
130
131 saw1: regulator@2099000 {
132 compatible = "qcom,saw2";
133 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
134 regulator;
135 };
136
137 gsbi2: gsbi@12480000 {
138 compatible = "qcom,gsbi-v1.0.0";
Andy Gross4d9b7662015-02-09 16:01:09 -0600139 cell-index = <2>;
Kumar Gala68de3082014-03-07 10:56:59 -0600140 reg = <0x12480000 0x100>;
141 clocks = <&gcc GSBI2_H_CLK>;
142 clock-names = "iface";
143 #address-cells = <1>;
144 #size-cells = <1>;
145 ranges;
146 status = "disabled";
147
Andy Gross4d9b7662015-02-09 16:01:09 -0600148 syscon-tcsr = <&tcsr>;
149
Kumar Gala68de3082014-03-07 10:56:59 -0600150 serial@12490000 {
151 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
152 reg = <0x12490000 0x1000>,
153 <0x12480000 0x1000>;
154 interrupts = <0 195 0x0>;
155 clocks = <&gcc GSBI2_UART_CLK>, <&gcc GSBI2_H_CLK>;
156 clock-names = "core", "iface";
157 status = "disabled";
158 };
159
160 i2c@124a0000 {
161 compatible = "qcom,i2c-qup-v1.1.1";
162 reg = <0x124a0000 0x1000>;
163 interrupts = <0 196 0>;
164
165 clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>;
166 clock-names = "core", "iface";
167 status = "disabled";
168
169 #address-cells = <1>;
170 #size-cells = <0>;
171 };
172
173 };
174
175 gsbi4: gsbi@16300000 {
176 compatible = "qcom,gsbi-v1.0.0";
Andy Gross4d9b7662015-02-09 16:01:09 -0600177 cell-index = <4>;
Kumar Gala68de3082014-03-07 10:56:59 -0600178 reg = <0x16300000 0x100>;
179 clocks = <&gcc GSBI4_H_CLK>;
180 clock-names = "iface";
181 #address-cells = <1>;
182 #size-cells = <1>;
183 ranges;
184 status = "disabled";
185
Andy Gross4d9b7662015-02-09 16:01:09 -0600186 syscon-tcsr = <&tcsr>;
187
Kumar Gala68de3082014-03-07 10:56:59 -0600188 serial@16340000 {
189 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
190 reg = <0x16340000 0x1000>,
191 <0x16300000 0x1000>;
192 interrupts = <0 152 0x0>;
193 clocks = <&gcc GSBI4_UART_CLK>, <&gcc GSBI4_H_CLK>;
194 clock-names = "core", "iface";
195 status = "disabled";
196 };
197
198 i2c@16380000 {
199 compatible = "qcom,i2c-qup-v1.1.1";
200 reg = <0x16380000 0x1000>;
201 interrupts = <0 153 0>;
202
203 clocks = <&gcc GSBI4_QUP_CLK>, <&gcc GSBI4_H_CLK>;
204 clock-names = "core", "iface";
205 status = "disabled";
206
207 #address-cells = <1>;
208 #size-cells = <0>;
209 };
210 };
211
212 gsbi5: gsbi@1a200000 {
213 compatible = "qcom,gsbi-v1.0.0";
Andy Gross4d9b7662015-02-09 16:01:09 -0600214 cell-index = <5>;
Kumar Gala68de3082014-03-07 10:56:59 -0600215 reg = <0x1a200000 0x100>;
216 clocks = <&gcc GSBI5_H_CLK>;
217 clock-names = "iface";
218 #address-cells = <1>;
219 #size-cells = <1>;
220 ranges;
221 status = "disabled";
222
Andy Gross4d9b7662015-02-09 16:01:09 -0600223 syscon-tcsr = <&tcsr>;
224
Kumar Gala68de3082014-03-07 10:56:59 -0600225 serial@1a240000 {
226 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
227 reg = <0x1a240000 0x1000>,
228 <0x1a200000 0x1000>;
229 interrupts = <0 154 0x0>;
230 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
231 clock-names = "core", "iface";
232 status = "disabled";
233 };
234
235 i2c@1a280000 {
236 compatible = "qcom,i2c-qup-v1.1.1";
237 reg = <0x1a280000 0x1000>;
238 interrupts = <0 155 0>;
239
240 clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>;
241 clock-names = "core", "iface";
242 status = "disabled";
243
244 #address-cells = <1>;
245 #size-cells = <0>;
246 };
247
248 spi@1a280000 {
249 compatible = "qcom,spi-qup-v1.1.1";
250 reg = <0x1a280000 0x1000>;
251 interrupts = <0 155 0>;
252
253 clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>;
254 clock-names = "core", "iface";
255 status = "disabled";
256
257 #address-cells = <1>;
258 #size-cells = <0>;
259 };
260 };
261
Kumar Galae5124482014-09-23 13:21:41 -0500262 sata_phy: sata-phy@1b400000 {
263 compatible = "qcom,ipq806x-sata-phy";
264 reg = <0x1b400000 0x200>;
265
266 clocks = <&gcc SATA_PHY_CFG_CLK>;
267 clock-names = "cfg";
268
269 #phy-cells = <0>;
270 status = "disabled";
271 };
272
273 sata@29000000 {
274 compatible = "qcom,ipq806x-ahci", "generic-ahci";
275 reg = <0x29000000 0x180>;
276
277 interrupts = <0 209 0x0>;
278
279 clocks = <&gcc SFAB_SATA_S_H_CLK>,
280 <&gcc SATA_H_CLK>,
281 <&gcc SATA_A_CLK>,
282 <&gcc SATA_RXOOB_CLK>,
283 <&gcc SATA_PMALIVE_CLK>;
284 clock-names = "slave_face", "iface", "core",
285 "rxoob", "pmalive";
286
287 assigned-clocks = <&gcc SATA_RXOOB_CLK>, <&gcc SATA_PMALIVE_CLK>;
288 assigned-clock-rates = <100000000>, <100000000>;
289
290 phys = <&sata_phy>;
291 phy-names = "sata-phy";
292 status = "disabled";
293 };
294
Kumar Gala68de3082014-03-07 10:56:59 -0600295 qcom,ssbi@500000 {
296 compatible = "qcom,ssbi";
297 reg = <0x00500000 0x1000>;
298 qcom,controller-type = "pmic-arbiter";
299 };
300
301 gcc: clock-controller@900000 {
302 compatible = "qcom,gcc-ipq8064";
303 reg = <0x00900000 0x4000>;
304 #clock-cells = <1>;
305 #reset-cells = <1>;
306 };
Andy Gross4d9b7662015-02-09 16:01:09 -0600307
308 tcsr: syscon@1a400000 {
309 compatible = "qcom,tcsr-ipq8064", "syscon";
310 reg = <0x1a400000 0x100>;
311 };
Kumar Gala1e1177b2015-01-28 13:36:12 -0800312
313 lcc: clock-controller@28000000 {
314 compatible = "qcom,lcc-ipq8064";
315 reg = <0x28000000 0x1000>;
316 #clock-cells = <1>;
317 #reset-cells = <1>;
318 };
319
Kumar Gala68de3082014-03-07 10:56:59 -0600320 };
321};