blob: 05efcfbeeadcb06ce9f2bb14af85555aca7ceafd [file] [log] [blame]
Sujithf1dc5602008-10-29 10:16:30 +05301/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Sujithf1dc5602008-10-29 10:16:30 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070017#include "hw.h"
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -040018#include "hw-ops.h"
Sujithf1dc5602008-10-29 10:16:30 +053019
Sujithcbe61d82009-02-09 13:27:12 +053020static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +053021 struct ath9k_tx_queue_info *qi)
22{
Joe Perches226afe62010-12-02 19:12:37 -080023 ath_dbg(ath9k_hw_common(ah), ATH_DBG_INTERRUPT,
24 "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
25 ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
26 ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
27 ah->txurn_interrupt_mask);
Sujithf1dc5602008-10-29 10:16:30 +053028
Sujith7d0d0df2010-04-16 11:53:57 +053029 ENABLE_REGWRITE_BUFFER(ah);
30
Sujithf1dc5602008-10-29 10:16:30 +053031 REG_WRITE(ah, AR_IMR_S0,
Sujith2660b812009-02-09 13:27:26 +053032 SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
33 | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
Sujithf1dc5602008-10-29 10:16:30 +053034 REG_WRITE(ah, AR_IMR_S1,
Sujith2660b812009-02-09 13:27:26 +053035 SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
36 | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
Pavel Roskin74bad5c2010-02-23 18:15:27 -050037
38 ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
39 ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
40 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujith7d0d0df2010-04-16 11:53:57 +053041
42 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +053043}
44
Sujithcbe61d82009-02-09 13:27:12 +053045u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053046{
47 return REG_READ(ah, AR_QTXDP(q));
48}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040049EXPORT_SYMBOL(ath9k_hw_gettxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053050
Sujith54e4cec2009-08-07 09:45:09 +053051void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
Sujithf1dc5602008-10-29 10:16:30 +053052{
53 REG_WRITE(ah, AR_QTXDP(q), txdp);
Sujithf1dc5602008-10-29 10:16:30 +053054}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040055EXPORT_SYMBOL(ath9k_hw_puttxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053056
Sujith54e4cec2009-08-07 09:45:09 +053057void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053058{
Joe Perches226afe62010-12-02 19:12:37 -080059 ath_dbg(ath9k_hw_common(ah), ATH_DBG_QUEUE,
60 "Enable TXE on queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +053061 REG_WRITE(ah, AR_Q_TXE, 1 << q);
Sujithf1dc5602008-10-29 10:16:30 +053062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040063EXPORT_SYMBOL(ath9k_hw_txstart);
Sujithf1dc5602008-10-29 10:16:30 +053064
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -040065void ath9k_hw_cleartxdesc(struct ath_hw *ah, void *ds)
66{
67 struct ar5416_desc *ads = AR5416DESC(ds);
68
69 ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
70 ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
71 ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
72 ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
73 ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
74}
75EXPORT_SYMBOL(ath9k_hw_cleartxdesc);
76
Sujithcbe61d82009-02-09 13:27:12 +053077u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053078{
79 u32 npend;
80
81 npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
82 if (npend == 0) {
83
84 if (REG_READ(ah, AR_Q_TXE) & (1 << q))
85 npend = 1;
86 }
87
88 return npend;
89}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040090EXPORT_SYMBOL(ath9k_hw_numtxpending);
Sujithf1dc5602008-10-29 10:16:30 +053091
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050092/**
93 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
94 *
95 * @ah: atheros hardware struct
96 * @bIncTrigLevel: whether or not the frame trigger level should be updated
97 *
98 * The frame trigger level specifies the minimum number of bytes,
99 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
100 * before the PCU will initiate sending the frame on the air. This can
101 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
102 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
103 * first)
104 *
105 * Caution must be taken to ensure to set the frame trigger level based
106 * on the DMA request size. For example if the DMA request size is set to
107 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
108 * there need to be enough space in the tx FIFO for the requested transfer
109 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
110 * the threshold to a value beyond 6, then the transmit will hang.
111 *
112 * Current dual stream devices have a PCU TX FIFO size of 8 KB.
113 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
114 * there is a hardware issue which forces us to use 2 KB instead so the
115 * frame trigger level must not exceed 2 KB for these chipsets.
116 */
Sujithcbe61d82009-02-09 13:27:12 +0530117bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
Sujithf1dc5602008-10-29 10:16:30 +0530118{
Sujithf1dc5602008-10-29 10:16:30 +0530119 u32 txcfg, curLevel, newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530120
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500121 if (ah->tx_trig_level >= ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530122 return false;
123
Felix Fietkau4df30712010-11-08 20:54:47 +0100124 ath9k_hw_disable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530125
126 txcfg = REG_READ(ah, AR_TXCFG);
127 curLevel = MS(txcfg, AR_FTRIG);
128 newLevel = curLevel;
129 if (bIncTrigLevel) {
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500130 if (curLevel < ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530131 newLevel++;
132 } else if (curLevel > MIN_TX_FIFO_THRESHOLD)
133 newLevel--;
134 if (newLevel != curLevel)
135 REG_WRITE(ah, AR_TXCFG,
136 (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));
137
Felix Fietkau4df30712010-11-08 20:54:47 +0100138 ath9k_hw_enable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530139
Sujith2660b812009-02-09 13:27:26 +0530140 ah->tx_trig_level = newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530141
142 return newLevel != curLevel;
143}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400144EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
Sujithf1dc5602008-10-29 10:16:30 +0530145
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100146void ath9k_hw_abort_tx_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530147{
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100148 int i, q;
149
150 REG_WRITE(ah, AR_Q_TXD, AR_Q_TXD_M);
151
152 REG_SET_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
153 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
154 REG_SET_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
155
156 for (q = 0; q < AR_NUM_QCU; q++) {
157 for (i = 0; i < 1000; i++) {
158 if (i)
159 udelay(5);
160
161 if (!ath9k_hw_numtxpending(ah, q))
162 break;
163 }
164 }
165
166 REG_CLR_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
167 REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
168 REG_CLR_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
169
170 REG_WRITE(ah, AR_Q_TXD, 0);
171}
172EXPORT_SYMBOL(ath9k_hw_abort_tx_dma);
173
Felix Fietkauefff3952011-03-11 21:38:20 +0100174bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530175{
Felix Fietkauefff3952011-03-11 21:38:20 +0100176#define ATH9K_TX_STOP_DMA_TIMEOUT 1000 /* usec */
Sujith94ff91d2009-01-27 15:06:38 +0530177#define ATH9K_TIME_QUANTUM 100 /* usec */
Felix Fietkauefff3952011-03-11 21:38:20 +0100178 int wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;
179 int wait;
Sujithf1dc5602008-10-29 10:16:30 +0530180
181 REG_WRITE(ah, AR_Q_TXD, 1 << q);
182
Sujith94ff91d2009-01-27 15:06:38 +0530183 for (wait = wait_time; wait != 0; wait--) {
Felix Fietkauefff3952011-03-11 21:38:20 +0100184 if (wait != wait_time)
185 udelay(ATH9K_TIME_QUANTUM);
186
Sujithf1dc5602008-10-29 10:16:30 +0530187 if (ath9k_hw_numtxpending(ah, q) == 0)
188 break;
Sujithf1dc5602008-10-29 10:16:30 +0530189 }
190
191 REG_WRITE(ah, AR_Q_TXD, 0);
Felix Fietkauefff3952011-03-11 21:38:20 +0100192
Sujithf1dc5602008-10-29 10:16:30 +0530193 return wait != 0;
Sujith94ff91d2009-01-27 15:06:38 +0530194
195#undef ATH9K_TX_STOP_DMA_TIMEOUT
196#undef ATH9K_TIME_QUANTUM
Sujithf1dc5602008-10-29 10:16:30 +0530197}
Felix Fietkauefff3952011-03-11 21:38:20 +0100198EXPORT_SYMBOL(ath9k_hw_stop_dma_queue);
Sujithf1dc5602008-10-29 10:16:30 +0530199
Sujithcbe61d82009-02-09 13:27:12 +0530200void ath9k_hw_gettxintrtxqs(struct ath_hw *ah, u32 *txqs)
Sujithf1dc5602008-10-29 10:16:30 +0530201{
Sujith2660b812009-02-09 13:27:26 +0530202 *txqs &= ah->intr_txqs;
203 ah->intr_txqs &= ~(*txqs);
Sujithf1dc5602008-10-29 10:16:30 +0530204}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400205EXPORT_SYMBOL(ath9k_hw_gettxintrtxqs);
Sujithf1dc5602008-10-29 10:16:30 +0530206
Sujithcbe61d82009-02-09 13:27:12 +0530207bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530208 const struct ath9k_tx_queue_info *qinfo)
209{
210 u32 cw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700211 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530212 struct ath9k_tx_queue_info *qi;
213
Sujith2660b812009-02-09 13:27:26 +0530214 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530215 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800216 ath_dbg(common, ATH_DBG_QUEUE,
217 "Set TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530218 return false;
219 }
220
Joe Perches226afe62010-12-02 19:12:37 -0800221 ath_dbg(common, ATH_DBG_QUEUE, "Set queue properties for: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530222
223 qi->tqi_ver = qinfo->tqi_ver;
224 qi->tqi_subtype = qinfo->tqi_subtype;
225 qi->tqi_qflags = qinfo->tqi_qflags;
226 qi->tqi_priority = qinfo->tqi_priority;
227 if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
228 qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
229 else
230 qi->tqi_aifs = INIT_AIFS;
231 if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
232 cw = min(qinfo->tqi_cwmin, 1024U);
233 qi->tqi_cwmin = 1;
234 while (qi->tqi_cwmin < cw)
235 qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
236 } else
237 qi->tqi_cwmin = qinfo->tqi_cwmin;
238 if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
239 cw = min(qinfo->tqi_cwmax, 1024U);
240 qi->tqi_cwmax = 1;
241 while (qi->tqi_cwmax < cw)
242 qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
243 } else
244 qi->tqi_cwmax = INIT_CWMAX;
245
246 if (qinfo->tqi_shretry != 0)
247 qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
248 else
249 qi->tqi_shretry = INIT_SH_RETRY;
250 if (qinfo->tqi_lgretry != 0)
251 qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
252 else
253 qi->tqi_lgretry = INIT_LG_RETRY;
254 qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
255 qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
256 qi->tqi_burstTime = qinfo->tqi_burstTime;
257 qi->tqi_readyTime = qinfo->tqi_readyTime;
258
259 switch (qinfo->tqi_subtype) {
260 case ATH9K_WME_UPSD:
261 if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
262 qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
263 break;
264 default:
265 break;
266 }
267
268 return true;
269}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400270EXPORT_SYMBOL(ath9k_hw_set_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithcbe61d82009-02-09 13:27:12 +0530272bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530273 struct ath9k_tx_queue_info *qinfo)
274{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700275 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530276 struct ath9k_tx_queue_info *qi;
277
Sujith2660b812009-02-09 13:27:26 +0530278 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530279 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800280 ath_dbg(common, ATH_DBG_QUEUE,
281 "Get TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530282 return false;
283 }
284
285 qinfo->tqi_qflags = qi->tqi_qflags;
286 qinfo->tqi_ver = qi->tqi_ver;
287 qinfo->tqi_subtype = qi->tqi_subtype;
288 qinfo->tqi_qflags = qi->tqi_qflags;
289 qinfo->tqi_priority = qi->tqi_priority;
290 qinfo->tqi_aifs = qi->tqi_aifs;
291 qinfo->tqi_cwmin = qi->tqi_cwmin;
292 qinfo->tqi_cwmax = qi->tqi_cwmax;
293 qinfo->tqi_shretry = qi->tqi_shretry;
294 qinfo->tqi_lgretry = qi->tqi_lgretry;
295 qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
296 qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
297 qinfo->tqi_burstTime = qi->tqi_burstTime;
298 qinfo->tqi_readyTime = qi->tqi_readyTime;
299
300 return true;
301}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400302EXPORT_SYMBOL(ath9k_hw_get_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530303
Sujithcbe61d82009-02-09 13:27:12 +0530304int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
Sujithf1dc5602008-10-29 10:16:30 +0530305 const struct ath9k_tx_queue_info *qinfo)
306{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700307 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530308 struct ath9k_tx_queue_info *qi;
Sujithf1dc5602008-10-29 10:16:30 +0530309 int q;
310
311 switch (type) {
312 case ATH9K_TX_QUEUE_BEACON:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100313 q = ATH9K_NUM_TX_QUEUES - 1;
Sujithf1dc5602008-10-29 10:16:30 +0530314 break;
315 case ATH9K_TX_QUEUE_CAB:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100316 q = ATH9K_NUM_TX_QUEUES - 2;
Sujithf1dc5602008-10-29 10:16:30 +0530317 break;
318 case ATH9K_TX_QUEUE_PSPOLL:
319 q = 1;
320 break;
321 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100322 q = ATH9K_NUM_TX_QUEUES - 3;
Sujithf1dc5602008-10-29 10:16:30 +0530323 break;
324 case ATH9K_TX_QUEUE_DATA:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100325 for (q = 0; q < ATH9K_NUM_TX_QUEUES; q++)
Sujith2660b812009-02-09 13:27:26 +0530326 if (ah->txq[q].tqi_type ==
Sujithf1dc5602008-10-29 10:16:30 +0530327 ATH9K_TX_QUEUE_INACTIVE)
328 break;
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100329 if (q == ATH9K_NUM_TX_QUEUES) {
Joe Perches38002762010-12-02 19:12:36 -0800330 ath_err(common, "No available TX queue\n");
Sujithf1dc5602008-10-29 10:16:30 +0530331 return -1;
332 }
333 break;
334 default:
Joe Perches38002762010-12-02 19:12:36 -0800335 ath_err(common, "Invalid TX queue type: %u\n", type);
Sujithf1dc5602008-10-29 10:16:30 +0530336 return -1;
337 }
338
Joe Perches226afe62010-12-02 19:12:37 -0800339 ath_dbg(common, ATH_DBG_QUEUE, "Setup TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530340
Sujith2660b812009-02-09 13:27:26 +0530341 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530342 if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches38002762010-12-02 19:12:36 -0800343 ath_err(common, "TX queue: %u already active\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530344 return -1;
345 }
346 memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
347 qi->tqi_type = type;
348 if (qinfo == NULL) {
349 qi->tqi_qflags =
350 TXQ_FLAG_TXOKINT_ENABLE
351 | TXQ_FLAG_TXERRINT_ENABLE
352 | TXQ_FLAG_TXDESCINT_ENABLE | TXQ_FLAG_TXURNINT_ENABLE;
353 qi->tqi_aifs = INIT_AIFS;
354 qi->tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
355 qi->tqi_cwmax = INIT_CWMAX;
356 qi->tqi_shretry = INIT_SH_RETRY;
357 qi->tqi_lgretry = INIT_LG_RETRY;
358 qi->tqi_physCompBuf = 0;
359 } else {
360 qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
361 (void) ath9k_hw_set_txq_props(ah, q, qinfo);
362 }
363
364 return q;
365}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400366EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530367
Sujithcbe61d82009-02-09 13:27:12 +0530368bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530369{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700370 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530371 struct ath9k_tx_queue_info *qi;
372
Sujith2660b812009-02-09 13:27:26 +0530373 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530374 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800375 ath_dbg(common, ATH_DBG_QUEUE,
376 "Release TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530377 return false;
378 }
379
Joe Perches226afe62010-12-02 19:12:37 -0800380 ath_dbg(common, ATH_DBG_QUEUE, "Release TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530381
382 qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
Sujith2660b812009-02-09 13:27:26 +0530383 ah->txok_interrupt_mask &= ~(1 << q);
384 ah->txerr_interrupt_mask &= ~(1 << q);
385 ah->txdesc_interrupt_mask &= ~(1 << q);
386 ah->txeol_interrupt_mask &= ~(1 << q);
387 ah->txurn_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530388 ath9k_hw_set_txq_interrupts(ah, qi);
389
390 return true;
391}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400392EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530393
Sujithcbe61d82009-02-09 13:27:12 +0530394bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530395{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700396 struct ath_common *common = ath9k_hw_common(ah);
Sujith2660b812009-02-09 13:27:26 +0530397 struct ath9k_channel *chan = ah->curchan;
Sujithf1dc5602008-10-29 10:16:30 +0530398 struct ath9k_tx_queue_info *qi;
399 u32 cwMin, chanCwMin, value;
400
Sujith2660b812009-02-09 13:27:26 +0530401 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530402 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800403 ath_dbg(common, ATH_DBG_QUEUE,
404 "Reset TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530405 return true;
406 }
407
Joe Perches226afe62010-12-02 19:12:37 -0800408 ath_dbg(common, ATH_DBG_QUEUE, "Reset TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530409
410 if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
411 if (chan && IS_CHAN_B(chan))
412 chanCwMin = INIT_CWMIN_11B;
413 else
414 chanCwMin = INIT_CWMIN;
415
416 for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
417 } else
418 cwMin = qi->tqi_cwmin;
419
Sujith7d0d0df2010-04-16 11:53:57 +0530420 ENABLE_REGWRITE_BUFFER(ah);
421
Sujithf1dc5602008-10-29 10:16:30 +0530422 REG_WRITE(ah, AR_DLCL_IFS(q),
423 SM(cwMin, AR_D_LCL_IFS_CWMIN) |
424 SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
425 SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
426
427 REG_WRITE(ah, AR_DRETRY_LIMIT(q),
428 SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
429 SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
430 SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));
431
432 REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
433 REG_WRITE(ah, AR_DMISC(q),
434 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);
435
436 if (qi->tqi_cbrPeriod) {
437 REG_WRITE(ah, AR_QCBRCFG(q),
438 SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
439 SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100440 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_FSP_CBR |
441 (qi->tqi_cbrOverflowLimit ?
442 AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
Sujithf1dc5602008-10-29 10:16:30 +0530443 }
444 if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
445 REG_WRITE(ah, AR_QRDYTIMECFG(q),
446 SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
447 AR_Q_RDYTIMECFG_EN);
448 }
449
450 REG_WRITE(ah, AR_DCHNTIME(q),
451 SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
452 (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));
453
454 if (qi->tqi_burstTime
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100455 && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE))
456 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_RDYTIME_EXP_POLICY);
Sujithf1dc5602008-10-29 10:16:30 +0530457
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100458 if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE)
459 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530460
461 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530462
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100463 if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE)
464 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_FRAG_BKOFF_EN);
465
Sujithf1dc5602008-10-29 10:16:30 +0530466 switch (qi->tqi_type) {
467 case ATH9K_TX_QUEUE_BEACON:
Sujith7d0d0df2010-04-16 11:53:57 +0530468 ENABLE_REGWRITE_BUFFER(ah);
469
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100470 REG_SET_BIT(ah, AR_QMISC(q),
471 AR_Q_MISC_FSP_DBA_GATED
472 | AR_Q_MISC_BEACON_USE
473 | AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530474
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100475 REG_SET_BIT(ah, AR_DMISC(q),
476 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530477 AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100478 | AR_D_MISC_BEACON_USE
479 | AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530480
481 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530482
Luis R. Rodriguez9a2af882010-06-14 20:17:36 -0400483 /*
484 * cwmin and cwmax should be 0 for beacon queue
485 * but not for IBSS as we would create an imbalance
486 * on beaconing fairness for participating nodes.
487 */
488 if (AR_SREV_9300_20_OR_LATER(ah) &&
489 ah->opmode != NL80211_IFTYPE_ADHOC) {
Luis R. Rodriguez3deb4da2010-04-15 17:39:32 -0400490 REG_WRITE(ah, AR_DLCL_IFS(q), SM(0, AR_D_LCL_IFS_CWMIN)
491 | SM(0, AR_D_LCL_IFS_CWMAX)
492 | SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
493 }
Sujithf1dc5602008-10-29 10:16:30 +0530494 break;
495 case ATH9K_TX_QUEUE_CAB:
Sujith7d0d0df2010-04-16 11:53:57 +0530496 ENABLE_REGWRITE_BUFFER(ah);
497
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100498 REG_SET_BIT(ah, AR_QMISC(q),
499 AR_Q_MISC_FSP_DBA_GATED
500 | AR_Q_MISC_CBR_INCR_DIS1
501 | AR_Q_MISC_CBR_INCR_DIS0);
Sujithf1dc5602008-10-29 10:16:30 +0530502 value = (qi->tqi_readyTime -
Sujith2660b812009-02-09 13:27:26 +0530503 (ah->config.sw_beacon_response_time -
504 ah->config.dma_beacon_response_time) -
505 ah->config.additional_swba_backoff) * 1024;
Sujithf1dc5602008-10-29 10:16:30 +0530506 REG_WRITE(ah, AR_QRDYTIMECFG(q),
507 value | AR_Q_RDYTIMECFG_EN);
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100508 REG_SET_BIT(ah, AR_DMISC(q),
509 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530510 AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
Sujith7d0d0df2010-04-16 11:53:57 +0530511
512 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530513
Sujithf1dc5602008-10-29 10:16:30 +0530514 break;
515 case ATH9K_TX_QUEUE_PSPOLL:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100516 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530517 break;
518 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100519 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530520 break;
521 default:
522 break;
523 }
524
525 if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100526 REG_SET_BIT(ah, AR_DMISC(q),
527 SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
528 AR_D_MISC_ARB_LOCKOUT_CNTRL) |
529 AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530530 }
531
Luis R. Rodriguez79de2372010-04-15 17:39:31 -0400532 if (AR_SREV_9300_20_OR_LATER(ah))
533 REG_WRITE(ah, AR_Q_DESC_CRCCHK, AR_Q_DESC_CRCCHK_EN);
534
Sujithf1dc5602008-10-29 10:16:30 +0530535 if (qi->tqi_qflags & TXQ_FLAG_TXOKINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530536 ah->txok_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530537 else
Sujith2660b812009-02-09 13:27:26 +0530538 ah->txok_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530539 if (qi->tqi_qflags & TXQ_FLAG_TXERRINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530540 ah->txerr_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530541 else
Sujith2660b812009-02-09 13:27:26 +0530542 ah->txerr_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530543 if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530544 ah->txdesc_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530545 else
Sujith2660b812009-02-09 13:27:26 +0530546 ah->txdesc_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530547 if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530548 ah->txeol_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530549 else
Sujith2660b812009-02-09 13:27:26 +0530550 ah->txeol_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530551 if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530552 ah->txurn_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530553 else
Sujith2660b812009-02-09 13:27:26 +0530554 ah->txurn_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530555 ath9k_hw_set_txq_interrupts(ah, qi);
556
557 return true;
558}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400559EXPORT_SYMBOL(ath9k_hw_resettxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530560
Sujithcbe61d82009-02-09 13:27:12 +0530561int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700562 struct ath_rx_status *rs, u64 tsf)
Sujithf1dc5602008-10-29 10:16:30 +0530563{
564 struct ar5416_desc ads;
565 struct ar5416_desc *adsp = AR5416DESC(ds);
566 u32 phyerr;
567
568 if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
569 return -EINPROGRESS;
570
571 ads.u.rx = adsp->u.rx;
572
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700573 rs->rs_status = 0;
574 rs->rs_flags = 0;
Sujithf1dc5602008-10-29 10:16:30 +0530575
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700576 rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
577 rs->rs_tstamp = ads.AR_RcvTimestamp;
Sujithf1dc5602008-10-29 10:16:30 +0530578
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400579 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700580 rs->rs_rssi = ATH9K_RSSI_BAD;
581 rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
582 rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
583 rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
584 rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
585 rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
586 rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400587 } else {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700588 rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
589 rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400590 AR_RxRSSIAnt00);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700591 rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400592 AR_RxRSSIAnt01);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700593 rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400594 AR_RxRSSIAnt02);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700595 rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400596 AR_RxRSSIAnt10);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700597 rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400598 AR_RxRSSIAnt11);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700599 rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400600 AR_RxRSSIAnt12);
601 }
Sujithf1dc5602008-10-29 10:16:30 +0530602 if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700603 rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
Sujithf1dc5602008-10-29 10:16:30 +0530604 else
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700605 rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
Sujithf1dc5602008-10-29 10:16:30 +0530606
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700607 rs->rs_rate = RXSTATUS_RATE(ah, (&ads));
608 rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
Sujithf1dc5602008-10-29 10:16:30 +0530609
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700610 rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
611 rs->rs_moreaggr =
Sujithf1dc5602008-10-29 10:16:30 +0530612 (ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700613 rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
614 rs->rs_flags =
Sujithf1dc5602008-10-29 10:16:30 +0530615 (ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700616 rs->rs_flags |=
Sujithf1dc5602008-10-29 10:16:30 +0530617 (ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;
618
619 if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700620 rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
Sujithf1dc5602008-10-29 10:16:30 +0530621 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700622 rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
Sujithf1dc5602008-10-29 10:16:30 +0530623 if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700624 rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
Sujithf1dc5602008-10-29 10:16:30 +0530625
626 if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
Felix Fietkau115dad72011-01-14 00:06:27 +0100627 /*
628 * Treat these errors as mutually exclusive to avoid spurious
629 * extra error reports from the hardware. If a CRC error is
630 * reported, then decryption and MIC errors are irrelevant,
631 * the frame is going to be dropped either way
632 */
Sujithf1dc5602008-10-29 10:16:30 +0530633 if (ads.ds_rxstatus8 & AR_CRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700634 rs->rs_status |= ATH9K_RXERR_CRC;
Felix Fietkau115dad72011-01-14 00:06:27 +0100635 else if (ads.ds_rxstatus8 & AR_PHYErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700636 rs->rs_status |= ATH9K_RXERR_PHY;
Sujithf1dc5602008-10-29 10:16:30 +0530637 phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700638 rs->rs_phyerr = phyerr;
Felix Fietkau115dad72011-01-14 00:06:27 +0100639 } else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700640 rs->rs_status |= ATH9K_RXERR_DECRYPT;
Felix Fietkau115dad72011-01-14 00:06:27 +0100641 else if (ads.ds_rxstatus8 & AR_MichaelErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700642 rs->rs_status |= ATH9K_RXERR_MIC;
Felix Fietkau115dad72011-01-14 00:06:27 +0100643
Felix Fietkau1c30cc12010-12-28 15:46:16 +0100644 if (ads.ds_rxstatus8 & AR_KeyMiss)
Felix Fietkau3ae74c32010-09-14 18:38:26 +0200645 rs->rs_status |= ATH9K_RXERR_DECRYPT;
Sujithf1dc5602008-10-29 10:16:30 +0530646 }
647
648 return 0;
649}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400650EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
Sujithf1dc5602008-10-29 10:16:30 +0530651
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500652/*
653 * This can stop or re-enables RX.
654 *
655 * If bool is set this will kill any frame which is currently being
656 * transferred between the MAC and baseband and also prevent any new
657 * frames from getting started.
658 */
Sujithcbe61d82009-02-09 13:27:12 +0530659bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
Sujithf1dc5602008-10-29 10:16:30 +0530660{
661 u32 reg;
662
663 if (set) {
664 REG_SET_BIT(ah, AR_DIAG_SW,
665 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
666
Sujith0caa7b12009-02-16 13:23:20 +0530667 if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
668 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +0530669 REG_CLR_BIT(ah, AR_DIAG_SW,
670 (AR_DIAG_RX_DIS |
671 AR_DIAG_RX_ABORT));
672
673 reg = REG_READ(ah, AR_OBS_BUS_1);
Joe Perches38002762010-12-02 19:12:36 -0800674 ath_err(ath9k_hw_common(ah),
675 "RX failed to go idle in 10 ms RXSM=0x%x\n",
676 reg);
Sujithf1dc5602008-10-29 10:16:30 +0530677
678 return false;
679 }
680 } else {
681 REG_CLR_BIT(ah, AR_DIAG_SW,
682 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
683 }
684
685 return true;
686}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400687EXPORT_SYMBOL(ath9k_hw_setrxabort);
Sujithf1dc5602008-10-29 10:16:30 +0530688
Sujithcbe61d82009-02-09 13:27:12 +0530689void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
Sujithf1dc5602008-10-29 10:16:30 +0530690{
691 REG_WRITE(ah, AR_RXDP, rxdp);
692}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400693EXPORT_SYMBOL(ath9k_hw_putrxbuf);
Sujithf1dc5602008-10-29 10:16:30 +0530694
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400695void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning)
Sujithf1dc5602008-10-29 10:16:30 +0530696{
Sujithf1dc5602008-10-29 10:16:30 +0530697 ath9k_enable_mib_counters(ah);
698
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400699 ath9k_ani_reset(ah, is_scanning);
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530700
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +0530701 REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
Sujithf1dc5602008-10-29 10:16:30 +0530702}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400703EXPORT_SYMBOL(ath9k_hw_startpcureceive);
Sujithf1dc5602008-10-29 10:16:30 +0530704
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -0400705void ath9k_hw_abortpcurecv(struct ath_hw *ah)
706{
707 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_ABORT | AR_DIAG_RX_DIS);
708
709 ath9k_hw_disable_mib_counters(ah);
710}
711EXPORT_SYMBOL(ath9k_hw_abortpcurecv);
712
Sujithcbe61d82009-02-09 13:27:12 +0530713bool ath9k_hw_stopdmarecv(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530714{
Sujith0caa7b12009-02-16 13:23:20 +0530715#define AH_RX_STOP_DMA_TIMEOUT 10000 /* usec */
716#define AH_RX_TIME_QUANTUM 100 /* usec */
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700717 struct ath_common *common = ath9k_hw_common(ah);
Sujith0caa7b12009-02-16 13:23:20 +0530718 int i;
719
Sujithf1dc5602008-10-29 10:16:30 +0530720 REG_WRITE(ah, AR_CR, AR_CR_RXD);
721
Sujith0caa7b12009-02-16 13:23:20 +0530722 /* Wait for rx enable bit to go low */
723 for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
724 if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
725 break;
726 udelay(AH_TIME_QUANTUM);
727 }
728
729 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -0800730 ath_err(common,
731 "DMA failed to stop in %d ms AR_CR=0x%08x AR_DIAG_SW=0x%08x\n",
732 AH_RX_STOP_DMA_TIMEOUT / 1000,
733 REG_READ(ah, AR_CR),
734 REG_READ(ah, AR_DIAG_SW));
Sujithf1dc5602008-10-29 10:16:30 +0530735 return false;
736 } else {
737 return true;
738 }
Sujith0caa7b12009-02-16 13:23:20 +0530739
740#undef AH_RX_TIME_QUANTUM
741#undef AH_RX_STOP_DMA_TIMEOUT
Sujithf1dc5602008-10-29 10:16:30 +0530742}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400743EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400744
745int ath9k_hw_beaconq_setup(struct ath_hw *ah)
746{
747 struct ath9k_tx_queue_info qi;
748
749 memset(&qi, 0, sizeof(qi));
750 qi.tqi_aifs = 1;
751 qi.tqi_cwmin = 0;
752 qi.tqi_cwmax = 0;
753 /* NB: don't enable any interrupts */
754 return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
755}
756EXPORT_SYMBOL(ath9k_hw_beaconq_setup);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400757
758bool ath9k_hw_intrpend(struct ath_hw *ah)
759{
760 u32 host_isr;
761
762 if (AR_SREV_9100(ah))
763 return true;
764
765 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
766 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
767 return true;
768
769 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
770 if ((host_isr & AR_INTR_SYNC_DEFAULT)
771 && (host_isr != AR_INTR_SPURIOUS))
772 return true;
773
774 return false;
775}
776EXPORT_SYMBOL(ath9k_hw_intrpend);
777
Felix Fietkau4df30712010-11-08 20:54:47 +0100778void ath9k_hw_disable_interrupts(struct ath_hw *ah)
779{
780 struct ath_common *common = ath9k_hw_common(ah);
781
Joe Perches226afe62010-12-02 19:12:37 -0800782 ath_dbg(common, ATH_DBG_INTERRUPT, "disable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100783 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
784 (void) REG_READ(ah, AR_IER);
785 if (!AR_SREV_9100(ah)) {
786 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
787 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
788
789 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
790 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
791 }
792}
793EXPORT_SYMBOL(ath9k_hw_disable_interrupts);
794
795void ath9k_hw_enable_interrupts(struct ath_hw *ah)
796{
797 struct ath_common *common = ath9k_hw_common(ah);
798
799 if (!(ah->imask & ATH9K_INT_GLOBAL))
800 return;
801
Joe Perches226afe62010-12-02 19:12:37 -0800802 ath_dbg(common, ATH_DBG_INTERRUPT, "enable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100803 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
804 if (!AR_SREV_9100(ah)) {
805 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
806 AR_INTR_MAC_IRQ);
807 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
808
809
810 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
811 AR_INTR_SYNC_DEFAULT);
812 REG_WRITE(ah, AR_INTR_SYNC_MASK,
813 AR_INTR_SYNC_DEFAULT);
814 }
Joe Perches226afe62010-12-02 19:12:37 -0800815 ath_dbg(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
816 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Felix Fietkau4df30712010-11-08 20:54:47 +0100817}
818EXPORT_SYMBOL(ath9k_hw_enable_interrupts);
819
820void ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400821{
822 enum ath9k_int omask = ah->imask;
823 u32 mask, mask2;
824 struct ath9k_hw_capabilities *pCap = &ah->caps;
825 struct ath_common *common = ath9k_hw_common(ah);
826
Felix Fietkau4df30712010-11-08 20:54:47 +0100827 if (!(ints & ATH9K_INT_GLOBAL))
Stanislaw Gruszka385918c2011-02-21 15:02:41 +0100828 ath9k_hw_disable_interrupts(ah);
Felix Fietkau4df30712010-11-08 20:54:47 +0100829
Joe Perches226afe62010-12-02 19:12:37 -0800830 ath_dbg(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400831
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400832 /* TODO: global int Ref count */
833 mask = ints & ATH9K_INT_COMMON;
834 mask2 = 0;
835
836 if (ints & ATH9K_INT_TX) {
837 if (ah->config.tx_intr_mitigation)
838 mask |= AR_IMR_TXMINTR | AR_IMR_TXINTM;
Luis R. Rodriguez5bea4002010-04-26 15:04:41 -0400839 else {
840 if (ah->txok_interrupt_mask)
841 mask |= AR_IMR_TXOK;
842 if (ah->txdesc_interrupt_mask)
843 mask |= AR_IMR_TXDESC;
844 }
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400845 if (ah->txerr_interrupt_mask)
846 mask |= AR_IMR_TXERR;
847 if (ah->txeol_interrupt_mask)
848 mask |= AR_IMR_TXEOL;
849 }
850 if (ints & ATH9K_INT_RX) {
851 if (AR_SREV_9300_20_OR_LATER(ah)) {
852 mask |= AR_IMR_RXERR | AR_IMR_RXOK_HP;
853 if (ah->config.rx_intr_mitigation) {
854 mask &= ~AR_IMR_RXOK_LP;
855 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
856 } else {
857 mask |= AR_IMR_RXOK_LP;
858 }
859 } else {
860 if (ah->config.rx_intr_mitigation)
861 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
862 else
863 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
864 }
865 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
866 mask |= AR_IMR_GENTMR;
867 }
868
869 if (ints & (ATH9K_INT_BMISC)) {
870 mask |= AR_IMR_BCNMISC;
871 if (ints & ATH9K_INT_TIM)
872 mask2 |= AR_IMR_S2_TIM;
873 if (ints & ATH9K_INT_DTIM)
874 mask2 |= AR_IMR_S2_DTIM;
875 if (ints & ATH9K_INT_DTIMSYNC)
876 mask2 |= AR_IMR_S2_DTIMSYNC;
877 if (ints & ATH9K_INT_CABEND)
878 mask2 |= AR_IMR_S2_CABEND;
879 if (ints & ATH9K_INT_TSFOOR)
880 mask2 |= AR_IMR_S2_TSFOOR;
881 }
882
883 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
884 mask |= AR_IMR_BCNMISC;
885 if (ints & ATH9K_INT_GTT)
886 mask2 |= AR_IMR_S2_GTT;
887 if (ints & ATH9K_INT_CST)
888 mask2 |= AR_IMR_S2_CST;
889 }
890
Joe Perches226afe62010-12-02 19:12:37 -0800891 ath_dbg(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400892 REG_WRITE(ah, AR_IMR, mask);
893 ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
894 AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
895 AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
896 ah->imrs2_reg |= mask2;
897 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
898
899 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
900 if (ints & ATH9K_INT_TIM_TIMER)
901 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
902 else
903 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
904 }
905
Stanislaw Gruszka385918c2011-02-21 15:02:41 +0100906 if (ints & ATH9K_INT_GLOBAL)
907 ath9k_hw_enable_interrupts(ah);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400908
Felix Fietkau4df30712010-11-08 20:54:47 +0100909 return;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400910}
911EXPORT_SYMBOL(ath9k_hw_set_interrupts);