blob: 85342d261043325c5084fd8a8723de22e67815d8 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
David Henningsson25adc132015-08-19 10:48:58 +020040#include <sound/hdaudio.h>
41#include <sound/hda_i915.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020042#include "hda_codec.h"
43#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020044#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020045
Takashi Iwai0ebaa242011-01-11 18:11:04 +010046static bool static_hdmi_pcm;
47module_param(static_hdmi_pcm, bool, 0644);
48MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
49
Takashi Iwai7639a062015-03-03 10:07:24 +010050#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
51#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
52#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Lu, Hane2656412015-11-11 16:54:27 +080053#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
Libin Yang432ac1a2014-12-16 13:17:34 +080054#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
Lu, Hane2656412015-11-11 16:54:27 +080055 || is_skylake(codec) || is_broxton(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050056
Takashi Iwai7639a062015-03-03 10:07:24 +010057#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
58#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080059#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040060
Stephen Warren384a48d2011-06-01 11:14:21 -060061struct hdmi_spec_per_cvt {
62 hda_nid_t cvt_nid;
63 int assigned;
64 unsigned int channels_min;
65 unsigned int channels_max;
66 u32 rates;
67 u64 formats;
68 unsigned int maxbps;
69};
70
Takashi Iwai4eea3092013-02-07 18:18:19 +010071/* max. connections to a widget */
72#define HDA_MAX_CONNECTIONS 32
73
Stephen Warren384a48d2011-06-01 11:14:21 -060074struct hdmi_spec_per_pin {
75 hda_nid_t pin_nid;
76 int num_mux_nids;
77 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080078 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030079 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080080
81 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060082 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020083 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080084 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010085 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060086 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020087 bool setup; /* the stream has been set up by prepare callback */
88 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020089 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020090 bool chmap_set; /* channel-map override by ALSA API? */
91 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +080092#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +020093 struct snd_info_entry *proc_entry;
94#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060095};
96
Anssi Hannula307229d2013-10-24 21:10:34 +030097struct cea_channel_speaker_allocation;
98
99/* operations used by generic code that can be overridden by patches */
100struct hdmi_ops {
101 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
102 unsigned char *buf, int *eld_size);
103
104 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
105 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
106 int asp_slot);
107 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
108 int asp_slot, int channel);
109
110 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
111 int ca, int active_channels, int conn_type);
112
113 /* enable/disable HBR (HD passthrough) */
114 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
115
116 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
117 hda_nid_t pin_nid, u32 stream_tag, int format);
118
119 /* Helpers for producing the channel map TLVs. These can be overridden
120 * for devices that have non-standard mapping requirements. */
121 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
122 int channels);
123 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
124 unsigned int *chmap, int channels);
125
126 /* check that the user-given chmap is supported */
127 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
128};
129
Wu Fengguang079d88c2010-03-08 10:44:23 +0800130struct hdmi_spec {
131 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100132 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
133 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600134
Wu Fengguang079d88c2010-03-08 10:44:23 +0800135 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100136 struct snd_array pins; /* struct hdmi_spec_per_pin */
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100137 struct hda_pcm *pcm_rec[16];
Takashi Iwaid45e6882012-07-31 11:36:00 +0200138 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800139
David Henningsson4bd038f2013-02-19 16:11:25 +0100140 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300141 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700142
143 bool dyn_pin_out;
144
Wu Fengguang079d88c2010-03-08 10:44:23 +0800145 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300146 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800147 */
148 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200149 struct hda_pcm_stream pcm_playback;
David Henningsson25adc132015-08-19 10:48:58 +0200150
151 /* i915/powerwell (Haswell+/Valleyview+) specific */
152 struct i915_audio_component_audio_ops i915_audio_ops;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800153};
154
Takashi Iwai66032492015-12-01 16:49:35 +0100155#define codec_has_acomp(codec) \
156 ((codec)->bus->core.audio_component != NULL)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800157
158struct hdmi_audio_infoframe {
159 u8 type; /* 0x84 */
160 u8 ver; /* 0x01 */
161 u8 len; /* 0x0a */
162
Wu Fengguang53d7d692010-09-21 14:25:49 +0800163 u8 checksum;
164
Wu Fengguang079d88c2010-03-08 10:44:23 +0800165 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
166 u8 SS01_SF24;
167 u8 CXT04;
168 u8 CA;
169 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800170};
171
172struct dp_audio_infoframe {
173 u8 type; /* 0x84 */
174 u8 len; /* 0x1b */
175 u8 ver; /* 0x11 << 2 */
176
177 u8 CC02_CT47; /* match with HDMI infoframe from this on */
178 u8 SS01_SF24;
179 u8 CXT04;
180 u8 CA;
181 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800182};
183
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100184union audio_infoframe {
185 struct hdmi_audio_infoframe hdmi;
186 struct dp_audio_infoframe dp;
187 u8 bytes[0];
188};
189
Wu Fengguang079d88c2010-03-08 10:44:23 +0800190/*
191 * CEA speaker placement:
192 *
193 * FLH FCH FRH
194 * FLW FL FLC FC FRC FR FRW
195 *
196 * LFE
197 * TC
198 *
199 * RL RLC RC RRC RR
200 *
201 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
202 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
203 */
204enum cea_speaker_placement {
205 FL = (1 << 0), /* Front Left */
206 FC = (1 << 1), /* Front Center */
207 FR = (1 << 2), /* Front Right */
208 FLC = (1 << 3), /* Front Left Center */
209 FRC = (1 << 4), /* Front Right Center */
210 RL = (1 << 5), /* Rear Left */
211 RC = (1 << 6), /* Rear Center */
212 RR = (1 << 7), /* Rear Right */
213 RLC = (1 << 8), /* Rear Left Center */
214 RRC = (1 << 9), /* Rear Right Center */
215 LFE = (1 << 10), /* Low Frequency Effect */
216 FLW = (1 << 11), /* Front Left Wide */
217 FRW = (1 << 12), /* Front Right Wide */
218 FLH = (1 << 13), /* Front Left High */
219 FCH = (1 << 14), /* Front Center High */
220 FRH = (1 << 15), /* Front Right High */
221 TC = (1 << 16), /* Top Center */
222};
223
224/*
225 * ELD SA bits in the CEA Speaker Allocation data block
226 */
227static int eld_speaker_allocation_bits[] = {
228 [0] = FL | FR,
229 [1] = LFE,
230 [2] = FC,
231 [3] = RL | RR,
232 [4] = RC,
233 [5] = FLC | FRC,
234 [6] = RLC | RRC,
235 /* the following are not defined in ELD yet */
236 [7] = FLW | FRW,
237 [8] = FLH | FRH,
238 [9] = TC,
239 [10] = FCH,
240};
241
242struct cea_channel_speaker_allocation {
243 int ca_index;
244 int speakers[8];
245
246 /* derived values, just for convenience */
247 int channels;
248 int spk_mask;
249};
250
251/*
252 * ALSA sequence is:
253 *
254 * surround40 surround41 surround50 surround51 surround71
255 * ch0 front left = = = =
256 * ch1 front right = = = =
257 * ch2 rear left = = = =
258 * ch3 rear right = = = =
259 * ch4 LFE center center center
260 * ch5 LFE LFE
261 * ch6 side left
262 * ch7 side right
263 *
264 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
265 */
266static int hdmi_channel_mapping[0x32][8] = {
267 /* stereo */
268 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
269 /* 2.1 */
270 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
271 /* Dolby Surround */
272 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
273 /* surround40 */
274 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
275 /* 4ch */
276 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
277 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800278 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800279 /* surround50 */
280 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
281 /* surround51 */
282 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
283 /* 7.1 */
284 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
285};
286
287/*
288 * This is an ordered list!
289 *
290 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800291 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800292 */
293static struct cea_channel_speaker_allocation channel_allocations[] = {
294/* channel: 7 6 5 4 3 2 1 0 */
295{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
296 /* 2.1 */
297{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
298 /* Dolby Surround */
299{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
300 /* surround40 */
301{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
302 /* surround41 */
303{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
304 /* surround50 */
305{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
306 /* surround51 */
307{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
308 /* 6.1 */
309{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
310 /* surround71 */
311{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
312
313{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
314{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
315{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
316{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
317{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
318{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
319{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
320{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
321{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
322{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
323{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
324{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
325{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
326{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
327{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
328{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
329{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
330{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
331{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
332{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
333{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
334{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
335{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
336{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
337{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
338{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
339{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
340{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
341{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
342{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
343{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
344{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
345{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
346{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
347{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
348{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
349{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
350{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
351{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
352{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
353{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
354};
355
356
357/*
358 * HDMI routines
359 */
360
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100361#define get_pin(spec, idx) \
362 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
363#define get_cvt(spec, idx) \
364 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100365#define get_pcm_rec(spec, idx) ((spec)->pcm_rec[idx])
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100366
Takashi Iwai4e76a882014-02-25 12:21:03 +0100367static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800368{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100369 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600370 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800371
Stephen Warren384a48d2011-06-01 11:14:21 -0600372 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100373 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600374 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800375
Takashi Iwai4e76a882014-02-25 12:21:03 +0100376 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600377 return -EINVAL;
378}
379
Takashi Iwai4e76a882014-02-25 12:21:03 +0100380static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600381 struct hda_pcm_stream *hinfo)
382{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100383 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600384 int pin_idx;
385
386 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100387 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600388 return pin_idx;
389
Takashi Iwai4e76a882014-02-25 12:21:03 +0100390 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600391 return -EINVAL;
392}
393
Takashi Iwai4e76a882014-02-25 12:21:03 +0100394static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600395{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100396 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600397 int cvt_idx;
398
399 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100400 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600401 return cvt_idx;
402
Takashi Iwai4e76a882014-02-25 12:21:03 +0100403 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800404 return -EINVAL;
405}
406
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500407static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
408 struct snd_ctl_elem_info *uinfo)
409{
410 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100411 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200412 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100413 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500414 int pin_idx;
415
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500416 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
417
418 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200419 per_pin = get_pin(spec, pin_idx);
420 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100421
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200422 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100423 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200424 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500425
426 return 0;
427}
428
429static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
430 struct snd_ctl_elem_value *ucontrol)
431{
432 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100433 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200434 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100435 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500436 int pin_idx;
437
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500438 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200439 per_pin = get_pin(spec, pin_idx);
440 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500441
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200442 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100443 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200444 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100445 snd_BUG();
446 return -EINVAL;
447 }
448
449 memset(ucontrol->value.bytes.data, 0,
450 ARRAY_SIZE(ucontrol->value.bytes.data));
451 if (eld->eld_valid)
452 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
453 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200454 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500455
456 return 0;
457}
458
459static struct snd_kcontrol_new eld_bytes_ctl = {
460 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
461 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
462 .name = "ELD",
463 .info = hdmi_eld_ctl_info,
464 .get = hdmi_eld_ctl_get,
465};
466
467static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
468 int device)
469{
470 struct snd_kcontrol *kctl;
471 struct hdmi_spec *spec = codec->spec;
472 int err;
473
474 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
475 if (!kctl)
476 return -ENOMEM;
477 kctl->private_value = pin_idx;
478 kctl->id.device = device;
479
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100480 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500481 if (err < 0)
482 return err;
483
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100484 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500485 return 0;
486}
487
Wu Fengguang079d88c2010-03-08 10:44:23 +0800488#ifdef BE_PARANOID
489static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
490 int *packet_index, int *byte_index)
491{
492 int val;
493
494 val = snd_hda_codec_read(codec, pin_nid, 0,
495 AC_VERB_GET_HDMI_DIP_INDEX, 0);
496
497 *packet_index = val >> 5;
498 *byte_index = val & 0x1f;
499}
500#endif
501
502static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
503 int packet_index, int byte_index)
504{
505 int val;
506
507 val = (packet_index << 5) | (byte_index & 0x1f);
508
509 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
510}
511
512static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
513 unsigned char val)
514{
515 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
516}
517
Stephen Warren384a48d2011-06-01 11:14:21 -0600518static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800519{
Stephen Warren75fae112014-01-30 11:52:16 -0700520 struct hdmi_spec *spec = codec->spec;
521 int pin_out;
522
Wu Fengguang079d88c2010-03-08 10:44:23 +0800523 /* Unmute */
524 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
525 snd_hda_codec_write(codec, pin_nid, 0,
526 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700527
528 if (spec->dyn_pin_out)
529 /* Disable pin out until stream is active */
530 pin_out = 0;
531 else
532 /* Enable pin out: some machines with GM965 gets broken output
533 * when the pin is disabled or changed while using with HDMI
534 */
535 pin_out = PIN_OUT;
536
Wu Fengguang079d88c2010-03-08 10:44:23 +0800537 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700538 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800539}
540
Stephen Warren384a48d2011-06-01 11:14:21 -0600541static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800542{
Stephen Warren384a48d2011-06-01 11:14:21 -0600543 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800544 AC_VERB_GET_CVT_CHAN_COUNT, 0);
545}
546
547static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600548 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800549{
Stephen Warren384a48d2011-06-01 11:14:21 -0600550 if (chs != hdmi_get_channel_count(codec, cvt_nid))
551 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800552 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
553}
554
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200555/*
556 * ELD proc files
557 */
558
Jie Yangcd6a6502015-05-27 19:45:45 +0800559#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200560static void print_eld_info(struct snd_info_entry *entry,
561 struct snd_info_buffer *buffer)
562{
563 struct hdmi_spec_per_pin *per_pin = entry->private_data;
564
565 mutex_lock(&per_pin->lock);
566 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
567 mutex_unlock(&per_pin->lock);
568}
569
570static void write_eld_info(struct snd_info_entry *entry,
571 struct snd_info_buffer *buffer)
572{
573 struct hdmi_spec_per_pin *per_pin = entry->private_data;
574
575 mutex_lock(&per_pin->lock);
576 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
577 mutex_unlock(&per_pin->lock);
578}
579
580static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
581{
582 char name[32];
583 struct hda_codec *codec = per_pin->codec;
584 struct snd_info_entry *entry;
585 int err;
586
587 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100588 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200589 if (err < 0)
590 return err;
591
592 snd_info_set_text_ops(entry, per_pin, print_eld_info);
593 entry->c.text.write = write_eld_info;
594 entry->mode |= S_IWUSR;
595 per_pin->proc_entry = entry;
596
597 return 0;
598}
599
600static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
601{
Markus Elfring1947a112015-06-28 11:15:28 +0200602 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200603 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200604 per_pin->proc_entry = NULL;
605 }
606}
607#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200608static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
609 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200610{
611 return 0;
612}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200613static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200614{
615}
616#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800617
618/*
619 * Channel mapping routines
620 */
621
622/*
623 * Compute derived values in channel_allocations[].
624 */
625static void init_channel_allocations(void)
626{
627 int i, j;
628 struct cea_channel_speaker_allocation *p;
629
630 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
631 p = channel_allocations + i;
632 p->channels = 0;
633 p->spk_mask = 0;
634 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
635 if (p->speakers[j]) {
636 p->channels++;
637 p->spk_mask |= p->speakers[j];
638 }
639 }
640}
641
Wang Xingchao72357c72012-09-06 10:02:36 +0800642static int get_channel_allocation_order(int ca)
643{
644 int i;
645
646 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
647 if (channel_allocations[i].ca_index == ca)
648 break;
649 }
650 return i;
651}
652
Wu Fengguang079d88c2010-03-08 10:44:23 +0800653/*
654 * The transformation takes two steps:
655 *
656 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
657 * spk_mask => (channel_allocations[]) => ai->CA
658 *
659 * TODO: it could select the wrong CA from multiple candidates.
660*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200661static int hdmi_channel_allocation(struct hda_codec *codec,
662 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800663{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800664 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800665 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800666 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800667 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
668
669 /*
670 * CA defaults to 0 for basic stereo audio
671 */
672 if (channels <= 2)
673 return 0;
674
Wu Fengguang079d88c2010-03-08 10:44:23 +0800675 /*
676 * expand ELD's speaker allocation mask
677 *
678 * ELD tells the speaker mask in a compact(paired) form,
679 * expand ELD's notions to match the ones used by Audio InfoFrame.
680 */
681 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100682 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800683 spk_mask |= eld_speaker_allocation_bits[i];
684 }
685
686 /* search for the first working match in the CA table */
687 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
688 if (channels == channel_allocations[i].channels &&
689 (spk_mask & channel_allocations[i].spk_mask) ==
690 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800691 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800692 break;
693 }
694 }
695
Anssi Hannula18e39182013-09-01 14:36:47 +0300696 if (!ca) {
697 /* if there was no match, select the regular ALSA channel
698 * allocation with the matching number of channels */
699 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
700 if (channels == channel_allocations[i].channels) {
701 ca = channel_allocations[i].ca_index;
702 break;
703 }
704 }
705 }
706
David Henningsson1613d6b2013-02-19 16:11:24 +0100707 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200708 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800709 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800710
Wu Fengguang53d7d692010-09-21 14:25:49 +0800711 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800712}
713
714static void hdmi_debug_channel_mapping(struct hda_codec *codec,
715 hda_nid_t pin_nid)
716{
717#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300718 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800719 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300720 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800721
722 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300723 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100724 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300725 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800726 }
727#endif
728}
729
Takashi Iwaid45e6882012-07-31 11:36:00 +0200730static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800731 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800732 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800733 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800734{
Anssi Hannula307229d2013-10-24 21:10:34 +0300735 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300736 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800737 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800738 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800739 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800740 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800741
Wang Xingchao72357c72012-09-06 10:02:36 +0800742 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300743 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800744
Wu Fengguang079d88c2010-03-08 10:44:23 +0800745 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300746 int hdmi_slot = 0;
747 /* fill actual channel mappings in ALSA channel (i) order */
748 for (i = 0; i < ch_alloc->channels; i++) {
749 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
750 hdmi_slot++; /* skip zero slots */
751
752 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
753 }
754 /* fill the rest of the slots with ALSA channel 0xf */
755 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
756 if (!ch_alloc->speakers[7 - hdmi_slot])
757 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800758 }
759
Wang Xingchao433968d2012-09-06 10:02:37 +0800760 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300761 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300762 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800763 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300764 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800765 }
766
Wu Fengguang079d88c2010-03-08 10:44:23 +0800767 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300768 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
769 int hdmi_slot = slotsetup & 0x0f;
770 int channel = (slotsetup & 0xf0) >> 4;
771 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800772 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100773 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800774 break;
775 }
776 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800777}
778
Takashi Iwaid45e6882012-07-31 11:36:00 +0200779struct channel_map_table {
780 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200781 int spk_mask; /* speaker position bit mask */
782};
783
784static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300785 { SNDRV_CHMAP_FL, FL },
786 { SNDRV_CHMAP_FR, FR },
787 { SNDRV_CHMAP_RL, RL },
788 { SNDRV_CHMAP_RR, RR },
789 { SNDRV_CHMAP_LFE, LFE },
790 { SNDRV_CHMAP_FC, FC },
791 { SNDRV_CHMAP_RLC, RLC },
792 { SNDRV_CHMAP_RRC, RRC },
793 { SNDRV_CHMAP_RC, RC },
794 { SNDRV_CHMAP_FLC, FLC },
795 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200796 { SNDRV_CHMAP_TFL, FLH },
797 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300798 { SNDRV_CHMAP_FLW, FLW },
799 { SNDRV_CHMAP_FRW, FRW },
800 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200801 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200802 {} /* terminator */
803};
804
805/* from ALSA API channel position to speaker bit mask */
806static int to_spk_mask(unsigned char c)
807{
808 struct channel_map_table *t = map_tables;
809 for (; t->map; t++) {
810 if (t->map == c)
811 return t->spk_mask;
812 }
813 return 0;
814}
815
816/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300817static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200818{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300819 int mask = to_spk_mask(pos);
820 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200821
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300822 if (mask) {
823 for (i = 0; i < 8; i++) {
824 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
825 return i;
826 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200827 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300828
829 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200830}
831
832/* from speaker bit mask to ALSA API channel position */
833static int spk_to_chmap(int spk)
834{
835 struct channel_map_table *t = map_tables;
836 for (; t->map; t++) {
837 if (t->spk_mask == spk)
838 return t->map;
839 }
840 return 0;
841}
842
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300843/* from CEA slot to ALSA API channel position */
844static int from_cea_slot(int ordered_ca, unsigned char slot)
845{
846 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
847
848 return spk_to_chmap(mask);
849}
850
Takashi Iwaid45e6882012-07-31 11:36:00 +0200851/* get the CA index corresponding to the given ALSA API channel map */
852static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
853{
854 int i, spks = 0, spk_mask = 0;
855
856 for (i = 0; i < chs; i++) {
857 int mask = to_spk_mask(map[i]);
858 if (mask) {
859 spk_mask |= mask;
860 spks++;
861 }
862 }
863
864 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
865 if ((chs == channel_allocations[i].channels ||
866 spks == channel_allocations[i].channels) &&
867 (spk_mask & channel_allocations[i].spk_mask) ==
868 channel_allocations[i].spk_mask)
869 return channel_allocations[i].ca_index;
870 }
871 return -1;
872}
873
874/* set up the channel slots for the given ALSA API channel map */
875static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
876 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300877 int chs, unsigned char *map,
878 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200879{
Anssi Hannula307229d2013-10-24 21:10:34 +0300880 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300881 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300882 int alsa_pos, hdmi_slot;
883 int assignments[8] = {[0 ... 7] = 0xf};
884
885 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
886
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300887 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300888
889 if (hdmi_slot < 0)
890 continue; /* unassigned channel */
891
892 assignments[hdmi_slot] = alsa_pos;
893 }
894
895 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300896 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300897
Anssi Hannula307229d2013-10-24 21:10:34 +0300898 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
899 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200900 if (err)
901 return -EINVAL;
902 }
903 return 0;
904}
905
906/* store ALSA API channel map from the current default map */
907static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
908{
909 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300910 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200911 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300912 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300913 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200914 else
915 map[i] = 0;
916 }
917}
918
919static void hdmi_setup_channel_mapping(struct hda_codec *codec,
920 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200921 int channels, unsigned char *map,
922 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200923{
Anssi Hannula20608732013-02-03 17:55:45 +0200924 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200925 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300926 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200927 } else {
928 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
929 hdmi_setup_fake_chmap(map, ca);
930 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300931
932 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200933}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800934
Anssi Hannula307229d2013-10-24 21:10:34 +0300935static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
936 int asp_slot, int channel)
937{
938 return snd_hda_codec_write(codec, pin_nid, 0,
939 AC_VERB_SET_HDMI_CHAN_SLOT,
940 (channel << 4) | asp_slot);
941}
942
943static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
944 int asp_slot)
945{
946 return (snd_hda_codec_read(codec, pin_nid, 0,
947 AC_VERB_GET_HDMI_CHAN_SLOT,
948 asp_slot) & 0xf0) >> 4;
949}
950
Wu Fengguang079d88c2010-03-08 10:44:23 +0800951/*
952 * Audio InfoFrame routines
953 */
954
955/*
956 * Enable Audio InfoFrame Transmission
957 */
958static void hdmi_start_infoframe_trans(struct hda_codec *codec,
959 hda_nid_t pin_nid)
960{
961 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
962 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
963 AC_DIPXMIT_BEST);
964}
965
966/*
967 * Disable Audio InfoFrame Transmission
968 */
969static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
970 hda_nid_t pin_nid)
971{
972 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
973 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
974 AC_DIPXMIT_DISABLE);
975}
976
977static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
978{
979#ifdef CONFIG_SND_DEBUG_VERBOSE
980 int i;
981 int size;
982
983 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100984 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800985
986 for (i = 0; i < 8; i++) {
987 size = snd_hda_codec_read(codec, pin_nid, 0,
988 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100989 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800990 }
991#endif
992}
993
994static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
995{
996#ifdef BE_PARANOID
997 int i, j;
998 int size;
999 int pi, bi;
1000 for (i = 0; i < 8; i++) {
1001 size = snd_hda_codec_read(codec, pin_nid, 0,
1002 AC_VERB_GET_HDMI_DIP_SIZE, i);
1003 if (size == 0)
1004 continue;
1005
1006 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
1007 for (j = 1; j < 1000; j++) {
1008 hdmi_write_dip_byte(codec, pin_nid, 0x0);
1009 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1010 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001011 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001012 bi, pi, i);
1013 if (bi == 0) /* byte index wrapped around */
1014 break;
1015 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001016 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001017 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1018 i, size, j);
1019 }
1020#endif
1021}
1022
Wu Fengguang53d7d692010-09-21 14:25:49 +08001023static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001024{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001025 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001026 u8 sum = 0;
1027 int i;
1028
Wu Fengguang53d7d692010-09-21 14:25:49 +08001029 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001030
Wu Fengguang53d7d692010-09-21 14:25:49 +08001031 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001032 sum += bytes[i];
1033
Wu Fengguang53d7d692010-09-21 14:25:49 +08001034 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001035}
1036
1037static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1038 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001039 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001040{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001041 int i;
1042
1043 hdmi_debug_dip_size(codec, pin_nid);
1044 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1045
Wu Fengguang079d88c2010-03-08 10:44:23 +08001046 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001047 for (i = 0; i < size; i++)
1048 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001049}
1050
1051static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001052 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001053{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001054 u8 val;
1055 int i;
1056
1057 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1058 != AC_DIPXMIT_BEST)
1059 return false;
1060
1061 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001062 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001063 val = snd_hda_codec_read(codec, pin_nid, 0,
1064 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001065 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001066 return false;
1067 }
1068
1069 return true;
1070}
1071
Anssi Hannula307229d2013-10-24 21:10:34 +03001072static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1073 hda_nid_t pin_nid,
1074 int ca, int active_channels,
1075 int conn_type)
1076{
1077 union audio_infoframe ai;
1078
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001079 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001080 if (conn_type == 0) { /* HDMI */
1081 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1082
1083 hdmi_ai->type = 0x84;
1084 hdmi_ai->ver = 0x01;
1085 hdmi_ai->len = 0x0a;
1086 hdmi_ai->CC02_CT47 = active_channels - 1;
1087 hdmi_ai->CA = ca;
1088 hdmi_checksum_audio_infoframe(hdmi_ai);
1089 } else if (conn_type == 1) { /* DisplayPort */
1090 struct dp_audio_infoframe *dp_ai = &ai.dp;
1091
1092 dp_ai->type = 0x84;
1093 dp_ai->len = 0x1b;
1094 dp_ai->ver = 0x11 << 2;
1095 dp_ai->CC02_CT47 = active_channels - 1;
1096 dp_ai->CA = ca;
1097 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001098 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001099 pin_nid);
1100 return;
1101 }
1102
1103 /*
1104 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1105 * sizeof(*dp_ai) to avoid partial match/update problems when
1106 * the user switches between HDMI/DP monitors.
1107 */
1108 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1109 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001110 codec_dbg(codec,
1111 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001112 pin_nid,
1113 active_channels, ca);
1114 hdmi_stop_infoframe_trans(codec, pin_nid);
1115 hdmi_fill_audio_infoframe(codec, pin_nid,
1116 ai.bytes, sizeof(ai));
1117 hdmi_start_infoframe_trans(codec, pin_nid);
1118 }
1119}
1120
Takashi Iwaib0540872013-09-02 12:33:02 +02001121static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1122 struct hdmi_spec_per_pin *per_pin,
1123 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001124{
Anssi Hannula307229d2013-10-24 21:10:34 +03001125 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001126 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001127 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001128 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001129 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001130 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001131
Takashi Iwaib0540872013-09-02 12:33:02 +02001132 if (!channels)
1133 return;
1134
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001135 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001136 snd_hda_codec_write(codec, pin_nid, 0,
1137 AC_VERB_SET_AMP_GAIN_MUTE,
1138 AMP_OUT_UNMUTE);
1139
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001140 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001141
Takashi Iwaid45e6882012-07-31 11:36:00 +02001142 if (!non_pcm && per_pin->chmap_set)
1143 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1144 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001145 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001146 if (ca < 0)
1147 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001148
Anssi Hannula1df5a062013-10-05 02:25:40 +03001149 ordered_ca = get_channel_allocation_order(ca);
1150 active_channels = channel_allocations[ordered_ca].channels;
1151
1152 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1153
Stephen Warren384a48d2011-06-01 11:14:21 -06001154 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001155 * always configure channel mapping, it may have been changed by the
1156 * user in the meantime
1157 */
1158 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1159 channels, per_pin->chmap,
1160 per_pin->chmap_set);
1161
Anssi Hannula307229d2013-10-24 21:10:34 +03001162 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1163 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001164
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001165 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001166}
1167
Wu Fengguang079d88c2010-03-08 10:44:23 +08001168/*
1169 * Unsolicited events
1170 */
1171
Takashi Iwaiefe47102013-11-07 13:38:23 +01001172static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001173
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001174static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001175{
1176 struct hdmi_spec *spec = codec->spec;
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001177 int pin_idx = pin_nid_to_pin_index(codec, nid);
1178
David Henningsson20ce9022013-12-04 10:19:41 +08001179 if (pin_idx < 0)
1180 return;
David Henningsson20ce9022013-12-04 10:19:41 +08001181 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1182 snd_hda_jack_report_sync(codec);
1183}
1184
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001185static void jack_callback(struct hda_codec *codec,
1186 struct hda_jack_callback *jack)
1187{
1188 check_presence_and_report(codec, jack->tbl->nid);
1189}
1190
David Henningsson20ce9022013-12-04 10:19:41 +08001191static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1192{
Takashi Iwai3a938972011-10-28 01:16:55 +02001193 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001194 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001195 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001196
1197 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1198 if (!jack)
1199 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001200 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001201
Takashi Iwai4e76a882014-02-25 12:21:03 +01001202 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001203 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001204 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001205 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001206
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001207 check_presence_and_report(codec, jack->nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001208}
1209
1210static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1211{
1212 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1213 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1214 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1215 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1216
Takashi Iwai4e76a882014-02-25 12:21:03 +01001217 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001218 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001219 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001220 tag,
1221 subtag,
1222 cp_state,
1223 cp_ready);
1224
1225 /* TODO */
1226 if (cp_state)
1227 ;
1228 if (cp_ready)
1229 ;
1230}
1231
1232
1233static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1234{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001235 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1236 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1237
Takashi Iwai3a938972011-10-28 01:16:55 +02001238 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001239 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001240 return;
1241 }
1242
1243 if (subtag == 0)
1244 hdmi_intrinsic_event(codec, res);
1245 else
1246 hdmi_non_intrinsic_event(codec, res);
1247}
1248
Mengdong Lin58f7d282013-09-04 16:37:12 -04001249static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001250 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001251{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001252 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001253
Wang Xingchao53b434f2013-06-18 10:41:53 +08001254 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1255 * thus pins could only choose converter 0 for use. Make sure the
1256 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001257 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001258 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1259
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001260 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001261 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1262 AC_PWRST_D0);
1263 msleep(40);
1264 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1265 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001266 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001267 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001268}
1269
Wu Fengguang079d88c2010-03-08 10:44:23 +08001270/*
1271 * Callbacks
1272 */
1273
Takashi Iwai92f10b32010-08-03 14:21:00 +02001274/* HBR should be Non-PCM, 8 channels */
1275#define is_hbr_format(format) \
1276 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1277
Anssi Hannula307229d2013-10-24 21:10:34 +03001278static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1279 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001280{
Anssi Hannula307229d2013-10-24 21:10:34 +03001281 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001282
Stephen Warren384a48d2011-06-01 11:14:21 -06001283 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1284 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001285 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1286
Anssi Hannula13122e62013-11-10 20:56:10 +02001287 if (pinctl < 0)
1288 return hbr ? -EINVAL : 0;
1289
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001290 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001291 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001292 new_pinctl |= AC_PINCTL_EPT_HBR;
1293 else
1294 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1295
Takashi Iwai4e76a882014-02-25 12:21:03 +01001296 codec_dbg(codec,
1297 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001298 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001299 pinctl == new_pinctl ? "" : "new-",
1300 new_pinctl);
1301
1302 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001303 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001304 AC_VERB_SET_PIN_WIDGET_CONTROL,
1305 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001306 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001307 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001308
1309 return 0;
1310}
1311
1312static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1313 hda_nid_t pin_nid, u32 stream_tag, int format)
1314{
1315 struct hdmi_spec *spec = codec->spec;
1316 int err;
1317
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001318 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001319 haswell_verify_D0(codec, cvt_nid, pin_nid);
1320
1321 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1322
1323 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001324 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001325 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001326 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001327
Stephen Warren384a48d2011-06-01 11:14:21 -06001328 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001329 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001330}
1331
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001332static int hdmi_choose_cvt(struct hda_codec *codec,
1333 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001334{
1335 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001336 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001337 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001338 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001339
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001340 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001341
Stephen Warren384a48d2011-06-01 11:14:21 -06001342 /* Dynamically assign converter to stream */
1343 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001344 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001345
1346 /* Must not already be assigned */
1347 if (per_cvt->assigned)
1348 continue;
1349 /* Must be in pin's mux's list of converters */
1350 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1351 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1352 break;
1353 /* Not in mux list */
1354 if (mux_idx == per_pin->num_mux_nids)
1355 continue;
1356 break;
1357 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001358
Stephen Warren384a48d2011-06-01 11:14:21 -06001359 /* No free converters */
1360 if (cvt_idx == spec->num_cvts)
1361 return -ENODEV;
1362
Mengdong Lin2df67422014-03-20 13:01:06 +08001363 per_pin->mux_idx = mux_idx;
1364
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001365 if (cvt_id)
1366 *cvt_id = cvt_idx;
1367 if (mux_id)
1368 *mux_id = mux_idx;
1369
1370 return 0;
1371}
1372
Mengdong Lin2df67422014-03-20 13:01:06 +08001373/* Assure the pin select the right convetor */
1374static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1375 struct hdmi_spec_per_pin *per_pin)
1376{
1377 hda_nid_t pin_nid = per_pin->pin_nid;
1378 int mux_idx, curr;
1379
1380 mux_idx = per_pin->mux_idx;
1381 curr = snd_hda_codec_read(codec, pin_nid, 0,
1382 AC_VERB_GET_CONNECT_SEL, 0);
1383 if (curr != mux_idx)
1384 snd_hda_codec_write_cache(codec, pin_nid, 0,
1385 AC_VERB_SET_CONNECT_SEL,
1386 mux_idx);
1387}
1388
Mengdong Lin300016b2013-11-04 01:13:13 -05001389/* Intel HDMI workaround to fix audio routing issue:
1390 * For some Intel display codecs, pins share the same connection list.
1391 * So a conveter can be selected by multiple pins and playback on any of these
1392 * pins will generate sound on the external display, because audio flows from
1393 * the same converter to the display pipeline. Also muting one pin may make
1394 * other pins have no sound output.
1395 * So this function assures that an assigned converter for a pin is not selected
1396 * by any other pins.
1397 */
1398static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001399 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001400{
1401 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +01001402 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001403 int cvt_idx, curr;
1404 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001405
Mengdong Linf82d7d12013-09-21 20:34:45 -04001406 /* configure all pins, including "no physical connection" ones */
Takashi Iwai7639a062015-03-03 10:07:24 +01001407 for_each_hda_codec_node(nid, codec) {
Mengdong Linf82d7d12013-09-21 20:34:45 -04001408 unsigned int wid_caps = get_wcaps(codec, nid);
1409 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001410
Mengdong Linf82d7d12013-09-21 20:34:45 -04001411 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001412 continue;
1413
Mengdong Linf82d7d12013-09-21 20:34:45 -04001414 if (nid == pin_nid)
1415 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001416
Mengdong Linf82d7d12013-09-21 20:34:45 -04001417 curr = snd_hda_codec_read(codec, nid, 0,
1418 AC_VERB_GET_CONNECT_SEL, 0);
1419 if (curr != mux_idx)
1420 continue;
1421
1422 /* choose an unassigned converter. The conveters in the
1423 * connection list are in the same order as in the codec.
1424 */
1425 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1426 per_cvt = get_cvt(spec, cvt_idx);
1427 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001428 codec_dbg(codec,
1429 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001430 cvt_idx, nid);
1431 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001432 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001433 cvt_idx);
1434 break;
1435 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001436 }
1437 }
1438}
1439
1440/*
1441 * HDA PCM callbacks
1442 */
1443static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1444 struct hda_codec *codec,
1445 struct snd_pcm_substream *substream)
1446{
1447 struct hdmi_spec *spec = codec->spec;
1448 struct snd_pcm_runtime *runtime = substream->runtime;
1449 int pin_idx, cvt_idx, mux_idx = 0;
1450 struct hdmi_spec_per_pin *per_pin;
1451 struct hdmi_eld *eld;
1452 struct hdmi_spec_per_cvt *per_cvt = NULL;
1453 int err;
1454
1455 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001456 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001457 if (snd_BUG_ON(pin_idx < 0))
1458 return -EINVAL;
1459 per_pin = get_pin(spec, pin_idx);
1460 eld = &per_pin->sink_eld;
1461
1462 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1463 if (err < 0)
1464 return err;
1465
1466 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001467 /* Claim converter */
1468 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001469 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001470 hinfo->nid = per_cvt->cvt_nid;
1471
Takashi Iwaibddee962013-06-18 16:14:22 +02001472 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001473 AC_VERB_SET_CONNECT_SEL,
1474 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001475
1476 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001477 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001478 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001479
Stephen Warren384a48d2011-06-01 11:14:21 -06001480 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001481
Stephen Warren2def8172011-06-01 11:14:20 -06001482 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001483 hinfo->channels_min = per_cvt->channels_min;
1484 hinfo->channels_max = per_cvt->channels_max;
1485 hinfo->rates = per_cvt->rates;
1486 hinfo->formats = per_cvt->formats;
1487 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001488
Stephen Warren384a48d2011-06-01 11:14:21 -06001489 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001490 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001491 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001492 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001493 !hinfo->rates || !hinfo->formats) {
1494 per_cvt->assigned = 0;
1495 hinfo->nid = 0;
1496 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001497 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001498 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001499 }
Stephen Warren2def8172011-06-01 11:14:20 -06001500
1501 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001502 runtime->hw.channels_min = hinfo->channels_min;
1503 runtime->hw.channels_max = hinfo->channels_max;
1504 runtime->hw.formats = hinfo->formats;
1505 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001506
1507 snd_pcm_hw_constraint_step(substream->runtime, 0,
1508 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001509 return 0;
1510}
1511
1512/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001513 * HDA/HDMI auto parsing
1514 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001515static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001516{
1517 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001518 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001519 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001520
1521 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001522 codec_warn(codec,
1523 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001524 pin_nid, get_wcaps(codec, pin_nid));
1525 return -EINVAL;
1526 }
1527
Stephen Warren384a48d2011-06-01 11:14:21 -06001528 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1529 per_pin->mux_nids,
1530 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001531
1532 return 0;
1533}
1534
Takashi Iwaie90247f2015-11-13 09:12:12 +01001535/* update per_pin ELD from the given new ELD;
1536 * setup info frame and notification accordingly
1537 */
1538static void update_eld(struct hda_codec *codec,
1539 struct hdmi_spec_per_pin *per_pin,
1540 struct hdmi_eld *eld)
1541{
1542 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
1543 bool old_eld_valid = pin_eld->eld_valid;
1544 bool eld_changed;
1545
1546 if (eld->eld_valid)
1547 snd_hdmi_show_eld(codec, &eld->info);
1548
1549 eld_changed = (pin_eld->eld_valid != eld->eld_valid);
1550 if (eld->eld_valid && pin_eld->eld_valid)
1551 if (pin_eld->eld_size != eld->eld_size ||
1552 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1553 eld->eld_size) != 0)
1554 eld_changed = true;
1555
1556 pin_eld->eld_valid = eld->eld_valid;
1557 pin_eld->eld_size = eld->eld_size;
1558 if (eld->eld_valid)
1559 memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
1560 pin_eld->info = eld->info;
1561
1562 /*
1563 * Re-setup pin and infoframe. This is needed e.g. when
1564 * - sink is first plugged-in
1565 * - transcoder can change during stream playback on Haswell
1566 * and this can make HW reset converter selection on a pin.
1567 */
1568 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
1569 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
1570 intel_verify_pin_cvt_connect(codec, per_pin);
1571 intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
1572 per_pin->mux_idx);
1573 }
1574
1575 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1576 }
1577
1578 if (eld_changed)
1579 snd_ctl_notify(codec->card,
1580 SNDRV_CTL_EVENT_MASK_VALUE |
1581 SNDRV_CTL_EVENT_MASK_INFO,
1582 &per_pin->eld_ctl->id);
1583}
1584
Takashi Iwaiefe47102013-11-07 13:38:23 +01001585static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001586{
David Henningsson464837a2013-11-07 13:38:25 +01001587 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001588 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001589 struct hdmi_spec *spec = codec->spec;
1590 struct hdmi_eld *eld = &spec->temp_eld;
1591 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001592 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001593 /*
1594 * Always execute a GetPinSense verb here, even when called from
1595 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1596 * response's PD bit is not the real PD value, but indicates that
1597 * the real PD value changed. An older version of the HD-audio
1598 * specification worked this way. Hence, we just ignore the data in
1599 * the unsolicited response to avoid custom WARs.
1600 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001601 int present;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001602 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001603
Takashi Iwai664c7152015-04-08 11:43:14 +02001604 snd_hda_power_up_pm(codec);
David Henningssonda4a7a32013-12-18 10:46:04 +01001605 present = snd_hda_pin_sense(codec, pin_nid);
1606
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001607 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001608 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1609 if (pin_eld->monitor_present)
1610 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1611 else
1612 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001613
Takashi Iwai4e76a882014-02-25 12:21:03 +01001614 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001615 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001616 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001617
David Henningsson4bd038f2013-02-19 16:11:25 +01001618 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001619 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001620 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001621 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001622 else {
Takashi Iwai79514d42014-06-06 18:04:34 +02001623 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001624 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001625 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001626 }
Wu Fengguang744626d2011-11-16 16:29:47 +08001627 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001628
Takashi Iwaie90247f2015-11-13 09:12:12 +01001629 if (!eld->eld_valid && repoll)
1630 schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
1631 else
1632 update_eld(codec, per_pin, eld);
Anssi Hannula6acce402014-10-19 19:25:19 +03001633
Takashi Iwaiaff747eb2013-11-07 16:39:37 +01001634 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001635
1636 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1637 if (jack)
1638 jack->block_report = !ret;
1639
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001640 mutex_unlock(&per_pin->lock);
Takashi Iwai664c7152015-04-08 11:43:14 +02001641 snd_hda_power_down_pm(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001642 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001643}
1644
Wu Fengguang744626d2011-11-16 16:29:47 +08001645static void hdmi_repoll_eld(struct work_struct *work)
1646{
1647 struct hdmi_spec_per_pin *per_pin =
1648 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1649
Wu Fengguangc6e84532011-11-18 16:59:32 -06001650 if (per_pin->repoll_count++ > 6)
1651 per_pin->repoll_count = 0;
1652
Takashi Iwaiefe47102013-11-07 13:38:23 +01001653 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1654 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001655}
1656
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001657static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1658 hda_nid_t nid);
1659
Wu Fengguang079d88c2010-03-08 10:44:23 +08001660static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1661{
1662 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001663 unsigned int caps, config;
1664 int pin_idx;
1665 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001666 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001667
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001668 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001669 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1670 return 0;
1671
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001672 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001673 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1674 return 0;
1675
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001676 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001677 intel_haswell_fixup_connect_list(codec, pin_nid);
1678
Stephen Warren384a48d2011-06-01 11:14:21 -06001679 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001680 per_pin = snd_array_new(&spec->pins);
1681 if (!per_pin)
1682 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001683
1684 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001685 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001686
Stephen Warren384a48d2011-06-01 11:14:21 -06001687 err = hdmi_read_pin_conn(codec, pin_idx);
1688 if (err < 0)
1689 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001690
Wu Fengguang079d88c2010-03-08 10:44:23 +08001691 spec->num_pins++;
1692
Stephen Warren384a48d2011-06-01 11:14:21 -06001693 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001694}
1695
Stephen Warren384a48d2011-06-01 11:14:21 -06001696static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001697{
1698 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001699 struct hdmi_spec_per_cvt *per_cvt;
1700 unsigned int chans;
1701 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001702
Stephen Warren384a48d2011-06-01 11:14:21 -06001703 chans = get_wcaps(codec, cvt_nid);
1704 chans = get_wcaps_channels(chans);
1705
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001706 per_cvt = snd_array_new(&spec->cvts);
1707 if (!per_cvt)
1708 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001709
1710 per_cvt->cvt_nid = cvt_nid;
1711 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001712 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001713 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001714 if (chans > spec->channels_max)
1715 spec->channels_max = chans;
1716 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001717
1718 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1719 &per_cvt->rates,
1720 &per_cvt->formats,
1721 &per_cvt->maxbps);
1722 if (err < 0)
1723 return err;
1724
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001725 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1726 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1727 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001728
1729 return 0;
1730}
1731
1732static int hdmi_parse_codec(struct hda_codec *codec)
1733{
1734 hda_nid_t nid;
1735 int i, nodes;
1736
Takashi Iwai7639a062015-03-03 10:07:24 +01001737 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001738 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001739 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001740 return -EINVAL;
1741 }
1742
1743 for (i = 0; i < nodes; i++, nid++) {
1744 unsigned int caps;
1745 unsigned int type;
1746
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001747 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001748 type = get_wcaps_type(caps);
1749
1750 if (!(caps & AC_WCAP_DIGITAL))
1751 continue;
1752
1753 switch (type) {
1754 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001755 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001756 break;
1757 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001758 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001759 break;
1760 }
1761 }
1762
Wu Fengguang079d88c2010-03-08 10:44:23 +08001763 return 0;
1764}
1765
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001766/*
1767 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001768static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1769{
1770 struct hda_spdif_out *spdif;
1771 bool non_pcm;
1772
1773 mutex_lock(&codec->spdif_mutex);
1774 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1775 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1776 mutex_unlock(&codec->spdif_mutex);
1777 return non_pcm;
1778}
1779
Libin Yangddd621f2015-09-02 14:11:40 +08001780/* There is a fixed mapping between audio pin node and display port
1781 * on current Intel platforms:
1782 * Pin Widget 5 - PORT B (port = 1 in i915 driver)
1783 * Pin Widget 6 - PORT C (port = 2 in i915 driver)
1784 * Pin Widget 7 - PORT D (port = 3 in i915 driver)
1785 */
1786static int intel_pin2port(hda_nid_t pin_nid)
1787{
1788 return pin_nid - 4;
1789}
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001790
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001791/*
1792 * HDMI callbacks
1793 */
1794
1795static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1796 struct hda_codec *codec,
1797 unsigned int stream_tag,
1798 unsigned int format,
1799 struct snd_pcm_substream *substream)
1800{
Stephen Warren384a48d2011-06-01 11:14:21 -06001801 hda_nid_t cvt_nid = hinfo->nid;
1802 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001803 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001804 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1805 hda_nid_t pin_nid = per_pin->pin_nid;
Libin Yangddd621f2015-09-02 14:11:40 +08001806 struct snd_pcm_runtime *runtime = substream->runtime;
1807 struct i915_audio_component *acomp = codec->bus->core.audio_component;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001808 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001809 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001810
Libin Yangca2e7222014-08-19 16:20:12 +08001811 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001812 /* Verify pin:cvt selections to avoid silent audio after S3.
1813 * After S3, the audio driver restores pin:cvt selections
1814 * but this can happen before gfx is ready and such selection
1815 * is overlooked by HW. Thus multiple pins can share a same
1816 * default convertor and mute control will affect each other,
1817 * which can cause a resumed audio playback become silent
1818 * after S3.
1819 */
1820 intel_verify_pin_cvt_connect(codec, per_pin);
1821 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1822 }
1823
Libin Yangddd621f2015-09-02 14:11:40 +08001824 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1825 /* Todo: add DP1.2 MST audio support later */
1826 if (acomp && acomp->ops && acomp->ops->sync_audio_rate)
1827 acomp->ops->sync_audio_rate(acomp->dev,
1828 intel_pin2port(pin_nid),
1829 runtime->rate);
1830
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001831 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001832 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001833 per_pin->channels = substream->runtime->channels;
1834 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001835
Takashi Iwaib0540872013-09-02 12:33:02 +02001836 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001837 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001838
Stephen Warren75fae112014-01-30 11:52:16 -07001839 if (spec->dyn_pin_out) {
1840 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1841 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1842 snd_hda_codec_write(codec, pin_nid, 0,
1843 AC_VERB_SET_PIN_WIDGET_CONTROL,
1844 pinctl | PIN_OUT);
1845 }
1846
Anssi Hannula307229d2013-10-24 21:10:34 +03001847 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001848}
1849
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001850static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1851 struct hda_codec *codec,
1852 struct snd_pcm_substream *substream)
1853{
1854 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1855 return 0;
1856}
1857
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001858static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1859 struct hda_codec *codec,
1860 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001861{
1862 struct hdmi_spec *spec = codec->spec;
1863 int cvt_idx, pin_idx;
1864 struct hdmi_spec_per_cvt *per_cvt;
1865 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001866 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001867
Stephen Warren384a48d2011-06-01 11:14:21 -06001868 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001869 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001870 if (snd_BUG_ON(cvt_idx < 0))
1871 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001872 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001873
1874 snd_BUG_ON(!per_cvt->assigned);
1875 per_cvt->assigned = 0;
1876 hinfo->nid = 0;
1877
Takashi Iwai4e76a882014-02-25 12:21:03 +01001878 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001879 if (snd_BUG_ON(pin_idx < 0))
1880 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001881 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001882
Stephen Warren75fae112014-01-30 11:52:16 -07001883 if (spec->dyn_pin_out) {
1884 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1885 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1886 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1887 AC_VERB_SET_PIN_WIDGET_CONTROL,
1888 pinctl & ~PIN_OUT);
1889 }
1890
Stephen Warren384a48d2011-06-01 11:14:21 -06001891 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001892
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001893 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001894 per_pin->chmap_set = false;
1895 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001896
1897 per_pin->setup = false;
1898 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001899 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001900 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001901
Stephen Warren384a48d2011-06-01 11:14:21 -06001902 return 0;
1903}
1904
1905static const struct hda_pcm_ops generic_ops = {
1906 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001907 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001908 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001909 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001910};
1911
Takashi Iwaid45e6882012-07-31 11:36:00 +02001912/*
1913 * ALSA API channel-map control callbacks
1914 */
1915static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1916 struct snd_ctl_elem_info *uinfo)
1917{
1918 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1919 struct hda_codec *codec = info->private_data;
1920 struct hdmi_spec *spec = codec->spec;
1921 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1922 uinfo->count = spec->channels_max;
1923 uinfo->value.integer.min = 0;
1924 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1925 return 0;
1926}
1927
Anssi Hannula307229d2013-10-24 21:10:34 +03001928static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1929 int channels)
1930{
1931 /* If the speaker allocation matches the channel count, it is OK.*/
1932 if (cap->channels != channels)
1933 return -1;
1934
1935 /* all channels are remappable freely */
1936 return SNDRV_CTL_TLVT_CHMAP_VAR;
1937}
1938
1939static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1940 unsigned int *chmap, int channels)
1941{
1942 int count = 0;
1943 int c;
1944
1945 for (c = 7; c >= 0; c--) {
1946 int spk = cap->speakers[c];
1947 if (!spk)
1948 continue;
1949
1950 chmap[count++] = spk_to_chmap(spk);
1951 }
1952
1953 WARN_ON(count != channels);
1954}
1955
Takashi Iwaid45e6882012-07-31 11:36:00 +02001956static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1957 unsigned int size, unsigned int __user *tlv)
1958{
1959 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1960 struct hda_codec *codec = info->private_data;
1961 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001962 unsigned int __user *dst;
1963 int chs, count = 0;
1964
1965 if (size < 8)
1966 return -ENOMEM;
1967 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1968 return -EFAULT;
1969 size -= 8;
1970 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001971 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001972 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001973 struct cea_channel_speaker_allocation *cap;
1974 cap = channel_allocations;
1975 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1976 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001977 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1978 unsigned int tlv_chmap[8];
1979
1980 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001981 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001982 if (size < 8)
1983 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001984 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001985 put_user(chs_bytes, dst + 1))
1986 return -EFAULT;
1987 dst += 2;
1988 size -= 8;
1989 count += 8;
1990 if (size < chs_bytes)
1991 return -ENOMEM;
1992 size -= chs_bytes;
1993 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001994 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1995 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1996 return -EFAULT;
1997 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001998 }
1999 }
2000 if (put_user(count, tlv + 1))
2001 return -EFAULT;
2002 return 0;
2003}
2004
2005static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
2006 struct snd_ctl_elem_value *ucontrol)
2007{
2008 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2009 struct hda_codec *codec = info->private_data;
2010 struct hdmi_spec *spec = codec->spec;
2011 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002012 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002013 int i;
2014
2015 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
2016 ucontrol->value.integer.value[i] = per_pin->chmap[i];
2017 return 0;
2018}
2019
2020static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
2021 struct snd_ctl_elem_value *ucontrol)
2022{
2023 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
2024 struct hda_codec *codec = info->private_data;
2025 struct hdmi_spec *spec = codec->spec;
2026 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002027 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002028 unsigned int ctl_idx;
2029 struct snd_pcm_substream *substream;
2030 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03002031 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002032
2033 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
2034 substream = snd_pcm_chmap_substream(info, ctl_idx);
2035 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002036 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002037 switch (substream->runtime->status->state) {
2038 case SNDRV_PCM_STATE_OPEN:
2039 case SNDRV_PCM_STATE_SETUP:
2040 break;
2041 case SNDRV_PCM_STATE_PREPARED:
2042 prepared = 1;
2043 break;
2044 default:
2045 return -EBUSY;
2046 }
2047 memset(chmap, 0, sizeof(chmap));
2048 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2049 chmap[i] = ucontrol->value.integer.value[i];
2050 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2051 return 0;
2052 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2053 if (ca < 0)
2054 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002055 if (spec->ops.chmap_validate) {
2056 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2057 if (err)
2058 return err;
2059 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002060 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002061 per_pin->chmap_set = true;
2062 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2063 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002064 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002065 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002066
2067 return 0;
2068}
2069
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002070static int generic_hdmi_build_pcms(struct hda_codec *codec)
2071{
2072 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002073 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002074
Stephen Warren384a48d2011-06-01 11:14:21 -06002075 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2076 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002077 struct hda_pcm_stream *pstr;
2078
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002079 info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002080 if (!info)
2081 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002082 spec->pcm_rec[pin_idx] = info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002083 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002084 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002085
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002086 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002087 pstr->substreams = 1;
2088 pstr->ops = generic_ops;
2089 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002090 }
2091
2092 return 0;
2093}
2094
David Henningsson0b6c49b2011-08-23 16:56:03 +02002095static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2096{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002097 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002098 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002099 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2100 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
Takashi Iwai909cadc2015-11-12 11:52:13 +01002101 bool phantom_jack;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002102
Takashi Iwai31ef2252011-12-01 17:41:36 +01002103 if (pcmdev > 0)
2104 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
Takashi Iwai909cadc2015-11-12 11:52:13 +01002105 phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
2106 if (phantom_jack)
David Henningsson30efd8d2013-02-22 10:16:28 +01002107 strncat(hdmi_str, " Phantom",
2108 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002109
Takashi Iwai909cadc2015-11-12 11:52:13 +01002110 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
2111 phantom_jack);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002112}
2113
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002114static int generic_hdmi_build_controls(struct hda_codec *codec)
2115{
2116 struct hdmi_spec *spec = codec->spec;
2117 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002118 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002119
Stephen Warren384a48d2011-06-01 11:14:21 -06002120 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002121 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002122
2123 err = generic_hdmi_build_jack(codec, pin_idx);
2124 if (err < 0)
2125 return err;
2126
Takashi Iwaidcda5802012-10-12 17:24:51 +02002127 err = snd_hda_create_dig_out_ctls(codec,
2128 per_pin->pin_nid,
2129 per_pin->mux_nids[0],
2130 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002131 if (err < 0)
2132 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002133 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002134
2135 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002136 err = hdmi_create_eld_ctl(codec, pin_idx,
2137 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002138
2139 if (err < 0)
2140 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002141
Takashi Iwai82b1d732011-12-20 15:53:07 +01002142 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002143 }
2144
Takashi Iwaid45e6882012-07-31 11:36:00 +02002145 /* add channel maps */
2146 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002147 struct hda_pcm *pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002148 struct snd_pcm_chmap *chmap;
2149 struct snd_kcontrol *kctl;
2150 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002151
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002152 pcm = spec->pcm_rec[pin_idx];
2153 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002154 break;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002155 err = snd_pcm_add_chmap_ctls(pcm->pcm,
Takashi Iwaid45e6882012-07-31 11:36:00 +02002156 SNDRV_PCM_STREAM_PLAYBACK,
2157 NULL, 0, pin_idx, &chmap);
2158 if (err < 0)
2159 return err;
2160 /* override handlers */
2161 chmap->private_data = codec;
2162 kctl = chmap->kctl;
2163 for (i = 0; i < kctl->count; i++)
2164 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2165 kctl->info = hdmi_chmap_ctl_info;
2166 kctl->get = hdmi_chmap_ctl_get;
2167 kctl->put = hdmi_chmap_ctl_put;
2168 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2169 }
2170
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002171 return 0;
2172}
2173
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002174static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2175{
2176 struct hdmi_spec *spec = codec->spec;
2177 int pin_idx;
2178
2179 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002180 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002181
2182 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002183 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002184 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002185 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002186 }
2187 return 0;
2188}
2189
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002190static int generic_hdmi_init(struct hda_codec *codec)
2191{
2192 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002193 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002194
Stephen Warren384a48d2011-06-01 11:14:21 -06002195 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002196 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002197 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002198
2199 hdmi_init_pin(codec, pin_nid);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002200 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Henningsson20ce9022013-12-04 10:19:41 +08002201 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002202 }
2203 return 0;
2204}
2205
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002206static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2207{
2208 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2209 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002210}
2211
2212static void hdmi_array_free(struct hdmi_spec *spec)
2213{
2214 snd_array_free(&spec->pins);
2215 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002216}
2217
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002218static void generic_hdmi_free(struct hda_codec *codec)
2219{
2220 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002221 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002222
Takashi Iwai66032492015-12-01 16:49:35 +01002223 if (codec_has_acomp(codec))
David Henningsson25adc132015-08-19 10:48:58 +02002224 snd_hdac_i915_register_notifier(NULL);
2225
Stephen Warren384a48d2011-06-01 11:14:21 -06002226 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002227 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002228
Takashi Iwai2f35c632015-02-27 22:43:26 +01002229 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002230 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002231 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002232
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002233 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002234 kfree(spec);
2235}
2236
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002237#ifdef CONFIG_PM
2238static int generic_hdmi_resume(struct hda_codec *codec)
2239{
2240 struct hdmi_spec *spec = codec->spec;
2241 int pin_idx;
2242
Pierre Ossmana2833682014-06-18 21:48:09 +02002243 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002244 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002245
2246 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2247 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2248 hdmi_present_sense(per_pin, 1);
2249 }
2250 return 0;
2251}
2252#endif
2253
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002254static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002255 .init = generic_hdmi_init,
2256 .free = generic_hdmi_free,
2257 .build_pcms = generic_hdmi_build_pcms,
2258 .build_controls = generic_hdmi_build_controls,
2259 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002260#ifdef CONFIG_PM
2261 .resume = generic_hdmi_resume,
2262#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002263};
2264
Anssi Hannula307229d2013-10-24 21:10:34 +03002265static const struct hdmi_ops generic_standard_hdmi_ops = {
2266 .pin_get_eld = snd_hdmi_get_eld,
2267 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2268 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2269 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2270 .pin_hbr_setup = hdmi_pin_hbr_setup,
2271 .setup_stream = hdmi_setup_stream,
2272 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2273 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2274};
2275
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002276
2277static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2278 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002279{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002280 struct hdmi_spec *spec = codec->spec;
2281 hda_nid_t conns[4];
2282 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002283
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002284 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2285 if (nconns == spec->num_cvts &&
2286 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002287 return;
2288
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002289 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002290 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002291 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002292}
2293
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002294#define INTEL_VENDOR_NID 0x08
2295#define INTEL_GET_VENDOR_VERB 0xf81
2296#define INTEL_SET_VENDOR_VERB 0x781
2297#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2298#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2299
2300static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002301 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002302{
2303 unsigned int vendor_param;
2304
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002305 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2306 INTEL_GET_VENDOR_VERB, 0);
2307 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2308 return;
2309
2310 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2311 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2312 INTEL_SET_VENDOR_VERB, vendor_param);
2313 if (vendor_param == -1)
2314 return;
2315
Takashi Iwai17df3f52013-05-08 08:09:34 +02002316 if (update_tree)
2317 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002318}
2319
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002320static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2321{
2322 unsigned int vendor_param;
2323
2324 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2325 INTEL_GET_VENDOR_VERB, 0);
2326 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2327 return;
2328
2329 /* enable DP1.2 mode */
2330 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002331 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002332 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2333 INTEL_SET_VENDOR_VERB, vendor_param);
2334}
2335
Takashi Iwai17df3f52013-05-08 08:09:34 +02002336/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2337 * Otherwise you may get severe h/w communication errors.
2338 */
2339static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2340 unsigned int power_state)
2341{
2342 if (power_state == AC_PWRST_D0) {
2343 intel_haswell_enable_all_pins(codec, false);
2344 intel_haswell_fixup_enable_dp12(codec);
2345 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002346
Takashi Iwai17df3f52013-05-08 08:09:34 +02002347 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2348 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2349}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002350
David Henningssonf0675d42015-09-03 11:51:34 +02002351static void intel_pin_eld_notify(void *audio_ptr, int port)
David Henningsson25adc132015-08-19 10:48:58 +02002352{
2353 struct hda_codec *codec = audio_ptr;
2354 int pin_nid = port + 0x04;
2355
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002356 /* skip notification during system suspend (but not in runtime PM);
2357 * the state will be updated at resume
2358 */
2359 if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
2360 return;
Takashi Iwaieb399d32015-11-27 14:53:35 +01002361 /* ditto during suspend/resume process itself */
2362 if (atomic_read(&(codec)->core.in_pm))
2363 return;
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002364
David Henningsson25adc132015-08-19 10:48:58 +02002365 check_presence_and_report(codec, pin_nid);
2366}
2367
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002368static int patch_generic_hdmi(struct hda_codec *codec)
2369{
2370 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002371
2372 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2373 if (spec == NULL)
2374 return -ENOMEM;
2375
Anssi Hannula307229d2013-10-24 21:10:34 +03002376 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002377 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002378 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002379
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002380 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002381 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002382 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002383 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002384
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002385 /* For Valleyview/Cherryview, only the display codec is in the display
2386 * power well and can use link_power ops to request/release the power.
2387 * For Haswell/Broadwell, the controller is also in the power well and
2388 * can cover the codec power request, and so need not set this flag.
2389 * For previous platforms, there is no such power well feature.
2390 */
Lu, Hanff9d8852015-11-19 23:25:13 +08002391 if (is_valleyview_plus(codec) || is_skylake(codec) ||
2392 is_broxton(codec))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002393 codec->core.link_power_control = 1;
2394
Takashi Iwai66032492015-12-01 16:49:35 +01002395 if (codec_has_acomp(codec)) {
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002396 codec->depop_delay = 0;
David Henningsson25adc132015-08-19 10:48:58 +02002397 spec->i915_audio_ops.audio_ptr = codec;
2398 spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
2399 snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
2400 }
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002401
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002402 if (hdmi_parse_codec(codec) < 0) {
2403 codec->spec = NULL;
2404 kfree(spec);
2405 return -EINVAL;
2406 }
2407 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002408 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002409 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002410 codec->dp_mst = true;
2411 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002412
Lu, Han2377c3c2015-06-09 16:50:38 +08002413 /* Enable runtime pm for HDMI audio codec of HSW/BDW/SKL/BYT/BSW */
2414 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2415 codec->auto_runtime_pm = 1;
2416
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002417 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002418
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002419 init_channel_allocations();
2420
2421 return 0;
2422}
2423
2424/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002425 * Shared non-generic implementations
2426 */
2427
2428static int simple_playback_build_pcms(struct hda_codec *codec)
2429{
2430 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002431 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002432 unsigned int chans;
2433 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002434 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002435
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002436 per_cvt = get_cvt(spec, 0);
2437 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002438 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002439
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002440 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002441 if (!info)
2442 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002443 spec->pcm_rec[0] = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002444 info->pcm_type = HDA_PCM_TYPE_HDMI;
2445 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2446 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002447 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002448 if (pstr->channels_max <= 2 && chans && chans <= 16)
2449 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002450
2451 return 0;
2452}
2453
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002454/* unsolicited event for jack sensing */
2455static void simple_hdmi_unsol_event(struct hda_codec *codec,
2456 unsigned int res)
2457{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002458 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002459 snd_hda_jack_report_sync(codec);
2460}
2461
2462/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2463 * as long as spec->pins[] is set correctly
2464 */
2465#define simple_hdmi_build_jack generic_hdmi_build_jack
2466
Stephen Warren3aaf8982011-06-01 11:14:19 -06002467static int simple_playback_build_controls(struct hda_codec *codec)
2468{
2469 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002470 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002471 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002472
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002473 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002474 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2475 per_cvt->cvt_nid,
2476 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002477 if (err < 0)
2478 return err;
2479 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002480}
2481
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002482static int simple_playback_init(struct hda_codec *codec)
2483{
2484 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002485 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2486 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002487
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002488 snd_hda_codec_write(codec, pin, 0,
2489 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2490 /* some codecs require to unmute the pin */
2491 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2492 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2493 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002494 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002495 return 0;
2496}
2497
Stephen Warren3aaf8982011-06-01 11:14:19 -06002498static void simple_playback_free(struct hda_codec *codec)
2499{
2500 struct hdmi_spec *spec = codec->spec;
2501
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002502 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002503 kfree(spec);
2504}
2505
2506/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002507 * Nvidia specific implementations
2508 */
2509
2510#define Nv_VERB_SET_Channel_Allocation 0xF79
2511#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2512#define Nv_VERB_SET_Audio_Protection_On 0xF98
2513#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2514
2515#define nvhdmi_master_con_nid_7x 0x04
2516#define nvhdmi_master_pin_nid_7x 0x05
2517
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002518static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002519 /*front, rear, clfe, rear_surr */
2520 0x6, 0x8, 0xa, 0xc,
2521};
2522
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002523static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2524 /* set audio protect on */
2525 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2526 /* enable digital output on pin widget */
2527 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2528 {} /* terminator */
2529};
2530
2531static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002532 /* set audio protect on */
2533 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2534 /* enable digital output on pin widget */
2535 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2536 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2537 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2538 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2539 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2540 {} /* terminator */
2541};
2542
2543#ifdef LIMITED_RATE_FMT_SUPPORT
2544/* support only the safe format and rate */
2545#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2546#define SUPPORTED_MAXBPS 16
2547#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2548#else
2549/* support all rates and formats */
2550#define SUPPORTED_RATES \
2551 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2552 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2553 SNDRV_PCM_RATE_192000)
2554#define SUPPORTED_MAXBPS 24
2555#define SUPPORTED_FORMATS \
2556 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2557#endif
2558
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002559static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002560{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002561 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2562 return 0;
2563}
2564
2565static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2566{
2567 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002568 return 0;
2569}
2570
Nitin Daga393004b2011-01-10 21:49:31 +05302571static unsigned int channels_2_6_8[] = {
2572 2, 6, 8
2573};
2574
2575static unsigned int channels_2_8[] = {
2576 2, 8
2577};
2578
2579static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2580 .count = ARRAY_SIZE(channels_2_6_8),
2581 .list = channels_2_6_8,
2582 .mask = 0,
2583};
2584
2585static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2586 .count = ARRAY_SIZE(channels_2_8),
2587 .list = channels_2_8,
2588 .mask = 0,
2589};
2590
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002591static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2592 struct hda_codec *codec,
2593 struct snd_pcm_substream *substream)
2594{
2595 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302596 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2597
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002598 switch (codec->preset->vendor_id) {
Nitin Daga393004b2011-01-10 21:49:31 +05302599 case 0x10de0002:
2600 case 0x10de0003:
2601 case 0x10de0005:
2602 case 0x10de0006:
2603 hw_constraints_channels = &hw_constraints_2_8_channels;
2604 break;
2605 case 0x10de0007:
2606 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2607 break;
2608 default:
2609 break;
2610 }
2611
2612 if (hw_constraints_channels != NULL) {
2613 snd_pcm_hw_constraint_list(substream->runtime, 0,
2614 SNDRV_PCM_HW_PARAM_CHANNELS,
2615 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002616 } else {
2617 snd_pcm_hw_constraint_step(substream->runtime, 0,
2618 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302619 }
2620
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002621 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2622}
2623
2624static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2625 struct hda_codec *codec,
2626 struct snd_pcm_substream *substream)
2627{
2628 struct hdmi_spec *spec = codec->spec;
2629 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2630}
2631
2632static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2633 struct hda_codec *codec,
2634 unsigned int stream_tag,
2635 unsigned int format,
2636 struct snd_pcm_substream *substream)
2637{
2638 struct hdmi_spec *spec = codec->spec;
2639 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2640 stream_tag, format, substream);
2641}
2642
Takashi Iwaid0b12522012-06-15 14:34:42 +02002643static const struct hda_pcm_stream simple_pcm_playback = {
2644 .substreams = 1,
2645 .channels_min = 2,
2646 .channels_max = 2,
2647 .ops = {
2648 .open = simple_playback_pcm_open,
2649 .close = simple_playback_pcm_close,
2650 .prepare = simple_playback_pcm_prepare
2651 },
2652};
2653
2654static const struct hda_codec_ops simple_hdmi_patch_ops = {
2655 .build_controls = simple_playback_build_controls,
2656 .build_pcms = simple_playback_build_pcms,
2657 .init = simple_playback_init,
2658 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002659 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002660};
2661
2662static int patch_simple_hdmi(struct hda_codec *codec,
2663 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2664{
2665 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002666 struct hdmi_spec_per_cvt *per_cvt;
2667 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002668
2669 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2670 if (!spec)
2671 return -ENOMEM;
2672
2673 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002674 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002675
2676 spec->multiout.num_dacs = 0; /* no analog */
2677 spec->multiout.max_channels = 2;
2678 spec->multiout.dig_out_nid = cvt_nid;
2679 spec->num_cvts = 1;
2680 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002681 per_pin = snd_array_new(&spec->pins);
2682 per_cvt = snd_array_new(&spec->cvts);
2683 if (!per_pin || !per_cvt) {
2684 simple_playback_free(codec);
2685 return -ENOMEM;
2686 }
2687 per_cvt->cvt_nid = cvt_nid;
2688 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002689 spec->pcm_playback = simple_pcm_playback;
2690
2691 codec->patch_ops = simple_hdmi_patch_ops;
2692
2693 return 0;
2694}
2695
Aaron Plattner1f348522011-04-06 17:19:04 -07002696static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2697 int channels)
2698{
2699 unsigned int chanmask;
2700 int chan = channels ? (channels - 1) : 1;
2701
2702 switch (channels) {
2703 default:
2704 case 0:
2705 case 2:
2706 chanmask = 0x00;
2707 break;
2708 case 4:
2709 chanmask = 0x08;
2710 break;
2711 case 6:
2712 chanmask = 0x0b;
2713 break;
2714 case 8:
2715 chanmask = 0x13;
2716 break;
2717 }
2718
2719 /* Set the audio infoframe channel allocation and checksum fields. The
2720 * channel count is computed implicitly by the hardware. */
2721 snd_hda_codec_write(codec, 0x1, 0,
2722 Nv_VERB_SET_Channel_Allocation, chanmask);
2723
2724 snd_hda_codec_write(codec, 0x1, 0,
2725 Nv_VERB_SET_Info_Frame_Checksum,
2726 (0x71 - chan - chanmask));
2727}
2728
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002729static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2730 struct hda_codec *codec,
2731 struct snd_pcm_substream *substream)
2732{
2733 struct hdmi_spec *spec = codec->spec;
2734 int i;
2735
2736 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2737 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2738 for (i = 0; i < 4; i++) {
2739 /* set the stream id */
2740 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2741 AC_VERB_SET_CHANNEL_STREAMID, 0);
2742 /* set the stream format */
2743 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2744 AC_VERB_SET_STREAM_FORMAT, 0);
2745 }
2746
Aaron Plattner1f348522011-04-06 17:19:04 -07002747 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2748 * streams are disabled. */
2749 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2750
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002751 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2752}
2753
2754static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2755 struct hda_codec *codec,
2756 unsigned int stream_tag,
2757 unsigned int format,
2758 struct snd_pcm_substream *substream)
2759{
2760 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002761 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002762 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002763 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002764 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002765 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002766
2767 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002768 per_cvt = get_cvt(spec, 0);
2769 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002770
2771 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002772
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002773 dataDCC2 = 0x2;
2774
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002775 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002776 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002777 snd_hda_codec_write(codec,
2778 nvhdmi_master_con_nid_7x,
2779 0,
2780 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002781 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002782
2783 /* set the stream id */
2784 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2785 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2786
2787 /* set the stream format */
2788 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2789 AC_VERB_SET_STREAM_FORMAT, format);
2790
2791 /* turn on again (if needed) */
2792 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06002793 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002794 snd_hda_codec_write(codec,
2795 nvhdmi_master_con_nid_7x,
2796 0,
2797 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002798 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002799 snd_hda_codec_write(codec,
2800 nvhdmi_master_con_nid_7x,
2801 0,
2802 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2803 }
2804
2805 for (i = 0; i < 4; i++) {
2806 if (chs == 2)
2807 channel_id = 0;
2808 else
2809 channel_id = i * 2;
2810
2811 /* turn off SPDIF once;
2812 *otherwise the IEC958 bits won't be updated
2813 */
2814 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002815 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002816 snd_hda_codec_write(codec,
2817 nvhdmi_con_nids_7x[i],
2818 0,
2819 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002820 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002821 /* set the stream id */
2822 snd_hda_codec_write(codec,
2823 nvhdmi_con_nids_7x[i],
2824 0,
2825 AC_VERB_SET_CHANNEL_STREAMID,
2826 (stream_tag << 4) | channel_id);
2827 /* set the stream format */
2828 snd_hda_codec_write(codec,
2829 nvhdmi_con_nids_7x[i],
2830 0,
2831 AC_VERB_SET_STREAM_FORMAT,
2832 format);
2833 /* turn on again (if needed) */
2834 /* enable and set the channel status audio/data flag */
2835 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002836 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002837 snd_hda_codec_write(codec,
2838 nvhdmi_con_nids_7x[i],
2839 0,
2840 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002841 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002842 snd_hda_codec_write(codec,
2843 nvhdmi_con_nids_7x[i],
2844 0,
2845 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2846 }
2847 }
2848
Aaron Plattner1f348522011-04-06 17:19:04 -07002849 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002850
2851 mutex_unlock(&codec->spdif_mutex);
2852 return 0;
2853}
2854
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002855static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002856 .substreams = 1,
2857 .channels_min = 2,
2858 .channels_max = 8,
2859 .nid = nvhdmi_master_con_nid_7x,
2860 .rates = SUPPORTED_RATES,
2861 .maxbps = SUPPORTED_MAXBPS,
2862 .formats = SUPPORTED_FORMATS,
2863 .ops = {
2864 .open = simple_playback_pcm_open,
2865 .close = nvhdmi_8ch_7x_pcm_close,
2866 .prepare = nvhdmi_8ch_7x_pcm_prepare
2867 },
2868};
2869
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002870static int patch_nvhdmi_2ch(struct hda_codec *codec)
2871{
2872 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002873 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2874 nvhdmi_master_pin_nid_7x);
2875 if (err < 0)
2876 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002877
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002878 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002879 /* override the PCM rates, etc, as the codec doesn't give full list */
2880 spec = codec->spec;
2881 spec->pcm_playback.rates = SUPPORTED_RATES;
2882 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2883 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002884 return 0;
2885}
2886
Takashi Iwai53775b02012-08-01 12:17:41 +02002887static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2888{
2889 struct hdmi_spec *spec = codec->spec;
2890 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002891 if (!err) {
2892 struct hda_pcm *info = get_pcm_rec(spec, 0);
2893 info->own_chmap = true;
2894 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002895 return err;
2896}
2897
2898static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2899{
2900 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002901 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002902 struct snd_pcm_chmap *chmap;
2903 int err;
2904
2905 err = simple_playback_build_controls(codec);
2906 if (err < 0)
2907 return err;
2908
2909 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002910 info = get_pcm_rec(spec, 0);
2911 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002912 SNDRV_PCM_STREAM_PLAYBACK,
2913 snd_pcm_alt_chmaps, 8, 0, &chmap);
2914 if (err < 0)
2915 return err;
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002916 switch (codec->preset->vendor_id) {
Takashi Iwai53775b02012-08-01 12:17:41 +02002917 case 0x10de0002:
2918 case 0x10de0003:
2919 case 0x10de0005:
2920 case 0x10de0006:
2921 chmap->channel_mask = (1U << 2) | (1U << 8);
2922 break;
2923 case 0x10de0007:
2924 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2925 }
2926 return 0;
2927}
2928
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002929static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2930{
2931 struct hdmi_spec *spec;
2932 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002933 if (err < 0)
2934 return err;
2935 spec = codec->spec;
2936 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002937 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002938 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002939 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2940 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002941
2942 /* Initialize the audio infoframe channel mask and checksum to something
2943 * valid */
2944 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2945
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002946 return 0;
2947}
2948
2949/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002950 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2951 * - 0x10de0015
2952 * - 0x10de0040
2953 */
2954static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2955 int channels)
2956{
2957 if (cap->ca_index == 0x00 && channels == 2)
2958 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2959
2960 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2961}
2962
2963static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2964{
2965 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2966 return -EINVAL;
2967
2968 return 0;
2969}
2970
2971static int patch_nvhdmi(struct hda_codec *codec)
2972{
2973 struct hdmi_spec *spec;
2974 int err;
2975
2976 err = patch_generic_hdmi(codec);
2977 if (err)
2978 return err;
2979
2980 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002981 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002982
2983 spec->ops.chmap_cea_alloc_validate_get_type =
2984 nvhdmi_chmap_cea_alloc_validate_get_type;
2985 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2986
2987 return 0;
2988}
2989
2990/*
Thierry Reding26e9a962015-05-05 14:56:20 +02002991 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
2992 * accessed using vendor-defined verbs. These registers can be used for
2993 * interoperability between the HDA and HDMI drivers.
2994 */
2995
2996/* Audio Function Group node */
2997#define NVIDIA_AFG_NID 0x01
2998
2999/*
3000 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
3001 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
3002 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
3003 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
3004 * additional bit (at position 30) to signal the validity of the format.
3005 *
3006 * | 31 | 30 | 29 16 | 15 0 |
3007 * +---------+-------+--------+--------+
3008 * | TRIGGER | VALID | UNUSED | FORMAT |
3009 * +-----------------------------------|
3010 *
3011 * Note that for the trigger bit to take effect it needs to change value
3012 * (i.e. it needs to be toggled).
3013 */
3014#define NVIDIA_GET_SCRATCH0 0xfa6
3015#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3016#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3017#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3018#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3019#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3020#define NVIDIA_SCRATCH_VALID (1 << 6)
3021
3022#define NVIDIA_GET_SCRATCH1 0xfab
3023#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3024#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3025#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3026#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3027
3028/*
3029 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3030 * the format is invalidated so that the HDMI codec can be disabled.
3031 */
3032static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
3033{
3034 unsigned int value;
3035
3036 /* bits [31:30] contain the trigger and valid bits */
3037 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
3038 NVIDIA_GET_SCRATCH0, 0);
3039 value = (value >> 24) & 0xff;
3040
3041 /* bits [15:0] are used to store the HDA format */
3042 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3043 NVIDIA_SET_SCRATCH0_BYTE0,
3044 (format >> 0) & 0xff);
3045 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3046 NVIDIA_SET_SCRATCH0_BYTE1,
3047 (format >> 8) & 0xff);
3048
3049 /* bits [16:24] are unused */
3050 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3051 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3052
3053 /*
3054 * Bit 30 signals that the data is valid and hence that HDMI audio can
3055 * be enabled.
3056 */
3057 if (format == 0)
3058 value &= ~NVIDIA_SCRATCH_VALID;
3059 else
3060 value |= NVIDIA_SCRATCH_VALID;
3061
3062 /*
3063 * Whenever the trigger bit is toggled, an interrupt is raised in the
3064 * HDMI codec. The HDMI driver will use that as trigger to update its
3065 * configuration.
3066 */
3067 value ^= NVIDIA_SCRATCH_TRIGGER;
3068
3069 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3070 NVIDIA_SET_SCRATCH0_BYTE3, value);
3071}
3072
3073static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3074 struct hda_codec *codec,
3075 unsigned int stream_tag,
3076 unsigned int format,
3077 struct snd_pcm_substream *substream)
3078{
3079 int err;
3080
3081 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3082 format, substream);
3083 if (err < 0)
3084 return err;
3085
3086 /* notify the HDMI codec of the format change */
3087 tegra_hdmi_set_format(codec, format);
3088
3089 return 0;
3090}
3091
3092static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3093 struct hda_codec *codec,
3094 struct snd_pcm_substream *substream)
3095{
3096 /* invalidate the format in the HDMI codec */
3097 tegra_hdmi_set_format(codec, 0);
3098
3099 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3100}
3101
3102static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3103{
3104 struct hdmi_spec *spec = codec->spec;
3105 unsigned int i;
3106
3107 for (i = 0; i < spec->num_pins; i++) {
3108 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3109
3110 if (pcm->pcm_type == type)
3111 return pcm;
3112 }
3113
3114 return NULL;
3115}
3116
3117static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3118{
3119 struct hda_pcm_stream *stream;
3120 struct hda_pcm *pcm;
3121 int err;
3122
3123 err = generic_hdmi_build_pcms(codec);
3124 if (err < 0)
3125 return err;
3126
3127 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3128 if (!pcm)
3129 return -ENODEV;
3130
3131 /*
3132 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3133 * codec about format changes.
3134 */
3135 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3136 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3137 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3138
3139 return 0;
3140}
3141
3142static int patch_tegra_hdmi(struct hda_codec *codec)
3143{
3144 int err;
3145
3146 err = patch_generic_hdmi(codec);
3147 if (err)
3148 return err;
3149
3150 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3151
3152 return 0;
3153}
3154
3155/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003156 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003157 */
3158
Anssi Hannula5a6135842013-10-24 21:10:35 +03003159#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003160 ((codec)->core.vendor_id == 0x1002aa01 && \
3161 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003162#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003163
Anssi Hannula5a6135842013-10-24 21:10:35 +03003164/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3165#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3166#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3167#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3168#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3169#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3170#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003171#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003172#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3173#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3174#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3175#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3176#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3177#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3178#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3179#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3180#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3181#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3182#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003183#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003184#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3185#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3186#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3187#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3188#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3189
Anssi Hannula84d69e72013-10-24 21:10:38 +03003190/* AMD specific HDA cvt verbs */
3191#define ATI_VERB_SET_RAMP_RATE 0x770
3192#define ATI_VERB_GET_RAMP_RATE 0xf70
3193
Anssi Hannula5a6135842013-10-24 21:10:35 +03003194#define ATI_OUT_ENABLE 0x1
3195
3196#define ATI_MULTICHANNEL_MODE_PAIRED 0
3197#define ATI_MULTICHANNEL_MODE_SINGLE 1
3198
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003199#define ATI_HBR_CAPABLE 0x01
3200#define ATI_HBR_ENABLE 0x10
3201
Anssi Hannula89250f82013-10-24 21:10:36 +03003202static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3203 unsigned char *buf, int *eld_size)
3204{
3205 /* call hda_eld.c ATI/AMD-specific function */
3206 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3207 is_amdhdmi_rev3_or_later(codec));
3208}
3209
Anssi Hannula5a6135842013-10-24 21:10:35 +03003210static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3211 int active_channels, int conn_type)
3212{
3213 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3214}
3215
3216static int atihdmi_paired_swap_fc_lfe(int pos)
3217{
3218 /*
3219 * ATI/AMD have automatic FC/LFE swap built-in
3220 * when in pairwise mapping mode.
3221 */
3222
3223 switch (pos) {
3224 /* see channel_allocations[].speakers[] */
3225 case 2: return 3;
3226 case 3: return 2;
3227 default: break;
3228 }
3229
3230 return pos;
3231}
3232
3233static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3234{
3235 struct cea_channel_speaker_allocation *cap;
3236 int i, j;
3237
3238 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3239
3240 cap = &channel_allocations[get_channel_allocation_order(ca)];
3241 for (i = 0; i < chs; ++i) {
3242 int mask = to_spk_mask(map[i]);
3243 bool ok = false;
3244 bool companion_ok = false;
3245
3246 if (!mask)
3247 continue;
3248
3249 for (j = 0 + i % 2; j < 8; j += 2) {
3250 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3251 if (cap->speakers[chan_idx] == mask) {
3252 /* channel is in a supported position */
3253 ok = true;
3254
3255 if (i % 2 == 0 && i + 1 < chs) {
3256 /* even channel, check the odd companion */
3257 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3258 int comp_mask_req = to_spk_mask(map[i+1]);
3259 int comp_mask_act = cap->speakers[comp_chan_idx];
3260
3261 if (comp_mask_req == comp_mask_act)
3262 companion_ok = true;
3263 else
3264 return -EINVAL;
3265 }
3266 break;
3267 }
3268 }
3269
3270 if (!ok)
3271 return -EINVAL;
3272
3273 if (companion_ok)
3274 i++; /* companion channel already checked */
3275 }
3276
3277 return 0;
3278}
3279
3280static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3281 int hdmi_slot, int stream_channel)
3282{
3283 int verb;
3284 int ati_channel_setup = 0;
3285
3286 if (hdmi_slot > 7)
3287 return -EINVAL;
3288
3289 if (!has_amd_full_remap_support(codec)) {
3290 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3291
3292 /* In case this is an odd slot but without stream channel, do not
3293 * disable the slot since the corresponding even slot could have a
3294 * channel. In case neither have a channel, the slot pair will be
3295 * disabled when this function is called for the even slot. */
3296 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3297 return 0;
3298
3299 hdmi_slot -= hdmi_slot % 2;
3300
3301 if (stream_channel != 0xf)
3302 stream_channel -= stream_channel % 2;
3303 }
3304
3305 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3306
3307 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3308
3309 if (stream_channel != 0xf)
3310 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3311
3312 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3313}
3314
3315static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3316 int asp_slot)
3317{
3318 bool was_odd = false;
3319 int ati_asp_slot = asp_slot;
3320 int verb;
3321 int ati_channel_setup;
3322
3323 if (asp_slot > 7)
3324 return -EINVAL;
3325
3326 if (!has_amd_full_remap_support(codec)) {
3327 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3328 if (ati_asp_slot % 2 != 0) {
3329 ati_asp_slot -= 1;
3330 was_odd = true;
3331 }
3332 }
3333
3334 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3335
3336 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3337
3338 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3339 return 0xf;
3340
3341 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3342}
3343
3344static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3345 int channels)
3346{
3347 int c;
3348
3349 /*
3350 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3351 * we need to take that into account (a single channel may take 2
3352 * channel slots if we need to carry a silent channel next to it).
3353 * On Rev3+ AMD codecs this function is not used.
3354 */
3355 int chanpairs = 0;
3356
3357 /* We only produce even-numbered channel count TLVs */
3358 if ((channels % 2) != 0)
3359 return -1;
3360
3361 for (c = 0; c < 7; c += 2) {
3362 if (cap->speakers[c] || cap->speakers[c+1])
3363 chanpairs++;
3364 }
3365
3366 if (chanpairs * 2 != channels)
3367 return -1;
3368
3369 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3370}
3371
3372static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3373 unsigned int *chmap, int channels)
3374{
3375 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3376 int count = 0;
3377 int c;
3378
3379 for (c = 7; c >= 0; c--) {
3380 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3381 int spk = cap->speakers[chan];
3382 if (!spk) {
3383 /* add N/A channel if the companion channel is occupied */
3384 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3385 chmap[count++] = SNDRV_CHMAP_NA;
3386
3387 continue;
3388 }
3389
3390 chmap[count++] = spk_to_chmap(spk);
3391 }
3392
3393 WARN_ON(count != channels);
3394}
3395
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003396static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3397 bool hbr)
3398{
3399 int hbr_ctl, hbr_ctl_new;
3400
3401 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003402 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003403 if (hbr)
3404 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3405 else
3406 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3407
Takashi Iwai4e76a882014-02-25 12:21:03 +01003408 codec_dbg(codec,
3409 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003410 pin_nid,
3411 hbr_ctl == hbr_ctl_new ? "" : "new-",
3412 hbr_ctl_new);
3413
3414 if (hbr_ctl != hbr_ctl_new)
3415 snd_hda_codec_write(codec, pin_nid, 0,
3416 ATI_VERB_SET_HBR_CONTROL,
3417 hbr_ctl_new);
3418
3419 } else if (hbr)
3420 return -EINVAL;
3421
3422 return 0;
3423}
3424
Anssi Hannula84d69e72013-10-24 21:10:38 +03003425static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3426 hda_nid_t pin_nid, u32 stream_tag, int format)
3427{
3428
3429 if (is_amdhdmi_rev3_or_later(codec)) {
3430 int ramp_rate = 180; /* default as per AMD spec */
3431 /* disable ramp-up/down for non-pcm as per AMD spec */
3432 if (format & AC_FMT_TYPE_NON_PCM)
3433 ramp_rate = 0;
3434
3435 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3436 }
3437
3438 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3439}
3440
3441
Anssi Hannula5a6135842013-10-24 21:10:35 +03003442static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003443{
3444 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003445 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003446
Anssi Hannula5a6135842013-10-24 21:10:35 +03003447 err = generic_hdmi_init(codec);
3448
3449 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003450 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003451
3452 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3453 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3454
3455 /* make sure downmix information in infoframe is zero */
3456 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3457
3458 /* enable channel-wise remap mode if supported */
3459 if (has_amd_full_remap_support(codec))
3460 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3461 ATI_VERB_SET_MULTICHANNEL_MODE,
3462 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003463 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003464
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003465 return 0;
3466}
3467
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003468static int patch_atihdmi(struct hda_codec *codec)
3469{
3470 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003471 struct hdmi_spec_per_cvt *per_cvt;
3472 int err, cvt_idx;
3473
3474 err = patch_generic_hdmi(codec);
3475
3476 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003477 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003478
3479 codec->patch_ops.init = atihdmi_init;
3480
Takashi Iwaid0b12522012-06-15 14:34:42 +02003481 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003482
Anssi Hannula89250f82013-10-24 21:10:36 +03003483 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003484 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3485 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3486 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003487 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003488 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003489
3490 if (!has_amd_full_remap_support(codec)) {
3491 /* override to ATI/AMD-specific versions with pairwise mapping */
3492 spec->ops.chmap_cea_alloc_validate_get_type =
3493 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3494 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3495 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3496 }
3497
3498 /* ATI/AMD converters do not advertise all of their capabilities */
3499 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3500 per_cvt = get_cvt(spec, cvt_idx);
3501 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3502 per_cvt->rates |= SUPPORTED_RATES;
3503 per_cvt->formats |= SUPPORTED_FORMATS;
3504 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3505 }
3506
3507 spec->channels_max = max(spec->channels_max, 8u);
3508
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003509 return 0;
3510}
3511
Annie Liu3de5ff82012-06-08 19:18:42 +08003512/* VIA HDMI Implementation */
3513#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3514#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3515
Annie Liu3de5ff82012-06-08 19:18:42 +08003516static int patch_via_hdmi(struct hda_codec *codec)
3517{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003518 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003519}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003520
3521/*
3522 * patch entries
3523 */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003524static const struct hda_device_id snd_hda_id_hdmi[] = {
3525HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
3526HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
3527HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
3528HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
3529HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
3530HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
3531HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
3532HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3533HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3534HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3535HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3536HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
3537HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi),
3538HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi),
3539HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi),
3540HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi),
3541HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi),
3542HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi),
3543HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi),
3544HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi),
3545HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi),
3546HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi),
3547HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi),
Richard Samsonc8900a02011-03-03 12:46:13 +01003548/* 17 is known to be absent */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003549HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi),
3550HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi),
3551HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi),
3552HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi),
3553HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi),
3554HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
3555HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
3556HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
3557HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
3558HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
3559HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
3560HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
3561HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
3562HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
3563HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
3564HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
3565HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
3566HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
3567HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
3568HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
3569HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
3570HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
3571HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
3572HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
3573HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
3574HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
3575HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_generic_hdmi),
3576HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
3577HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
3578HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
3579HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_generic_hdmi),
3580HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_generic_hdmi),
3581HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_generic_hdmi),
3582HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_generic_hdmi),
3583HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_generic_hdmi),
3584HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_generic_hdmi),
3585HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_generic_hdmi),
3586HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
3587HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_generic_hdmi),
3588HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_generic_hdmi),
3589HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003590/* special ID for generic HDMI */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003591HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003592{} /* terminator */
3593};
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003594MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003595
3596MODULE_LICENSE("GPL");
3597MODULE_DESCRIPTION("HDMI HD-audio codec");
3598MODULE_ALIAS("snd-hda-codec-intelhdmi");
3599MODULE_ALIAS("snd-hda-codec-nvhdmi");
3600MODULE_ALIAS("snd-hda-codec-atihdmi");
3601
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003602static struct hda_codec_driver hdmi_driver = {
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003603 .id = snd_hda_id_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003604};
3605
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003606module_hda_codec_driver(hdmi_driver);