blob: 207f68fbe3d3c3c01d9b842f06c377a891962a14 [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
32#include "ixgbe.h"
33#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000034#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000035
36#define IXGBE_82599_MAX_TX_QUEUES 128
37#define IXGBE_82599_MAX_RX_QUEUES 128
38#define IXGBE_82599_RAR_ENTRIES 128
39#define IXGBE_82599_MC_TBL_SIZE 128
40#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000041#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000042
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000043static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
44static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
47 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000048 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000049static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
50 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000051 bool autoneg_wait_to_complete);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000052static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
53 bool autoneg_wait_to_complete);
54static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000055 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000056 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
58 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000060static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000061static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
62 u8 dev_addr, u8 *data);
63static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
64 u8 dev_addr, u8 data);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000065
Don Skidmore0b2679d2013-02-21 03:00:04 +000066static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
67{
68 u32 fwsm, manc, factps;
69
70 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
71 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
72 return false;
73
74 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
75 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
76 return false;
77
78 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
79 if (factps & IXGBE_FACTPS_MNGCG)
80 return false;
81
82 return true;
83}
84
Don Skidmore7b25cdb2009-08-25 04:47:32 +000085static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000086{
87 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000088
Don Skidmore0b2679d2013-02-21 03:00:04 +000089 /* enable the laser control functions for SFP+ fiber
90 * and MNG not enabled
91 */
92 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
93 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000094 mac->ops.disable_tx_laser =
95 &ixgbe_disable_tx_laser_multispeed_fiber;
96 mac->ops.enable_tx_laser =
97 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000098 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000099 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000100 mac->ops.disable_tx_laser = NULL;
101 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000102 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000103 }
104
105 if (hw->phy.multispeed_fiber) {
106 /* Set up dual speed SFP+ support */
107 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
108 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000109 if ((mac->ops.get_media_type(hw) ==
110 ixgbe_media_type_backplane) &&
111 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000112 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
113 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000114 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
115 else
116 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000117 }
118}
119
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000120static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121{
122 s32 ret_val = 0;
123 u16 list_offset, data_offset, data_value;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000124 bool got_lock = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000125
126 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
127 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000128
129 hw->phy.ops.reset = NULL;
130
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000131 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
132 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000133 if (ret_val != 0)
134 goto setup_sfp_out;
135
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000136 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000137 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
138 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000139 if (ret_val != 0) {
140 ret_val = IXGBE_ERR_SWFW_SYNC;
141 goto setup_sfp_out;
142 }
143
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000144 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
145 while (data_value != 0xffff) {
146 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
147 IXGBE_WRITE_FLUSH(hw);
148 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
149 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000150
151 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000152 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000153 /*
154 * Delay obtaining semaphore again to allow FW access,
155 * semaphore_delay is in ms usleep_range needs us.
156 */
157 usleep_range(hw->eeprom.semaphore_delay * 1000,
158 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000159
Don Skidmored7bbcd32012-10-24 06:19:01 +0000160 /* Need SW/FW semaphore around AUTOC writes if LESM on,
161 * likewise reset_pipeline requires lock as it also writes
162 * AUTOC.
163 */
164 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
165 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
166 IXGBE_GSSR_MAC_CSR_SM);
167 if (ret_val)
168 goto setup_sfp_out;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000169
Don Skidmored7bbcd32012-10-24 06:19:01 +0000170 got_lock = true;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000171 }
Don Skidmored7bbcd32012-10-24 06:19:01 +0000172
173 /* Restart DSP and set SFI mode */
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000174 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, ((hw->mac.orig_autoc) |
175 IXGBE_AUTOC_LMS_10G_SERIAL));
176 hw->mac.cached_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000177 ret_val = ixgbe_reset_pipeline_82599(hw);
178
179 if (got_lock) {
180 hw->mac.ops.release_swfw_sync(hw,
181 IXGBE_GSSR_MAC_CSR_SM);
182 got_lock = false;
183 }
184
185 if (ret_val) {
186 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000187 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
188 goto setup_sfp_out;
189 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000190 }
191
192setup_sfp_out:
193 return ret_val;
194}
195
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000196static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
197{
198 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000199
200 ixgbe_init_mac_link_ops_82599(hw);
201
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000202 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
203 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
204 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
205 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
206 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000207 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000208
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000209 return 0;
210}
211
212/**
213 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
214 * @hw: pointer to hardware structure
215 *
216 * Initialize any function pointers that were not able to be
217 * set during get_invariants because the PHY/SFP type was
218 * not known. Perform the SFP init if necessary.
219 *
220 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000221static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000222{
223 struct ixgbe_mac_info *mac = &hw->mac;
224 struct ixgbe_phy_info *phy = &hw->phy;
225 s32 ret_val = 0;
Don Skidmore8f583322013-07-27 06:25:38 +0000226 u32 esdp;
227
228 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
229 /* Store flag indicating I2C bus access control unit. */
230 hw->phy.qsfp_shared_i2c_bus = true;
231
232 /* Initialize access to QSFP+ I2C bus */
233 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
234 esdp |= IXGBE_ESDP_SDP0_DIR;
235 esdp &= ~IXGBE_ESDP_SDP1_DIR;
236 esdp &= ~IXGBE_ESDP_SDP0;
237 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
238 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
239 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
240 IXGBE_WRITE_FLUSH(hw);
241
242 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
243 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
244 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000245
246 /* Identify the PHY or SFP module */
247 ret_val = phy->ops.identify(hw);
248
249 /* Setup function pointers based on detected SFP module and speeds */
250 ixgbe_init_mac_link_ops_82599(hw);
251
252 /* If copper media, overwrite with copper function pointers */
253 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
254 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000255 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800256 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000257 }
258
259 /* Set necessary function pointers based on phy type */
260 switch (hw->phy.type) {
261 case ixgbe_phy_tn:
262 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000263 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000264 phy->ops.get_firmware_version =
265 &ixgbe_get_phy_firmware_version_tnx;
266 break;
267 default:
268 break;
269 }
270
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000271 return ret_val;
272}
273
274/**
275 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
276 * @hw: pointer to hardware structure
277 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000278 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000279 *
280 * Determines the link capabilities by reading the AUTOC register.
281 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000282static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
283 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000284 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000285{
286 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000287 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000288
Don Skidmorecb836a92010-06-29 18:30:59 +0000289 /* Determine 1G link capabilities off of SFP+ type */
290 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000291 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000292 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
293 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000294 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
295 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000296 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000297 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000298 goto out;
299 }
300
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000301 /*
302 * Determine link capabilities based on the stored value of AUTOC,
303 * which represents EEPROM defaults. If AUTOC value has not been
304 * stored, use the current register value.
305 */
306 if (hw->mac.orig_link_settings_stored)
307 autoc = hw->mac.orig_autoc;
308 else
309 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
310
311 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000312 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
313 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000314 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000315 break;
316
317 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
318 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000319 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000320 break;
321
322 case IXGBE_AUTOC_LMS_1G_AN:
323 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000324 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000325 break;
326
327 case IXGBE_AUTOC_LMS_10G_SERIAL:
328 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000329 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000330 break;
331
332 case IXGBE_AUTOC_LMS_KX4_KX_KR:
333 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
334 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000335 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000336 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000337 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000338 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000339 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000340 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000341 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000342 break;
343
344 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
345 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000346 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000347 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000348 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000349 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000350 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000351 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000352 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000353 break;
354
355 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
356 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000357 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000358 break;
359
360 default:
361 status = IXGBE_ERR_LINK_SETUP;
362 goto out;
363 break;
364 }
365
366 if (hw->phy.multispeed_fiber) {
367 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
368 IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000369 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000370 }
371
372out:
373 return status;
374}
375
376/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000377 * ixgbe_get_media_type_82599 - Get media type
378 * @hw: pointer to hardware structure
379 *
380 * Returns the media type (fiber, copper, backplane)
381 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000382static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000383{
384 enum ixgbe_media_type media_type;
385
386 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000387 switch (hw->phy.type) {
388 case ixgbe_phy_cu_unknown:
389 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000390 media_type = ixgbe_media_type_copper;
391 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000392 default:
393 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000394 }
395
396 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000397 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000398 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000399 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000400 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000401 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000402 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000403 /* Default device ID is mezzanine card KX/KX4 */
404 media_type = ixgbe_media_type_backplane;
405 break;
406 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000407 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000408 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000409 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000410 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000411 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000412 media_type = ixgbe_media_type_fiber;
413 break;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000414 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000415 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr8911184f2009-09-14 07:47:49 +0000416 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000417 case IXGBE_DEV_ID_82599_T3_LOM:
418 media_type = ixgbe_media_type_copper;
419 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000420 case IXGBE_DEV_ID_82599_LS:
421 media_type = ixgbe_media_type_fiber_lco;
422 break;
Don Skidmore8f583322013-07-27 06:25:38 +0000423 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
424 media_type = ixgbe_media_type_fiber_qsfp;
425 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000426 default:
427 media_type = ixgbe_media_type_unknown;
428 break;
429 }
430out:
431 return media_type;
432}
433
434/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000435 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000436 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000437 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000438 *
439 * Configures link settings based on values in the ixgbe_hw struct.
440 * Restarts the link. Performs autonegotiation if needed.
441 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000442static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000443 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000444{
445 u32 autoc_reg;
446 u32 links_reg;
447 u32 i;
448 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000449 bool got_lock = false;
450
451 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
452 status = hw->mac.ops.acquire_swfw_sync(hw,
453 IXGBE_GSSR_MAC_CSR_SM);
454 if (status)
455 goto out;
456
457 got_lock = true;
458 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000459
460 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000461 ixgbe_reset_pipeline_82599(hw);
462
463 if (got_lock)
464 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000465
466 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000467 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000468 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000469 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
470 IXGBE_AUTOC_LMS_KX4_KX_KR ||
471 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
472 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
473 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
474 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
475 links_reg = 0; /* Just in case Autoneg time = 0 */
476 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
477 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
478 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
479 break;
480 msleep(100);
481 }
482 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
483 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
484 hw_dbg(hw, "Autoneg did not complete.\n");
485 }
486 }
487 }
488
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000489 /* Add delay to filter out noises during initial link setup */
490 msleep(50);
491
Don Skidmored7bbcd32012-10-24 06:19:01 +0000492out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000493 return status;
494}
495
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000496/**
497 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
498 * @hw: pointer to hardware structure
499 *
500 * The base drivers may require better control over SFP+ module
501 * PHY states. This includes selectively shutting down the Tx
502 * laser on the PHY, effectively halting physical link.
503 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000504static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000505{
506 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
507
508 /* Disable tx laser; allow 100us to go dark per spec */
509 esdp_reg |= IXGBE_ESDP_SDP3;
510 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
511 IXGBE_WRITE_FLUSH(hw);
512 udelay(100);
513}
514
515/**
516 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
517 * @hw: pointer to hardware structure
518 *
519 * The base drivers may require better control over SFP+ module
520 * PHY states. This includes selectively turning on the Tx
521 * laser on the PHY, effectively starting physical link.
522 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000523static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000524{
525 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
526
527 /* Enable tx laser; allow 100ms to light up */
528 esdp_reg &= ~IXGBE_ESDP_SDP3;
529 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
530 IXGBE_WRITE_FLUSH(hw);
531 msleep(100);
532}
533
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000534/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000535 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
536 * @hw: pointer to hardware structure
537 *
538 * When the driver changes the link speeds that it can support,
539 * it sets autotry_restart to true to indicate that we need to
540 * initiate a new autotry session with the link partner. To do
541 * so, we set the speed then disable and re-enable the tx laser, to
542 * alert the link partner that it also needs to restart autotry on its
543 * end. This is consistent with true clause 37 autoneg, which also
544 * involves a loss of signal.
545 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000546static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000547{
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000548 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000549 ixgbe_disable_tx_laser_multispeed_fiber(hw);
550 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000551 hw->mac.autotry_restart = false;
552 }
553}
554
555/**
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000556 * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber
557 * @hw: pointer to hardware structure
558 * @speed: link speed to set
559 *
560 * We set the module speed differently for fixed fiber. For other
561 * multi-speed devices we don't have an error value so here if we
562 * detect an error we just log it and exit.
563 */
564static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw,
565 ixgbe_link_speed speed)
566{
567 s32 status;
568 u8 rs, eeprom_data;
569
570 switch (speed) {
571 case IXGBE_LINK_SPEED_10GB_FULL:
572 /* one bit mask same as setting on */
573 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
574 break;
575 case IXGBE_LINK_SPEED_1GB_FULL:
576 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
577 break;
578 default:
579 hw_dbg(hw, "Invalid fixed module speed\n");
580 return;
581 }
582
583 /* Set RS0 */
584 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
585 IXGBE_I2C_EEPROM_DEV_ADDR2,
586 &eeprom_data);
587 if (status) {
588 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
589 goto out;
590 }
591
592 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
593
594 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
595 IXGBE_I2C_EEPROM_DEV_ADDR2,
596 eeprom_data);
597 if (status) {
598 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
599 goto out;
600 }
601
602 /* Set RS1 */
603 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
604 IXGBE_I2C_EEPROM_DEV_ADDR2,
605 &eeprom_data);
606 if (status) {
607 hw_dbg(hw, "Failed to read Rx Rate Select RS1\n");
608 goto out;
609 }
610
611 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
612
613 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
614 IXGBE_I2C_EEPROM_DEV_ADDR2,
615 eeprom_data);
616 if (status) {
617 hw_dbg(hw, "Failed to write Rx Rate Select RS1\n");
618 goto out;
619 }
620out:
621 return;
622}
623
624/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000625 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000626 * @hw: pointer to hardware structure
627 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000628 * @autoneg_wait_to_complete: true when waiting for completion is needed
629 *
630 * Set the link speed in the AUTOC register and restarts link.
631 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000632static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000633 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000634 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000635{
636 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000637 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000638 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
639 u32 speedcnt = 0;
640 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000641 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000642 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000643 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000644
645 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000646 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000647 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000648 if (status != 0)
649 return status;
650
651 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000652
653 /*
654 * Try each speed one by one, highest priority first. We do this in
655 * software because 10gb fiber doesn't support speed autonegotiation.
656 */
657 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
658 speedcnt++;
659 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
660
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000661 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000662 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
663 false);
664 if (status != 0)
665 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000666
Emil Tantilov037c6d02011-02-25 07:49:39 +0000667 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000668 goto out;
669
670 /* Set the module link speed */
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000671 if (hw->phy.media_type == ixgbe_media_type_fiber_fixed) {
672 ixgbe_set_fiber_fixed_speed(hw,
673 IXGBE_LINK_SPEED_10GB_FULL);
674 } else {
675 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
676 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
677 IXGBE_WRITE_FLUSH(hw);
678 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000679
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000680 /* Allow module to change analog characteristics (1G->10G) */
681 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000682
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000683 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000684 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000685 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000686 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000687 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000688
689 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000690 if (hw->mac.ops.flap_tx_laser)
691 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000692
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000693 /*
694 * Wait for the controller to acquire link. Per IEEE 802.3ap,
695 * Section 73.10.2, we may have to wait up to 500ms if KR is
696 * attempted. 82599 uses the same timing for 10g SFI.
697 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000698 for (i = 0; i < 5; i++) {
699 /* Wait for the link partner to also set speed */
700 msleep(100);
701
702 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000703 status = hw->mac.ops.check_link(hw, &link_speed,
704 &link_up, false);
705 if (status != 0)
706 return status;
707
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000708 if (link_up)
709 goto out;
710 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000711 }
712
713 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
714 speedcnt++;
715 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
716 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
717
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000718 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000719 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
720 false);
721 if (status != 0)
722 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000723
Emil Tantilov037c6d02011-02-25 07:49:39 +0000724 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000725 goto out;
726
727 /* Set the module link speed */
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000728 if (hw->phy.media_type == ixgbe_media_type_fiber_fixed) {
729 ixgbe_set_fiber_fixed_speed(hw,
730 IXGBE_LINK_SPEED_1GB_FULL);
731 } else {
732 esdp_reg &= ~IXGBE_ESDP_SDP5;
733 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
734 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
735 IXGBE_WRITE_FLUSH(hw);
736 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000737
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000738 /* Allow module to change analog characteristics (10G->1G) */
739 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000740
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000741 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000742 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000743 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000744 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000745 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000746
747 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000748 if (hw->mac.ops.flap_tx_laser)
749 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000750
751 /* Wait for the link partner to also set speed */
752 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000753
754 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000755 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
756 false);
757 if (status != 0)
758 return status;
759
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000760 if (link_up)
761 goto out;
762 }
763
764 /*
765 * We didn't get link. Configure back to the highest speed we tried,
766 * (if there was more than one). We call ourselves back with just the
767 * single highest speed that the user requested.
768 */
769 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000770 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
771 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000772 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000773
774out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000775 /* Set autoneg_advertised value based on input link speed */
776 hw->phy.autoneg_advertised = 0;
777
778 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
779 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
780
781 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
782 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
783
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000784 return status;
785}
786
787/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000788 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
789 * @hw: pointer to hardware structure
790 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000791 * @autoneg_wait_to_complete: true when waiting for completion is needed
792 *
793 * Implements the Intel SmartSpeed algorithm.
794 **/
795static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000796 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000797 bool autoneg_wait_to_complete)
798{
799 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000800 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000801 s32 i, j;
802 bool link_up = false;
803 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000804
805 /* Set autoneg_advertised value based on input link speed */
806 hw->phy.autoneg_advertised = 0;
807
808 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
809 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
810
811 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
812 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
813
814 if (speed & IXGBE_LINK_SPEED_100_FULL)
815 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
816
817 /*
818 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
819 * autoneg advertisement if link is unable to be established at the
820 * highest negotiated rate. This can sometimes happen due to integrity
821 * issues with the physical media connection.
822 */
823
824 /* First, try to get link with full advertisement */
825 hw->phy.smart_speed_active = false;
826 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000827 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000828 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000829 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000830 goto out;
831
832 /*
833 * Wait for the controller to acquire link. Per IEEE 802.3ap,
834 * Section 73.10.2, we may have to wait up to 500ms if KR is
835 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
836 * Table 9 in the AN MAS.
837 */
838 for (i = 0; i < 5; i++) {
839 mdelay(100);
840
841 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000842 status = hw->mac.ops.check_link(hw, &link_speed,
843 &link_up, false);
844 if (status != 0)
845 goto out;
846
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000847 if (link_up)
848 goto out;
849 }
850 }
851
852 /*
853 * We didn't get link. If we advertised KR plus one of KX4/KX
854 * (or BX4/BX), then disable KR and try again.
855 */
856 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
857 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
858 goto out;
859
860 /* Turn SmartSpeed on to disable KR support */
861 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000862 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000863 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000864 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000865 goto out;
866
867 /*
868 * Wait for the controller to acquire link. 600ms will allow for
869 * the AN link_fail_inhibit_timer as well for multiple cycles of
870 * parallel detect, both 10g and 1g. This allows for the maximum
871 * connect attempts as defined in the AN MAS table 73-7.
872 */
873 for (i = 0; i < 6; i++) {
874 mdelay(100);
875
876 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000877 status = hw->mac.ops.check_link(hw, &link_speed,
878 &link_up, false);
879 if (status != 0)
880 goto out;
881
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000882 if (link_up)
883 goto out;
884 }
885
886 /* We didn't get link. Turn SmartSpeed back off. */
887 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000888 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000889 autoneg_wait_to_complete);
890
891out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000892 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Emil Tantilov037c6d02011-02-25 07:49:39 +0000893 hw_dbg(hw, "Smartspeed has downgraded the link speed from "
Emil Tantilov849c4542010-06-03 16:53:41 +0000894 "the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000895 return status;
896}
897
898/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000899 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000900 * @hw: pointer to hardware structure
901 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000902 * @autoneg_wait_to_complete: true when waiting for completion is needed
903 *
904 * Set the link speed in the AUTOC register and restarts link.
905 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000906static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000907 ixgbe_link_speed speed,
908 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000909{
910 s32 status = 0;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000911 u32 autoc, pma_pmd_1g, link_mode, start_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000912 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000913 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000914 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
915 u32 links_reg;
916 u32 i;
917 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000918 bool got_lock = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000919 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000920
921 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +0000922 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
923 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +0000924 if (status != 0)
925 goto out;
926
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000927 speed &= link_capabilities;
928
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000929 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
930 status = IXGBE_ERR_LINK_SETUP;
931 goto out;
932 }
933
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000934 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
935 if (hw->mac.orig_link_settings_stored)
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000936 autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000937 else
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000938 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
939
940 orig_autoc = autoc;
941 start_autoc = hw->mac.cached_autoc;
942 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
943 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000944
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000945 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
946 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
947 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000948 /* Set KX4/KX/KR support according to speed requested */
949 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +0000950 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000951 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000952 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000953 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
954 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000955 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +0000956 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000957 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
958 autoc |= IXGBE_AUTOC_KX_SUPP;
959 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
960 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
961 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
962 /* Switch from 1G SFI to 10G SFI if requested */
963 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
964 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
965 autoc &= ~IXGBE_AUTOC_LMS_MASK;
966 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
967 }
968 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
969 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
970 /* Switch from 10G SFI to 1G SFI if requested */
971 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
972 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
973 autoc &= ~IXGBE_AUTOC_LMS_MASK;
974 if (autoneg)
975 autoc |= IXGBE_AUTOC_LMS_1G_AN;
976 else
977 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
978 }
979 }
980
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000981 if (autoc != start_autoc) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000982 /* Need SW/FW semaphore around AUTOC writes if LESM is on,
983 * likewise reset_pipeline requires us to hold this lock as
984 * it also writes to AUTOC.
985 */
986 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
987 status = hw->mac.ops.acquire_swfw_sync(hw,
988 IXGBE_GSSR_MAC_CSR_SM);
989 if (status != 0)
990 goto out;
991
992 got_lock = true;
993 }
994
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000995 /* Restart link */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000996 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
Emil Tantilov5e82f2f2013-04-12 08:36:42 +0000997 hw->mac.cached_autoc = autoc;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000998 ixgbe_reset_pipeline_82599(hw);
999
1000 if (got_lock)
1001 hw->mac.ops.release_swfw_sync(hw,
1002 IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001003
1004 /* Only poll for autoneg to complete if specified to do so */
1005 if (autoneg_wait_to_complete) {
1006 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1007 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1008 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1009 links_reg = 0; /*Just in case Autoneg time=0*/
1010 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1011 links_reg =
1012 IXGBE_READ_REG(hw, IXGBE_LINKS);
1013 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1014 break;
1015 msleep(100);
1016 }
1017 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1018 status =
1019 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
1020 hw_dbg(hw, "Autoneg did not "
1021 "complete.\n");
1022 }
1023 }
1024 }
1025
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001026 /* Add delay to filter out noises during initial link setup */
1027 msleep(50);
1028 }
1029
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001030out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001031 return status;
1032}
1033
1034/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001035 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001036 * @hw: pointer to hardware structure
1037 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001038 * @autoneg_wait_to_complete: true if waiting is needed to complete
1039 *
1040 * Restarts link on PHY and MAC based on settings passed in.
1041 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001042static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1043 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001044 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001045{
1046 s32 status;
1047
1048 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001049 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001050 autoneg_wait_to_complete);
1051 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001052 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001053
1054 return status;
1055}
1056
1057/**
1058 * ixgbe_reset_hw_82599 - Perform hardware reset
1059 * @hw: pointer to hardware structure
1060 *
1061 * Resets the hardware by resetting the transmit and receive units, masks
1062 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1063 * reset.
1064 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001065static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001066{
Alexander Duyck8132b542011-07-15 07:29:44 +00001067 ixgbe_link_speed link_speed;
1068 s32 status;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001069 u32 ctrl, i, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001070 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001071 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001072
1073 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001074 status = hw->mac.ops.stop_adapter(hw);
1075 if (status != 0)
1076 goto reset_hw_out;
1077
1078 /* flush pending Tx transactions */
1079 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001080
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001081 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001082
Emil Tantilov037c6d02011-02-25 07:49:39 +00001083 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001084 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001085
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001086 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1087 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001088
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001089 /* Setup SFP module if there is one present. */
1090 if (hw->phy.sfp_setup_needed) {
1091 status = hw->mac.ops.setup_sfp(hw);
1092 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001093 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001094
Emil Tantilov037c6d02011-02-25 07:49:39 +00001095 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1096 goto reset_hw_out;
1097
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001098 /* Reset PHY */
1099 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1100 hw->phy.ops.reset(hw);
1101
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001102 /* remember AUTOC from before we reset */
1103 if (hw->mac.cached_autoc)
1104 curr_lms = hw->mac.cached_autoc & IXGBE_AUTOC_LMS_MASK;
1105 else
1106 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) &
1107 IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001108
Emil Tantilova4297dc2011-02-14 08:45:13 +00001109mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001110 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001111 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1112 * If link reset is used when link is up, it might reset the PHY when
1113 * mng is using it. If link is down or the flag to force full link
1114 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001115 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001116 ctrl = IXGBE_CTRL_LNK_RST;
1117 if (!hw->force_full_reset) {
1118 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1119 if (link_up)
1120 ctrl = IXGBE_CTRL_RST;
1121 }
1122
1123 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1124 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001125 IXGBE_WRITE_FLUSH(hw);
1126
1127 /* Poll for reset bit to self-clear indicating reset is complete */
1128 for (i = 0; i < 10; i++) {
1129 udelay(1);
1130 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001131 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001132 break;
1133 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001134
1135 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001136 status = IXGBE_ERR_RESET_FAILED;
1137 hw_dbg(hw, "Reset polling failed to complete.\n");
1138 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001139
Alexander Duyck8132b542011-07-15 07:29:44 +00001140 msleep(50);
1141
Emil Tantilova4297dc2011-02-14 08:45:13 +00001142 /*
1143 * Double resets are required for recovery from certain error
1144 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001145 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001146 */
1147 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1148 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001149 goto mac_reset_top;
1150 }
1151
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001152 /*
1153 * Store the original AUTOC/AUTOC2 values if they have not been
1154 * stored off yet. Otherwise restore the stored original
1155 * values since the reset operation sets back to defaults.
1156 */
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001157 hw->mac.cached_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001158 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001159
1160 /* Enable link if disabled in NVM */
1161 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1162 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1163 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1164 IXGBE_WRITE_FLUSH(hw);
1165 }
1166
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001167 if (hw->mac.orig_link_settings_stored == false) {
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001168 hw->mac.orig_autoc = hw->mac.cached_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001169 hw->mac.orig_autoc2 = autoc2;
1170 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001171 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001172
1173 /* If MNG FW is running on a multi-speed device that
1174 * doesn't autoneg with out driver support we need to
1175 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001176 * Likewise if we support WoL we don't want change the
1177 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001178 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001179 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001180 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001181 hw->mac.orig_autoc =
1182 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1183 curr_lms;
1184
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001185 if (hw->mac.cached_autoc != hw->mac.orig_autoc) {
Don Skidmored7bbcd32012-10-24 06:19:01 +00001186 /* Need SW/FW semaphore around AUTOC writes if LESM is
1187 * on, likewise reset_pipeline requires us to hold
1188 * this lock as it also writes to AUTOC.
1189 */
1190 bool got_lock = false;
1191 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
1192 status = hw->mac.ops.acquire_swfw_sync(hw,
1193 IXGBE_GSSR_MAC_CSR_SM);
1194 if (status)
1195 goto reset_hw_out;
1196
1197 got_lock = true;
1198 }
1199
1200 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001201 hw->mac.cached_autoc = hw->mac.orig_autoc;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001202 ixgbe_reset_pipeline_82599(hw);
1203
1204 if (got_lock)
1205 hw->mac.ops.release_swfw_sync(hw,
1206 IXGBE_GSSR_MAC_CSR_SM);
1207 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001208
1209 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1210 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1211 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1212 autoc2 |= (hw->mac.orig_autoc2 &
1213 IXGBE_AUTOC2_UPPER_MASK);
1214 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1215 }
1216 }
1217
Emil Tantilov278675d2011-02-19 08:43:49 +00001218 /* Store the permanent mac address */
1219 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1220
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001221 /*
1222 * Store MAC address from RAR0, clear receive address registers, and
1223 * clear the multicast table. Also reset num_rar_entries to 128,
1224 * since we modify this value when programming the SAN MAC address.
1225 */
1226 hw->mac.num_rar_entries = 128;
1227 hw->mac.ops.init_rx_addrs(hw);
1228
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001229 /* Store the permanent SAN mac address */
1230 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1231
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001232 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001233 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001234 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1235 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1236
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001237 /* Save the SAN MAC RAR index */
1238 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1239
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001240 /* Reserve the last RAR for the SAN MAC address */
1241 hw->mac.num_rar_entries--;
1242 }
1243
Yi Zou383ff342009-10-28 18:23:57 +00001244 /* Store the alternative WWNN/WWPN prefix */
1245 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1246 &hw->mac.wwpn_prefix);
1247
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001248reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001249 return status;
1250}
1251
1252/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001253 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1254 * @hw: pointer to hardware structure
1255 **/
1256s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1257{
1258 int i;
1259 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1260 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1261
1262 /*
1263 * Before starting reinitialization process,
1264 * FDIRCMD.CMD must be zero.
1265 */
1266 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1267 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1268 IXGBE_FDIRCMD_CMD_MASK))
1269 break;
1270 udelay(10);
1271 }
1272 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001273 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001274 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001275 return IXGBE_ERR_FDIR_REINIT_FAILED;
1276 }
1277
1278 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1279 IXGBE_WRITE_FLUSH(hw);
1280 /*
1281 * 82599 adapters flow director init flow cannot be restarted,
1282 * Workaround 82599 silicon errata by performing the following steps
1283 * before re-writing the FDIRCTRL control register with the same value.
1284 * - write 1 to bit 8 of FDIRCMD register &
1285 * - write 0 to bit 8 of FDIRCMD register
1286 */
1287 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1288 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1289 IXGBE_FDIRCMD_CLEARHT));
1290 IXGBE_WRITE_FLUSH(hw);
1291 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1292 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1293 ~IXGBE_FDIRCMD_CLEARHT));
1294 IXGBE_WRITE_FLUSH(hw);
1295 /*
1296 * Clear FDIR Hash register to clear any leftover hashes
1297 * waiting to be programmed.
1298 */
1299 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1300 IXGBE_WRITE_FLUSH(hw);
1301
1302 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1303 IXGBE_WRITE_FLUSH(hw);
1304
1305 /* Poll init-done after we write FDIRCTRL register */
1306 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1307 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1308 IXGBE_FDIRCTRL_INIT_DONE)
1309 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001310 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001311 }
1312 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1313 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1314 return IXGBE_ERR_FDIR_REINIT_FAILED;
1315 }
1316
1317 /* Clear FDIR statistics registers (read to clear) */
1318 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1319 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1320 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1321 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1322 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1323
1324 return 0;
1325}
1326
1327/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001328 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1329 * @hw: pointer to hardware structure
1330 * @fdirctrl: value to write to flow director control register
1331 **/
1332static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1333{
1334 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001335
1336 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001337 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1338 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001339
1340 /*
1341 * Poll init-done after we write the register. Estimated times:
1342 * 10G: PBALLOC = 11b, timing is 60us
1343 * 1G: PBALLOC = 11b, timing is 600us
1344 * 100M: PBALLOC = 11b, timing is 6ms
1345 *
1346 * Multiple these timings by 4 if under full Rx load
1347 *
1348 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1349 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1350 * this might not finish in our poll time, but we can live with that
1351 * for now.
1352 */
1353 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1354 IXGBE_WRITE_FLUSH(hw);
1355 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1356 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1357 IXGBE_FDIRCTRL_INIT_DONE)
1358 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001359 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001360 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001361
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001362 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001363 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1364}
1365
1366/**
1367 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1368 * @hw: pointer to hardware structure
1369 * @fdirctrl: value to write to flow director control register, initially
1370 * contains just the value of the Rx packet buffer allocation
1371 **/
1372s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1373{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001374 /*
1375 * Continue setup of fdirctrl register bits:
1376 * Move the flexible bytes to use the ethertype - shift 6 words
1377 * Set the maximum length per hash bucket to 0xA filters
1378 * Send interrupt when 64 filters are left
1379 */
1380 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1381 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1382 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1383
1384 /* write hashes and fdirctrl register, poll for completion */
1385 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001386
1387 return 0;
1388}
1389
1390/**
1391 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1392 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001393 * @fdirctrl: value to write to flow director control register, initially
1394 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001395 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001396s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001397{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001398 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001399 * Continue setup of fdirctrl register bits:
1400 * Turn perfect match filtering on
1401 * Report hash in RSS field of Rx wb descriptor
1402 * Initialize the drop queue
1403 * Move the flexible bytes to use the ethertype - shift 6 words
1404 * Set the maximum length per hash bucket to 0xA filters
1405 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001406 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001407 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1408 IXGBE_FDIRCTRL_REPORT_STATUS |
1409 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1410 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1411 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1412 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001413
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001414 /* write hashes and fdirctrl register, poll for completion */
1415 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001416
1417 return 0;
1418}
1419
Alexander Duyck69830522011-01-06 14:29:58 +00001420/*
1421 * These defines allow us to quickly generate all of the necessary instructions
1422 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1423 * for values 0 through 15
1424 */
1425#define IXGBE_ATR_COMMON_HASH_KEY \
1426 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1427#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1428do { \
1429 u32 n = (_n); \
1430 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1431 common_hash ^= lo_hash_dword >> n; \
1432 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1433 bucket_hash ^= lo_hash_dword >> n; \
1434 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1435 sig_hash ^= lo_hash_dword << (16 - n); \
1436 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1437 common_hash ^= hi_hash_dword >> n; \
1438 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1439 bucket_hash ^= hi_hash_dword >> n; \
1440 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1441 sig_hash ^= hi_hash_dword << (16 - n); \
1442} while (0);
1443
1444/**
1445 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1446 * @stream: input bitstream to compute the hash on
1447 *
1448 * This function is almost identical to the function above but contains
1449 * several optomizations such as unwinding all of the loops, letting the
1450 * compiler work out all of the conditional ifs since the keys are static
1451 * defines, and computing two keys at once since the hashed dword stream
1452 * will be the same for both keys.
1453 **/
1454static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1455 union ixgbe_atr_hash_dword common)
1456{
1457 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1458 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1459
1460 /* record the flow_vm_vlan bits as they are a key part to the hash */
1461 flow_vm_vlan = ntohl(input.dword);
1462
1463 /* generate common hash dword */
1464 hi_hash_dword = ntohl(common.dword);
1465
1466 /* low dword is word swapped version of common */
1467 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1468
1469 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1470 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1471
1472 /* Process bits 0 and 16 */
1473 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1474
1475 /*
1476 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1477 * delay this because bit 0 of the stream should not be processed
1478 * so we do not add the vlan until after bit 0 was processed
1479 */
1480 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1481
1482 /* Process remaining 30 bit of the key */
1483 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1484 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1485 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1486 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1487 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1488 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1489 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1490 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1491 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1492 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1493 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1494 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1495 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1496 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1497 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1498
1499 /* combine common_hash result with signature and bucket hashes */
1500 bucket_hash ^= common_hash;
1501 bucket_hash &= IXGBE_ATR_HASH_MASK;
1502
1503 sig_hash ^= common_hash << 16;
1504 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1505
1506 /* return completed signature hash */
1507 return sig_hash ^ bucket_hash;
1508}
1509
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001510/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001511 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1512 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001513 * @input: unique input dword
1514 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001515 * @queue: queue index to direct traffic to
1516 **/
1517s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001518 union ixgbe_atr_hash_dword input,
1519 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001520 u8 queue)
1521{
1522 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001523 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001524
Alexander Duyck905e4a42011-01-06 14:29:57 +00001525 /*
1526 * Get the flow_type in order to program FDIRCMD properly
1527 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1528 */
Alexander Duyck69830522011-01-06 14:29:58 +00001529 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001530 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1531 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1532 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1533 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1534 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1535 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1536 break;
1537 default:
1538 hw_dbg(hw, " Error on flow type input\n");
1539 return IXGBE_ERR_CONFIG;
1540 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001541
Alexander Duyck905e4a42011-01-06 14:29:57 +00001542 /* configure FDIRCMD register */
1543 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1544 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001545 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001546 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001547
1548 /*
1549 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1550 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1551 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001552 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001553 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001554 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1555
Alexander Duyck69830522011-01-06 14:29:58 +00001556 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1557
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001558 return 0;
1559}
1560
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001561#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1562do { \
1563 u32 n = (_n); \
1564 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1565 bucket_hash ^= lo_hash_dword >> n; \
1566 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1567 bucket_hash ^= hi_hash_dword >> n; \
1568} while (0);
1569
1570/**
1571 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1572 * @atr_input: input bitstream to compute the hash on
1573 * @input_mask: mask for the input bitstream
1574 *
1575 * This function serves two main purposes. First it applys the input_mask
1576 * to the atr_input resulting in a cleaned up atr_input data stream.
1577 * Secondly it computes the hash and stores it in the bkt_hash field at
1578 * the end of the input byte stream. This way it will be available for
1579 * future use without needing to recompute the hash.
1580 **/
1581void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1582 union ixgbe_atr_input *input_mask)
1583{
1584
1585 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1586 u32 bucket_hash = 0;
1587
1588 /* Apply masks to input data */
1589 input->dword_stream[0] &= input_mask->dword_stream[0];
1590 input->dword_stream[1] &= input_mask->dword_stream[1];
1591 input->dword_stream[2] &= input_mask->dword_stream[2];
1592 input->dword_stream[3] &= input_mask->dword_stream[3];
1593 input->dword_stream[4] &= input_mask->dword_stream[4];
1594 input->dword_stream[5] &= input_mask->dword_stream[5];
1595 input->dword_stream[6] &= input_mask->dword_stream[6];
1596 input->dword_stream[7] &= input_mask->dword_stream[7];
1597 input->dword_stream[8] &= input_mask->dword_stream[8];
1598 input->dword_stream[9] &= input_mask->dword_stream[9];
1599 input->dword_stream[10] &= input_mask->dword_stream[10];
1600
1601 /* record the flow_vm_vlan bits as they are a key part to the hash */
1602 flow_vm_vlan = ntohl(input->dword_stream[0]);
1603
1604 /* generate common hash dword */
1605 hi_hash_dword = ntohl(input->dword_stream[1] ^
1606 input->dword_stream[2] ^
1607 input->dword_stream[3] ^
1608 input->dword_stream[4] ^
1609 input->dword_stream[5] ^
1610 input->dword_stream[6] ^
1611 input->dword_stream[7] ^
1612 input->dword_stream[8] ^
1613 input->dword_stream[9] ^
1614 input->dword_stream[10]);
1615
1616 /* low dword is word swapped version of common */
1617 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1618
1619 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1620 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1621
1622 /* Process bits 0 and 16 */
1623 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1624
1625 /*
1626 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1627 * delay this because bit 0 of the stream should not be processed
1628 * so we do not add the vlan until after bit 0 was processed
1629 */
1630 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1631
1632 /* Process remaining 30 bit of the key */
1633 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1634 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1635 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1636 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1637 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1638 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1639 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1640 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1641 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1642 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1643 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1644 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1645 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1646 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1647 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1648
1649 /*
1650 * Limit hash to 13 bits since max bucket count is 8K.
1651 * Store result at the end of the input stream.
1652 */
1653 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1654}
1655
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001656/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001657 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1658 * @input_mask: mask to be bit swapped
1659 *
1660 * The source and destination port masks for flow director are bit swapped
1661 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1662 * generate a correctly swapped value we need to bit swap the mask and that
1663 * is what is accomplished by this function.
1664 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001665static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001666{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001667 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001668 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001669 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001670 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1671 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1672 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1673 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1674}
1675
1676/*
1677 * These two macros are meant to address the fact that we have registers
1678 * that are either all or in part big-endian. As a result on big-endian
1679 * systems we will end up byte swapping the value to little-endian before
1680 * it is byte swapped again and written to the hardware in the original
1681 * big-endian format.
1682 */
1683#define IXGBE_STORE_AS_BE32(_value) \
1684 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1685 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1686
1687#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1688 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1689
1690#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001691 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001692
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001693s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1694 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001695{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001696 /* mask IPv6 since it is currently not supported */
1697 u32 fdirm = IXGBE_FDIRM_DIPv6;
1698 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001699
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001700 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001701 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1702 * are zero, then assume a full mask for that field. Also assume that
1703 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1704 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001705 *
1706 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1707 * point in time.
1708 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001709
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001710 /* verify bucket hash is cleared on hash generation */
1711 if (input_mask->formatted.bkt_hash)
1712 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1713
1714 /* Program FDIRM and verify partial masks */
1715 switch (input_mask->formatted.vm_pool & 0x7F) {
1716 case 0x0:
1717 fdirm |= IXGBE_FDIRM_POOL;
1718 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001719 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001720 default:
1721 hw_dbg(hw, " Error on vm pool mask\n");
1722 return IXGBE_ERR_CONFIG;
1723 }
1724
1725 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1726 case 0x0:
1727 fdirm |= IXGBE_FDIRM_L4P;
1728 if (input_mask->formatted.dst_port ||
1729 input_mask->formatted.src_port) {
1730 hw_dbg(hw, " Error on src/dst port mask\n");
1731 return IXGBE_ERR_CONFIG;
1732 }
1733 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001734 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001735 default:
1736 hw_dbg(hw, " Error on flow type mask\n");
1737 return IXGBE_ERR_CONFIG;
1738 }
1739
1740 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001741 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001742 /* mask VLAN ID, fall through to mask VLAN priority */
1743 fdirm |= IXGBE_FDIRM_VLANID;
1744 case 0x0FFF:
1745 /* mask VLAN priority */
1746 fdirm |= IXGBE_FDIRM_VLANP;
1747 break;
1748 case 0xE000:
1749 /* mask VLAN ID only, fall through */
1750 fdirm |= IXGBE_FDIRM_VLANID;
1751 case 0xEFFF:
1752 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001753 break;
1754 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001755 hw_dbg(hw, " Error on VLAN mask\n");
1756 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001757 }
1758
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001759 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1760 case 0x0000:
1761 /* Mask Flex Bytes, fall through */
1762 fdirm |= IXGBE_FDIRM_FLEX;
1763 case 0xFFFF:
1764 break;
1765 default:
1766 hw_dbg(hw, " Error on flexible byte mask\n");
1767 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001768 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001769
1770 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001771 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001772
Alexander Duyck45b9f502011-01-06 14:29:59 +00001773 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001774 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001775
1776 /* write both the same so that UDP and TCP use the same mask */
1777 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1778 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1779
1780 /* store source and destination IP masks (big-enian) */
1781 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001782 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001783 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001784 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001785
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001786 return 0;
1787}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001788
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001789s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1790 union ixgbe_atr_input *input,
1791 u16 soft_id, u8 queue)
1792{
1793 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1794
1795 /* currently IPv6 is not supported, must be programmed with 0 */
1796 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1797 input->formatted.src_ip[0]);
1798 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1799 input->formatted.src_ip[1]);
1800 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1801 input->formatted.src_ip[2]);
1802
1803 /* record the source address (big-endian) */
1804 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1805
1806 /* record the first 32 bits of the destination address (big-endian) */
1807 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001808
1809 /* record source and destination port (little-endian)*/
1810 fdirport = ntohs(input->formatted.dst_port);
1811 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1812 fdirport |= ntohs(input->formatted.src_port);
1813 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1814
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001815 /* record vlan (little-endian) and flex_bytes(big-endian) */
1816 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1817 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1818 fdirvlan |= ntohs(input->formatted.vlan_id);
1819 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001820
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001821 /* configure FDIRHASH register */
1822 fdirhash = input->formatted.bkt_hash;
1823 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1824 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1825
1826 /*
1827 * flush all previous writes to make certain registers are
1828 * programmed prior to issuing the command
1829 */
1830 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001831
1832 /* configure FDIRCMD register */
1833 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1834 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001835 if (queue == IXGBE_FDIR_DROP_QUEUE)
1836 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001837 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1838 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001839 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001840
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001841 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1842
1843 return 0;
1844}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001845
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001846s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1847 union ixgbe_atr_input *input,
1848 u16 soft_id)
1849{
1850 u32 fdirhash;
1851 u32 fdircmd = 0;
1852 u32 retry_count;
1853 s32 err = 0;
1854
1855 /* configure FDIRHASH register */
1856 fdirhash = input->formatted.bkt_hash;
1857 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1858 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1859
1860 /* flush hash to HW */
1861 IXGBE_WRITE_FLUSH(hw);
1862
1863 /* Query if filter is present */
1864 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1865
1866 for (retry_count = 10; retry_count; retry_count--) {
1867 /* allow 10us for query to process */
1868 udelay(10);
1869 /* verify query completed successfully */
1870 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1871 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1872 break;
1873 }
1874
1875 if (!retry_count)
1876 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1877
1878 /* if filter exists in hardware then remove it */
1879 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1880 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1881 IXGBE_WRITE_FLUSH(hw);
1882 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1883 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1884 }
1885
1886 return err;
1887}
1888
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001889/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001890 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1891 * @hw: pointer to hardware structure
1892 * @reg: analog register to read
1893 * @val: read value
1894 *
1895 * Performs read operation to Omer analog register specified.
1896 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001897static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001898{
1899 u32 core_ctl;
1900
1901 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1902 (reg << 8));
1903 IXGBE_WRITE_FLUSH(hw);
1904 udelay(10);
1905 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1906 *val = (u8)core_ctl;
1907
1908 return 0;
1909}
1910
1911/**
1912 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1913 * @hw: pointer to hardware structure
1914 * @reg: atlas register to write
1915 * @val: value to write
1916 *
1917 * Performs write operation to Omer analog register specified.
1918 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001919static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001920{
1921 u32 core_ctl;
1922
1923 core_ctl = (reg << 8) | val;
1924 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1925 IXGBE_WRITE_FLUSH(hw);
1926 udelay(10);
1927
1928 return 0;
1929}
1930
1931/**
1932 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1933 * @hw: pointer to hardware structure
1934 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001935 * Starts the hardware using the generic start_hw function
1936 * and the generation start_hw function.
1937 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001938 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001939static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001940{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001941 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001942
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001943 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001944 if (ret_val != 0)
1945 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001946
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001947 ret_val = ixgbe_start_hw_gen2(hw);
1948 if (ret_val != 0)
1949 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001950
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001951 /* We need to run link autotry after the driver loads */
1952 hw->mac.autotry_restart = true;
John Fastabende09ad232011-04-04 04:29:41 +00001953 hw->mac.rx_pb_size = IXGBE_82599_RX_PB_SIZE;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001954
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001955 if (ret_val == 0)
1956 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00001957out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001958 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001959}
1960
1961/**
1962 * ixgbe_identify_phy_82599 - Get physical layer module
1963 * @hw: pointer to hardware structure
1964 *
1965 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001966 * If PHY already detected, maintains current PHY type in hw struct,
1967 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001968 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00001969static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001970{
1971 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001972
1973 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001974 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001975 if (status != 0) {
1976 /* 82599 10GBASE-T requires an external PHY */
1977 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
1978 goto out;
1979 else
Don Skidmore8f583322013-07-27 06:25:38 +00001980 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00001981 }
1982
1983 /* Set PHY type none if no PHY detected */
1984 if (hw->phy.type == ixgbe_phy_unknown) {
1985 hw->phy.type = ixgbe_phy_none;
1986 status = 0;
1987 }
1988
1989 /* Return error if SFP module has been detected but is not supported */
1990 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
1991 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
1992
1993out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001994 return status;
1995}
1996
1997/**
1998 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
1999 * @hw: pointer to hardware structure
2000 *
2001 * Determines physical layer capabilities of the current configuration.
2002 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002003static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002004{
2005 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002006 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2007 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2008 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2009 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2010 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2011 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00002012 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00002013 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002014
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002015 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002016
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002017 switch (hw->phy.type) {
2018 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002019 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00002020 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002021 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00002022 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002023 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002024 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002025 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002026 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002027 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2028 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002029 default:
2030 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002031 }
2032
2033 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2034 case IXGBE_AUTOC_LMS_1G_AN:
2035 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2036 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2037 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2038 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2039 goto out;
2040 } else
2041 /* SFI mode so read SFP module */
2042 goto sfp_check;
2043 break;
2044 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2045 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2046 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2047 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2048 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00002049 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2050 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002051 goto out;
2052 break;
2053 case IXGBE_AUTOC_LMS_10G_SERIAL:
2054 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2055 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2056 goto out;
2057 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2058 goto sfp_check;
2059 break;
2060 case IXGBE_AUTOC_LMS_KX4_KX_KR:
2061 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2062 if (autoc & IXGBE_AUTOC_KX_SUPP)
2063 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2064 if (autoc & IXGBE_AUTOC_KX4_SUPP)
2065 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2066 if (autoc & IXGBE_AUTOC_KR_SUPP)
2067 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2068 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002069 break;
2070 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002071 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002072 break;
2073 }
2074
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002075sfp_check:
2076 /* SFP check must be done last since DA modules are sometimes used to
2077 * test KR mode - we need to id KR mode correctly before SFP module.
2078 * Call identify_sfp because the pluggable module may have changed */
2079 hw->phy.ops.identify_sfp(hw);
2080 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
2081 goto out;
2082
2083 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002084 case ixgbe_phy_sfp_passive_tyco:
2085 case ixgbe_phy_sfp_passive_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002086 case ixgbe_phy_qsfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002087 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
2088 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002089 case ixgbe_phy_sfp_ftl_active:
2090 case ixgbe_phy_sfp_active_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002091 case ixgbe_phy_qsfp_active_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002092 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
2093 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002094 case ixgbe_phy_sfp_avago:
2095 case ixgbe_phy_sfp_ftl:
2096 case ixgbe_phy_sfp_intel:
2097 case ixgbe_phy_sfp_unknown:
2098 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00002099 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
2100 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002101 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
2102 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2103 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2104 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2105 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00002106 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
2107 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002108 break;
Don Skidmore8f583322013-07-27 06:25:38 +00002109 case ixgbe_phy_qsfp_intel:
2110 case ixgbe_phy_qsfp_unknown:
2111 hw->phy.ops.read_i2c_eeprom(hw,
2112 IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g);
2113 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2114 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2115 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2116 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
2117 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002118 default:
2119 break;
2120 }
2121
2122out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002123 return physical_layer;
2124}
2125
2126/**
2127 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2128 * @hw: pointer to hardware structure
2129 * @regval: register value to write to RXCTRL
2130 *
2131 * Enables the Rx DMA unit for 82599
2132 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002133static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002134{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002135 /*
2136 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2137 * If traffic is incoming before we enable the Rx unit, it could hang
2138 * the Rx DMA unit. Therefore, make sure the security engine is
2139 * completely disabled prior to enabling the Rx unit.
2140 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002141 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002142
2143 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002144
2145 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002146
2147 return 0;
2148}
2149
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002150/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002151 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2152 * @hw: pointer to hardware structure
2153 *
2154 * Verifies that installed the firmware version is 0.6 or higher
2155 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2156 *
2157 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2158 * if the FW version is not supported.
2159 **/
2160static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2161{
2162 s32 status = IXGBE_ERR_EEPROM_VERSION;
2163 u16 fw_offset, fw_ptp_cfg_offset;
2164 u16 fw_version = 0;
2165
2166 /* firmware check is only necessary for SFI devices */
2167 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2168 status = 0;
2169 goto fw_version_out;
2170 }
2171
2172 /* get the offset to the Firmware Module block */
2173 hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2174
2175 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2176 goto fw_version_out;
2177
2178 /* get the offset to the Pass Through Patch Configuration block */
2179 hw->eeprom.ops.read(hw, (fw_offset +
2180 IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR),
2181 &fw_ptp_cfg_offset);
2182
2183 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2184 goto fw_version_out;
2185
2186 /* get the firmware version */
2187 hw->eeprom.ops.read(hw, (fw_ptp_cfg_offset +
2188 IXGBE_FW_PATCH_VERSION_4),
2189 &fw_version);
2190
2191 if (fw_version > 0x5)
2192 status = 0;
2193
2194fw_version_out:
2195 return status;
2196}
2197
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002198/**
2199 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2200 * @hw: pointer to hardware structure
2201 *
2202 * Returns true if the LESM FW module is present and enabled. Otherwise
2203 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2204 **/
Don Skidmored7bbcd32012-10-24 06:19:01 +00002205bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002206{
2207 bool lesm_enabled = false;
2208 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2209 s32 status;
2210
2211 /* get the offset to the Firmware Module block */
2212 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2213
2214 if ((status != 0) ||
2215 (fw_offset == 0) || (fw_offset == 0xFFFF))
2216 goto out;
2217
2218 /* get the offset to the LESM Parameters block */
2219 status = hw->eeprom.ops.read(hw, (fw_offset +
2220 IXGBE_FW_LESM_PARAMETERS_PTR),
2221 &fw_lesm_param_offset);
2222
2223 if ((status != 0) ||
2224 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2225 goto out;
2226
2227 /* get the lesm state word */
2228 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2229 IXGBE_FW_LESM_STATE_1),
2230 &fw_lesm_state);
2231
2232 if ((status == 0) &&
2233 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2234 lesm_enabled = true;
2235
2236out:
2237 return lesm_enabled;
2238}
2239
Emil Tantilov0665b092011-04-01 08:17:19 +00002240/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002241 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2242 * fastest available method
2243 *
2244 * @hw: pointer to hardware structure
2245 * @offset: offset of word in EEPROM to read
2246 * @words: number of words
2247 * @data: word(s) read from the EEPROM
2248 *
2249 * Retrieves 16 bit word(s) read from EEPROM
2250 **/
2251static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2252 u16 words, u16 *data)
2253{
2254 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2255 s32 ret_val = IXGBE_ERR_CONFIG;
2256
2257 /*
2258 * If EEPROM is detected and can be addressed using 14 bits,
2259 * use EERD otherwise use bit bang
2260 */
2261 if ((eeprom->type == ixgbe_eeprom_spi) &&
2262 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2263 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2264 data);
2265 else
2266 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2267 words,
2268 data);
2269
2270 return ret_val;
2271}
2272
2273/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002274 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2275 * fastest available method
2276 *
2277 * @hw: pointer to hardware structure
2278 * @offset: offset of word in the EEPROM to read
2279 * @data: word read from the EEPROM
2280 *
2281 * Reads a 16 bit word from the EEPROM
2282 **/
2283static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2284 u16 offset, u16 *data)
2285{
2286 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2287 s32 ret_val = IXGBE_ERR_CONFIG;
2288
2289 /*
2290 * If EEPROM is detected and can be addressed using 14 bits,
2291 * use EERD otherwise use bit bang
2292 */
2293 if ((eeprom->type == ixgbe_eeprom_spi) &&
2294 (offset <= IXGBE_EERD_MAX_ADDR))
2295 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2296 else
2297 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2298
2299 return ret_val;
2300}
2301
Don Skidmorede52a122012-09-11 06:58:19 +00002302/**
2303 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2304 *
2305 * @hw: pointer to hardware structure
2306 *
2307 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2308 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2309 * to AUTOC, so this function assumes the semaphore is held.
2310 **/
2311s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
2312{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002313 s32 ret_val;
2314 u32 anlp1_reg = 0;
2315 u32 i, autoc_reg, autoc2_reg;
2316
2317 /* Enable link if disabled in NVM */
2318 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2319 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2320 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2321 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2322 IXGBE_WRITE_FLUSH(hw);
2323 }
Don Skidmorede52a122012-09-11 06:58:19 +00002324
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00002325 autoc_reg = hw->mac.cached_autoc;
Don Skidmorede52a122012-09-11 06:58:19 +00002326 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2327
2328 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
2329 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg ^ IXGBE_AUTOC_LMS_1G_AN);
2330
2331 /* Wait for AN to leave state 0 */
2332 for (i = 0; i < 10; i++) {
2333 usleep_range(4000, 8000);
2334 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2335 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2336 break;
2337 }
2338
2339 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2340 hw_dbg(hw, "auto negotiation not completed\n");
2341 ret_val = IXGBE_ERR_RESET_FAILED;
2342 goto reset_pipeline_out;
2343 }
2344
2345 ret_val = 0;
2346
2347reset_pipeline_out:
2348 /* Write AUTOC register with original LMS field and Restart_AN */
2349 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2350 IXGBE_WRITE_FLUSH(hw);
2351
2352 return ret_val;
2353}
2354
Don Skidmore8f583322013-07-27 06:25:38 +00002355/**
2356 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2357 * @hw: pointer to hardware structure
2358 * @byte_offset: byte offset to read
2359 * @data: value read
2360 *
2361 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2362 * a specified device address.
2363 **/
2364static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2365 u8 dev_addr, u8 *data)
2366{
2367 u32 esdp;
2368 s32 status;
2369 s32 timeout = 200;
2370
2371 if (hw->phy.qsfp_shared_i2c_bus == true) {
2372 /* Acquire I2C bus ownership. */
2373 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2374 esdp |= IXGBE_ESDP_SDP0;
2375 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2376 IXGBE_WRITE_FLUSH(hw);
2377
2378 while (timeout) {
2379 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2380 if (esdp & IXGBE_ESDP_SDP1)
2381 break;
2382
2383 usleep_range(5000, 10000);
2384 timeout--;
2385 }
2386
2387 if (!timeout) {
2388 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2389 status = IXGBE_ERR_I2C;
2390 goto release_i2c_access;
2391 }
2392 }
2393
2394 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2395
2396release_i2c_access:
2397 if (hw->phy.qsfp_shared_i2c_bus == true) {
2398 /* Release I2C bus ownership. */
2399 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2400 esdp &= ~IXGBE_ESDP_SDP0;
2401 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2402 IXGBE_WRITE_FLUSH(hw);
2403 }
2404
2405 return status;
2406}
2407
2408/**
2409 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2410 * @hw: pointer to hardware structure
2411 * @byte_offset: byte offset to write
2412 * @data: value to write
2413 *
2414 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2415 * a specified device address.
2416 **/
2417static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2418 u8 dev_addr, u8 data)
2419{
2420 u32 esdp;
2421 s32 status;
2422 s32 timeout = 200;
2423
2424 if (hw->phy.qsfp_shared_i2c_bus == true) {
2425 /* Acquire I2C bus ownership. */
2426 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2427 esdp |= IXGBE_ESDP_SDP0;
2428 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2429 IXGBE_WRITE_FLUSH(hw);
2430
2431 while (timeout) {
2432 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2433 if (esdp & IXGBE_ESDP_SDP1)
2434 break;
2435
2436 usleep_range(5000, 10000);
2437 timeout--;
2438 }
2439
2440 if (!timeout) {
2441 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2442 status = IXGBE_ERR_I2C;
2443 goto release_i2c_access;
2444 }
2445 }
2446
2447 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2448
2449release_i2c_access:
2450 if (hw->phy.qsfp_shared_i2c_bus == true) {
2451 /* Release I2C bus ownership. */
2452 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2453 esdp &= ~IXGBE_ESDP_SDP0;
2454 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2455 IXGBE_WRITE_FLUSH(hw);
2456 }
2457
2458 return status;
2459}
2460
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002461static struct ixgbe_mac_operations mac_ops_82599 = {
2462 .init_hw = &ixgbe_init_hw_generic,
2463 .reset_hw = &ixgbe_reset_hw_82599,
2464 .start_hw = &ixgbe_start_hw_82599,
2465 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2466 .get_media_type = &ixgbe_get_media_type_82599,
2467 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2468 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002469 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2470 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002471 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002472 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002473 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002474 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002475 .stop_adapter = &ixgbe_stop_adapter_generic,
2476 .get_bus_info = &ixgbe_get_bus_info_generic,
2477 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2478 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2479 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
2480 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002481 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002482 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002483 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2484 .led_on = &ixgbe_led_on_generic,
2485 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002486 .blink_led_start = &ixgbe_blink_led_start_generic,
2487 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002488 .set_rar = &ixgbe_set_rar_generic,
2489 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002490 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002491 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002492 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002493 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002494 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2495 .enable_mc = &ixgbe_enable_mc_generic,
2496 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002497 .clear_vfta = &ixgbe_clear_vfta_generic,
2498 .set_vfta = &ixgbe_set_vfta_generic,
2499 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002500 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002501 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002502 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002503 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2504 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002505 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2506 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002507 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2508 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002509 .mng_fw_enabled = &ixgbe_mng_enabled,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002510};
2511
2512static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002513 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002514 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002515 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002516 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002517 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002518 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2519 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2520 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002521};
2522
2523static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002524 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002525 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002526 .init = &ixgbe_init_phy_ops_82599,
2527 .reset = &ixgbe_reset_phy_generic,
2528 .read_reg = &ixgbe_read_phy_reg_generic,
2529 .write_reg = &ixgbe_write_phy_reg_generic,
2530 .setup_link = &ixgbe_setup_phy_link_generic,
2531 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2532 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2533 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002534 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002535 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2536 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2537 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002538};
2539
2540struct ixgbe_info ixgbe_82599_info = {
2541 .mac = ixgbe_mac_82599EB,
2542 .get_invariants = &ixgbe_get_invariants_82599,
2543 .mac_ops = &mac_ops_82599,
2544 .eeprom_ops = &eeprom_ops_82599,
2545 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002546 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002547};