blob: c819c306693a2b69dcd62e0f56c210bf6e6bb744 [file] [log] [blame]
Paul Walmsley73591542010-02-22 22:09:32 -07001/*
2 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
3 *
4 * Copyright (C) 2009-2010 Nokia Corporation
5 * Paul Walmsley
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * The data in this file should be completely autogeneratable from
12 * the TI hardware database or other technical documentation.
13 *
14 * XXX these should be marked initdata for multi-OMAP kernels
15 */
16#include <plat/omap_hwmod.h>
17#include <mach/irqs.h>
18#include <plat/cpu.h>
19#include <plat/dma.h>
Kevin Hilman046465b2010-09-27 20:19:30 +053020#include <plat/serial.h>
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +000021#include <plat/l3_3xxx.h>
Rajendra Nayak4fe20e92010-09-21 19:37:13 +053022#include <plat/l4_3xxx.h>
23#include <plat/i2c.h>
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -080024#include <plat/gpio.h>
Kishore Kadiyala6ab89462011-03-01 13:12:56 -080025#include <plat/mmc.h>
Charulatha Vdc48e5f2011-02-24 15:16:49 +053026#include <plat/mcbsp.h>
Charulatha V0f616a42011-02-17 09:53:10 -080027#include <plat/mcspi.h>
Thara Gopinathce722d22011-02-23 00:14:05 -070028#include <plat/dmtimer.h>
Paul Walmsley73591542010-02-22 22:09:32 -070029
Paul Walmsley43b40992010-02-22 22:09:34 -070030#include "omap_hwmod_common_data.h"
31
Paul Walmsley73591542010-02-22 22:09:32 -070032#include "prm-regbits-34xx.h"
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +053033#include "cm-regbits-34xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070034#include "wd_timer.h"
Hema HK273ff8c2011-02-17 12:07:19 +053035#include <mach/am35xx.h>
Paul Walmsley73591542010-02-22 22:09:32 -070036
37/*
38 * OMAP3xxx hardware module integration data
39 *
40 * ALl of the data in this section should be autogeneratable from the
41 * TI hardware database or other technical documentation. Data that
42 * is driver-specific or driver-kernel integration-specific belongs
43 * elsewhere.
44 */
45
46static struct omap_hwmod omap3xxx_mpu_hwmod;
Kevin Hilman540064b2010-07-26 16:34:32 -060047static struct omap_hwmod omap3xxx_iva_hwmod;
Kevin Hilman4a7cf902010-07-26 16:34:32 -060048static struct omap_hwmod omap3xxx_l3_main_hwmod;
Paul Walmsley73591542010-02-22 22:09:32 -070049static struct omap_hwmod omap3xxx_l4_core_hwmod;
50static struct omap_hwmod omap3xxx_l4_per_hwmod;
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +053051static struct omap_hwmod omap3xxx_wd_timer2_hwmod;
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +000052static struct omap_hwmod omap3430es1_dss_core_hwmod;
53static struct omap_hwmod omap3xxx_dss_core_hwmod;
54static struct omap_hwmod omap3xxx_dss_dispc_hwmod;
55static struct omap_hwmod omap3xxx_dss_dsi1_hwmod;
56static struct omap_hwmod omap3xxx_dss_rfbi_hwmod;
57static struct omap_hwmod omap3xxx_dss_venc_hwmod;
Rajendra Nayak4fe20e92010-09-21 19:37:13 +053058static struct omap_hwmod omap3xxx_i2c1_hwmod;
59static struct omap_hwmod omap3xxx_i2c2_hwmod;
60static struct omap_hwmod omap3xxx_i2c3_hwmod;
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -080061static struct omap_hwmod omap3xxx_gpio1_hwmod;
62static struct omap_hwmod omap3xxx_gpio2_hwmod;
63static struct omap_hwmod omap3xxx_gpio3_hwmod;
64static struct omap_hwmod omap3xxx_gpio4_hwmod;
65static struct omap_hwmod omap3xxx_gpio5_hwmod;
66static struct omap_hwmod omap3xxx_gpio6_hwmod;
Thara Gopinathd3442722010-05-29 22:02:24 +053067static struct omap_hwmod omap34xx_sr1_hwmod;
68static struct omap_hwmod omap34xx_sr2_hwmod;
Charulatha V0f616a42011-02-17 09:53:10 -080069static struct omap_hwmod omap34xx_mcspi1;
70static struct omap_hwmod omap34xx_mcspi2;
71static struct omap_hwmod omap34xx_mcspi3;
72static struct omap_hwmod omap34xx_mcspi4;
Paul Walmsleyb1636052011-03-01 13:12:56 -080073static struct omap_hwmod omap3xxx_mmc1_hwmod;
74static struct omap_hwmod omap3xxx_mmc2_hwmod;
75static struct omap_hwmod omap3xxx_mmc3_hwmod;
Hema HK273ff8c2011-02-17 12:07:19 +053076static struct omap_hwmod am35xx_usbhsotg_hwmod;
Paul Walmsley73591542010-02-22 22:09:32 -070077
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -080078static struct omap_hwmod omap3xxx_dma_system_hwmod;
79
Charulatha Vdc48e5f2011-02-24 15:16:49 +053080static struct omap_hwmod omap3xxx_mcbsp1_hwmod;
81static struct omap_hwmod omap3xxx_mcbsp2_hwmod;
82static struct omap_hwmod omap3xxx_mcbsp3_hwmod;
83static struct omap_hwmod omap3xxx_mcbsp4_hwmod;
84static struct omap_hwmod omap3xxx_mcbsp5_hwmod;
85static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod;
86static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod;
87
Paul Walmsley73591542010-02-22 22:09:32 -070088/* L3 -> L4_CORE interface */
Kevin Hilman4a7cf902010-07-26 16:34:32 -060089static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
90 .master = &omap3xxx_l3_main_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -070091 .slave = &omap3xxx_l4_core_hwmod,
92 .user = OCP_USER_MPU | OCP_USER_SDMA,
93};
94
95/* L3 -> L4_PER interface */
Kevin Hilman4a7cf902010-07-26 16:34:32 -060096static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
97 .master = &omap3xxx_l3_main_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -070098 .slave = &omap3xxx_l4_per_hwmod,
99 .user = OCP_USER_MPU | OCP_USER_SDMA,
100};
101
sricharan4bb194d2011-02-08 22:13:37 +0530102/* L3 taret configuration and error log registers */
103static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
104 { .irq = INT_34XX_L3_DBG_IRQ },
105 { .irq = INT_34XX_L3_APP_IRQ },
106};
107
108static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
109 {
110 .pa_start = 0x68000000,
111 .pa_end = 0x6800ffff,
112 .flags = ADDR_TYPE_RT,
113 },
114};
115
Paul Walmsley73591542010-02-22 22:09:32 -0700116/* MPU -> L3 interface */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600117static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
sricharan4bb194d2011-02-08 22:13:37 +0530118 .master = &omap3xxx_mpu_hwmod,
119 .slave = &omap3xxx_l3_main_hwmod,
120 .addr = omap3xxx_l3_main_addrs,
121 .addr_cnt = ARRAY_SIZE(omap3xxx_l3_main_addrs),
Paul Walmsley73591542010-02-22 22:09:32 -0700122 .user = OCP_USER_MPU,
123};
124
125/* Slave interfaces on the L3 interconnect */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600126static struct omap_hwmod_ocp_if *omap3xxx_l3_main_slaves[] = {
127 &omap3xxx_mpu__l3_main,
Paul Walmsley73591542010-02-22 22:09:32 -0700128};
129
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +0000130/* DSS -> l3 */
131static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
132 .master = &omap3xxx_dss_core_hwmod,
133 .slave = &omap3xxx_l3_main_hwmod,
134 .fw = {
135 .omap2 = {
136 .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
137 .flags = OMAP_FIREWALL_L3,
138 }
139 },
140 .user = OCP_USER_MPU | OCP_USER_SDMA,
141};
142
Paul Walmsley73591542010-02-22 22:09:32 -0700143/* Master interfaces on the L3 interconnect */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600144static struct omap_hwmod_ocp_if *omap3xxx_l3_main_masters[] = {
145 &omap3xxx_l3_main__l4_core,
146 &omap3xxx_l3_main__l4_per,
Paul Walmsley73591542010-02-22 22:09:32 -0700147};
148
149/* L3 */
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600150static struct omap_hwmod omap3xxx_l3_main_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600151 .name = "l3_main",
Paul Walmsley43b40992010-02-22 22:09:34 -0700152 .class = &l3_hwmod_class,
sricharan4bb194d2011-02-08 22:13:37 +0530153 .mpu_irqs = omap3xxx_l3_main_irqs,
154 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_l3_main_irqs),
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600155 .masters = omap3xxx_l3_main_masters,
156 .masters_cnt = ARRAY_SIZE(omap3xxx_l3_main_masters),
157 .slaves = omap3xxx_l3_main_slaves,
158 .slaves_cnt = ARRAY_SIZE(omap3xxx_l3_main_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600159 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
160 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700161};
162
163static struct omap_hwmod omap3xxx_l4_wkup_hwmod;
Kevin Hilman046465b2010-09-27 20:19:30 +0530164static struct omap_hwmod omap3xxx_uart1_hwmod;
165static struct omap_hwmod omap3xxx_uart2_hwmod;
166static struct omap_hwmod omap3xxx_uart3_hwmod;
167static struct omap_hwmod omap3xxx_uart4_hwmod;
Hema HK870ea2b2011-02-17 12:07:18 +0530168static struct omap_hwmod omap3xxx_usbhsotg_hwmod;
Paul Walmsley73591542010-02-22 22:09:32 -0700169
Hema HK870ea2b2011-02-17 12:07:18 +0530170/* l3_core -> usbhsotg interface */
171static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
172 .master = &omap3xxx_usbhsotg_hwmod,
173 .slave = &omap3xxx_l3_main_hwmod,
174 .clk = "core_l3_ick",
175 .user = OCP_USER_MPU,
176};
Paul Walmsley73591542010-02-22 22:09:32 -0700177
Hema HK273ff8c2011-02-17 12:07:19 +0530178/* l3_core -> am35xx_usbhsotg interface */
179static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
180 .master = &am35xx_usbhsotg_hwmod,
181 .slave = &omap3xxx_l3_main_hwmod,
182 .clk = "core_l3_ick",
183 .user = OCP_USER_MPU,
184};
Paul Walmsley73591542010-02-22 22:09:32 -0700185/* L4_CORE -> L4_WKUP interface */
186static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
187 .master = &omap3xxx_l4_core_hwmod,
188 .slave = &omap3xxx_l4_wkup_hwmod,
189 .user = OCP_USER_MPU | OCP_USER_SDMA,
190};
191
Paul Walmsleyb1636052011-03-01 13:12:56 -0800192/* L4 CORE -> MMC1 interface */
193static struct omap_hwmod_addr_space omap3xxx_mmc1_addr_space[] = {
194 {
195 .pa_start = 0x4809c000,
196 .pa_end = 0x4809c1ff,
197 .flags = ADDR_TYPE_RT,
198 },
199};
200
201static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc1 = {
202 .master = &omap3xxx_l4_core_hwmod,
203 .slave = &omap3xxx_mmc1_hwmod,
204 .clk = "mmchs1_ick",
205 .addr = omap3xxx_mmc1_addr_space,
206 .addr_cnt = ARRAY_SIZE(omap3xxx_mmc1_addr_space),
207 .user = OCP_USER_MPU | OCP_USER_SDMA,
208 .flags = OMAP_FIREWALL_L4
209};
210
211/* L4 CORE -> MMC2 interface */
212static struct omap_hwmod_addr_space omap3xxx_mmc2_addr_space[] = {
213 {
214 .pa_start = 0x480b4000,
215 .pa_end = 0x480b41ff,
216 .flags = ADDR_TYPE_RT,
217 },
218};
219
220static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc2 = {
221 .master = &omap3xxx_l4_core_hwmod,
222 .slave = &omap3xxx_mmc2_hwmod,
223 .clk = "mmchs2_ick",
224 .addr = omap3xxx_mmc2_addr_space,
225 .addr_cnt = ARRAY_SIZE(omap3xxx_mmc2_addr_space),
226 .user = OCP_USER_MPU | OCP_USER_SDMA,
227 .flags = OMAP_FIREWALL_L4
228};
229
230/* L4 CORE -> MMC3 interface */
231static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
232 {
233 .pa_start = 0x480ad000,
234 .pa_end = 0x480ad1ff,
235 .flags = ADDR_TYPE_RT,
236 },
237};
238
239static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
240 .master = &omap3xxx_l4_core_hwmod,
241 .slave = &omap3xxx_mmc3_hwmod,
242 .clk = "mmchs3_ick",
243 .addr = omap3xxx_mmc3_addr_space,
244 .addr_cnt = ARRAY_SIZE(omap3xxx_mmc3_addr_space),
245 .user = OCP_USER_MPU | OCP_USER_SDMA,
246 .flags = OMAP_FIREWALL_L4
247};
248
Kevin Hilman046465b2010-09-27 20:19:30 +0530249/* L4 CORE -> UART1 interface */
250static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
251 {
252 .pa_start = OMAP3_UART1_BASE,
253 .pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
254 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
255 },
256};
257
258static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
259 .master = &omap3xxx_l4_core_hwmod,
260 .slave = &omap3xxx_uart1_hwmod,
261 .clk = "uart1_ick",
262 .addr = omap3xxx_uart1_addr_space,
263 .addr_cnt = ARRAY_SIZE(omap3xxx_uart1_addr_space),
264 .user = OCP_USER_MPU | OCP_USER_SDMA,
265};
266
267/* L4 CORE -> UART2 interface */
268static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
269 {
270 .pa_start = OMAP3_UART2_BASE,
271 .pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
272 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
273 },
274};
275
276static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
277 .master = &omap3xxx_l4_core_hwmod,
278 .slave = &omap3xxx_uart2_hwmod,
279 .clk = "uart2_ick",
280 .addr = omap3xxx_uart2_addr_space,
281 .addr_cnt = ARRAY_SIZE(omap3xxx_uart2_addr_space),
282 .user = OCP_USER_MPU | OCP_USER_SDMA,
283};
284
285/* L4 PER -> UART3 interface */
286static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
287 {
288 .pa_start = OMAP3_UART3_BASE,
289 .pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
290 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
291 },
292};
293
294static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
295 .master = &omap3xxx_l4_per_hwmod,
296 .slave = &omap3xxx_uart3_hwmod,
297 .clk = "uart3_ick",
298 .addr = omap3xxx_uart3_addr_space,
299 .addr_cnt = ARRAY_SIZE(omap3xxx_uart3_addr_space),
300 .user = OCP_USER_MPU | OCP_USER_SDMA,
301};
302
303/* L4 PER -> UART4 interface */
304static struct omap_hwmod_addr_space omap3xxx_uart4_addr_space[] = {
305 {
306 .pa_start = OMAP3_UART4_BASE,
307 .pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
308 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
309 },
310};
311
312static struct omap_hwmod_ocp_if omap3_l4_per__uart4 = {
313 .master = &omap3xxx_l4_per_hwmod,
314 .slave = &omap3xxx_uart4_hwmod,
315 .clk = "uart4_ick",
316 .addr = omap3xxx_uart4_addr_space,
317 .addr_cnt = ARRAY_SIZE(omap3xxx_uart4_addr_space),
318 .user = OCP_USER_MPU | OCP_USER_SDMA,
319};
320
Rajendra Nayak4fe20e92010-09-21 19:37:13 +0530321/* I2C IP block address space length (in bytes) */
322#define OMAP2_I2C_AS_LEN 128
323
324/* L4 CORE -> I2C1 interface */
325static struct omap_hwmod_addr_space omap3xxx_i2c1_addr_space[] = {
326 {
327 .pa_start = 0x48070000,
328 .pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1,
329 .flags = ADDR_TYPE_RT,
330 },
331};
332
333static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
334 .master = &omap3xxx_l4_core_hwmod,
335 .slave = &omap3xxx_i2c1_hwmod,
336 .clk = "i2c1_ick",
337 .addr = omap3xxx_i2c1_addr_space,
338 .addr_cnt = ARRAY_SIZE(omap3xxx_i2c1_addr_space),
339 .fw = {
340 .omap2 = {
341 .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
342 .l4_prot_group = 7,
343 .flags = OMAP_FIREWALL_L4,
344 }
345 },
346 .user = OCP_USER_MPU | OCP_USER_SDMA,
347};
348
349/* L4 CORE -> I2C2 interface */
350static struct omap_hwmod_addr_space omap3xxx_i2c2_addr_space[] = {
351 {
352 .pa_start = 0x48072000,
353 .pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1,
354 .flags = ADDR_TYPE_RT,
355 },
356};
357
358static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
359 .master = &omap3xxx_l4_core_hwmod,
360 .slave = &omap3xxx_i2c2_hwmod,
361 .clk = "i2c2_ick",
362 .addr = omap3xxx_i2c2_addr_space,
363 .addr_cnt = ARRAY_SIZE(omap3xxx_i2c2_addr_space),
364 .fw = {
365 .omap2 = {
366 .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
367 .l4_prot_group = 7,
368 .flags = OMAP_FIREWALL_L4,
369 }
370 },
371 .user = OCP_USER_MPU | OCP_USER_SDMA,
372};
373
374/* L4 CORE -> I2C3 interface */
375static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
376 {
377 .pa_start = 0x48060000,
378 .pa_end = 0x48060000 + OMAP2_I2C_AS_LEN - 1,
379 .flags = ADDR_TYPE_RT,
380 },
381};
382
383static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
384 .master = &omap3xxx_l4_core_hwmod,
385 .slave = &omap3xxx_i2c3_hwmod,
386 .clk = "i2c3_ick",
387 .addr = omap3xxx_i2c3_addr_space,
388 .addr_cnt = ARRAY_SIZE(omap3xxx_i2c3_addr_space),
389 .fw = {
390 .omap2 = {
391 .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
392 .l4_prot_group = 7,
393 .flags = OMAP_FIREWALL_L4,
394 }
395 },
396 .user = OCP_USER_MPU | OCP_USER_SDMA,
397};
398
Thara Gopinathd3442722010-05-29 22:02:24 +0530399/* L4 CORE -> SR1 interface */
400static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
401 {
402 .pa_start = OMAP34XX_SR1_BASE,
403 .pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
404 .flags = ADDR_TYPE_RT,
405 },
406};
407
408static struct omap_hwmod_ocp_if omap3_l4_core__sr1 = {
409 .master = &omap3xxx_l4_core_hwmod,
410 .slave = &omap34xx_sr1_hwmod,
411 .clk = "sr_l4_ick",
412 .addr = omap3_sr1_addr_space,
413 .addr_cnt = ARRAY_SIZE(omap3_sr1_addr_space),
414 .user = OCP_USER_MPU,
415};
416
417/* L4 CORE -> SR1 interface */
418static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
419 {
420 .pa_start = OMAP34XX_SR2_BASE,
421 .pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
422 .flags = ADDR_TYPE_RT,
423 },
424};
425
426static struct omap_hwmod_ocp_if omap3_l4_core__sr2 = {
427 .master = &omap3xxx_l4_core_hwmod,
428 .slave = &omap34xx_sr2_hwmod,
429 .clk = "sr_l4_ick",
430 .addr = omap3_sr2_addr_space,
431 .addr_cnt = ARRAY_SIZE(omap3_sr2_addr_space),
432 .user = OCP_USER_MPU,
433};
434
Hema HK870ea2b2011-02-17 12:07:18 +0530435/*
436* usbhsotg interface data
437*/
438
439static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
440 {
441 .pa_start = OMAP34XX_HSUSB_OTG_BASE,
442 .pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
443 .flags = ADDR_TYPE_RT
444 },
445};
446
447/* l4_core -> usbhsotg */
448static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
449 .master = &omap3xxx_l4_core_hwmod,
450 .slave = &omap3xxx_usbhsotg_hwmod,
451 .clk = "l4_ick",
452 .addr = omap3xxx_usbhsotg_addrs,
453 .addr_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_addrs),
454 .user = OCP_USER_MPU,
455};
456
457static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_masters[] = {
458 &omap3xxx_usbhsotg__l3,
459};
460
461static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_slaves[] = {
462 &omap3xxx_l4_core__usbhsotg,
463};
464
Hema HK273ff8c2011-02-17 12:07:19 +0530465static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
466 {
467 .pa_start = AM35XX_IPSS_USBOTGSS_BASE,
468 .pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
469 .flags = ADDR_TYPE_RT
470 },
471};
472
473/* l4_core -> usbhsotg */
474static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
475 .master = &omap3xxx_l4_core_hwmod,
476 .slave = &am35xx_usbhsotg_hwmod,
477 .clk = "l4_ick",
478 .addr = am35xx_usbhsotg_addrs,
479 .addr_cnt = ARRAY_SIZE(am35xx_usbhsotg_addrs),
480 .user = OCP_USER_MPU,
481};
482
483static struct omap_hwmod_ocp_if *am35xx_usbhsotg_masters[] = {
484 &am35xx_usbhsotg__l3,
485};
486
487static struct omap_hwmod_ocp_if *am35xx_usbhsotg_slaves[] = {
488 &am35xx_l4_core__usbhsotg,
489};
Paul Walmsley73591542010-02-22 22:09:32 -0700490/* Slave interfaces on the L4_CORE interconnect */
491static struct omap_hwmod_ocp_if *omap3xxx_l4_core_slaves[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600492 &omap3xxx_l3_main__l4_core,
Paul Walmsley73591542010-02-22 22:09:32 -0700493};
494
495/* L4 CORE */
496static struct omap_hwmod omap3xxx_l4_core_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600497 .name = "l4_core",
Paul Walmsley43b40992010-02-22 22:09:34 -0700498 .class = &l4_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700499 .slaves = omap3xxx_l4_core_slaves,
500 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_core_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600501 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
502 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700503};
504
505/* Slave interfaces on the L4_PER interconnect */
506static struct omap_hwmod_ocp_if *omap3xxx_l4_per_slaves[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600507 &omap3xxx_l3_main__l4_per,
Paul Walmsley73591542010-02-22 22:09:32 -0700508};
509
Paul Walmsley73591542010-02-22 22:09:32 -0700510/* L4 PER */
511static struct omap_hwmod omap3xxx_l4_per_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600512 .name = "l4_per",
Paul Walmsley43b40992010-02-22 22:09:34 -0700513 .class = &l4_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700514 .slaves = omap3xxx_l4_per_slaves,
515 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_per_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600516 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
517 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700518};
519
520/* Slave interfaces on the L4_WKUP interconnect */
521static struct omap_hwmod_ocp_if *omap3xxx_l4_wkup_slaves[] = {
522 &omap3xxx_l4_core__l4_wkup,
523};
524
Paul Walmsley73591542010-02-22 22:09:32 -0700525/* L4 WKUP */
526static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
Benoit Coussonfa983472010-07-26 16:34:29 -0600527 .name = "l4_wkup",
Paul Walmsley43b40992010-02-22 22:09:34 -0700528 .class = &l4_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700529 .slaves = omap3xxx_l4_wkup_slaves,
530 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_wkup_slaves),
Kevin Hilman2eb18752010-07-26 16:34:28 -0600531 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
532 .flags = HWMOD_NO_IDLEST,
Paul Walmsley73591542010-02-22 22:09:32 -0700533};
534
535/* Master interfaces on the MPU device */
536static struct omap_hwmod_ocp_if *omap3xxx_mpu_masters[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -0600537 &omap3xxx_mpu__l3_main,
Paul Walmsley73591542010-02-22 22:09:32 -0700538};
539
540/* MPU */
541static struct omap_hwmod omap3xxx_mpu_hwmod = {
Benoit Cousson5c2c0292010-05-20 12:31:10 -0600542 .name = "mpu",
Paul Walmsley43b40992010-02-22 22:09:34 -0700543 .class = &mpu_hwmod_class,
Paul Walmsley73591542010-02-22 22:09:32 -0700544 .main_clk = "arm_fck",
545 .masters = omap3xxx_mpu_masters,
546 .masters_cnt = ARRAY_SIZE(omap3xxx_mpu_masters),
547 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
548};
549
Kevin Hilman540064b2010-07-26 16:34:32 -0600550/*
551 * IVA2_2 interface data
552 */
553
554/* IVA2 <- L3 interface */
555static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
556 .master = &omap3xxx_l3_main_hwmod,
557 .slave = &omap3xxx_iva_hwmod,
558 .clk = "iva2_ck",
559 .user = OCP_USER_MPU | OCP_USER_SDMA,
560};
561
562static struct omap_hwmod_ocp_if *omap3xxx_iva_masters[] = {
563 &omap3xxx_l3__iva,
564};
565
566/*
567 * IVA2 (IVA2)
568 */
569
570static struct omap_hwmod omap3xxx_iva_hwmod = {
571 .name = "iva",
572 .class = &iva_hwmod_class,
573 .masters = omap3xxx_iva_masters,
574 .masters_cnt = ARRAY_SIZE(omap3xxx_iva_masters),
575 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
576};
577
Thara Gopinathce722d22011-02-23 00:14:05 -0700578/* timer class */
579static struct omap_hwmod_class_sysconfig omap3xxx_timer_1ms_sysc = {
580 .rev_offs = 0x0000,
581 .sysc_offs = 0x0010,
582 .syss_offs = 0x0014,
583 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
584 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
585 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
586 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
587 .sysc_fields = &omap_hwmod_sysc_type1,
588};
589
590static struct omap_hwmod_class omap3xxx_timer_1ms_hwmod_class = {
591 .name = "timer",
592 .sysc = &omap3xxx_timer_1ms_sysc,
593 .rev = OMAP_TIMER_IP_VERSION_1,
594};
595
596static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
597 .rev_offs = 0x0000,
598 .sysc_offs = 0x0010,
599 .syss_offs = 0x0014,
600 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
601 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
602 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
603 .sysc_fields = &omap_hwmod_sysc_type1,
604};
605
606static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
607 .name = "timer",
608 .sysc = &omap3xxx_timer_sysc,
609 .rev = OMAP_TIMER_IP_VERSION_1,
610};
611
612/* timer1 */
613static struct omap_hwmod omap3xxx_timer1_hwmod;
614static struct omap_hwmod_irq_info omap3xxx_timer1_mpu_irqs[] = {
615 { .irq = 37, },
616};
617
618static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
619 {
620 .pa_start = 0x48318000,
621 .pa_end = 0x48318000 + SZ_1K - 1,
622 .flags = ADDR_TYPE_RT
623 },
624};
625
626/* l4_wkup -> timer1 */
627static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
628 .master = &omap3xxx_l4_wkup_hwmod,
629 .slave = &omap3xxx_timer1_hwmod,
630 .clk = "gpt1_ick",
631 .addr = omap3xxx_timer1_addrs,
632 .addr_cnt = ARRAY_SIZE(omap3xxx_timer1_addrs),
633 .user = OCP_USER_MPU | OCP_USER_SDMA,
634};
635
636/* timer1 slave port */
637static struct omap_hwmod_ocp_if *omap3xxx_timer1_slaves[] = {
638 &omap3xxx_l4_wkup__timer1,
639};
640
641/* timer1 hwmod */
642static struct omap_hwmod omap3xxx_timer1_hwmod = {
643 .name = "timer1",
644 .mpu_irqs = omap3xxx_timer1_mpu_irqs,
645 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer1_mpu_irqs),
646 .main_clk = "gpt1_fck",
647 .prcm = {
648 .omap2 = {
649 .prcm_reg_id = 1,
650 .module_bit = OMAP3430_EN_GPT1_SHIFT,
651 .module_offs = WKUP_MOD,
652 .idlest_reg_id = 1,
653 .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
654 },
655 },
656 .slaves = omap3xxx_timer1_slaves,
657 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer1_slaves),
658 .class = &omap3xxx_timer_1ms_hwmod_class,
659 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
660};
661
662/* timer2 */
663static struct omap_hwmod omap3xxx_timer2_hwmod;
664static struct omap_hwmod_irq_info omap3xxx_timer2_mpu_irqs[] = {
665 { .irq = 38, },
666};
667
668static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
669 {
670 .pa_start = 0x49032000,
671 .pa_end = 0x49032000 + SZ_1K - 1,
672 .flags = ADDR_TYPE_RT
673 },
674};
675
676/* l4_per -> timer2 */
677static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
678 .master = &omap3xxx_l4_per_hwmod,
679 .slave = &omap3xxx_timer2_hwmod,
680 .clk = "gpt2_ick",
681 .addr = omap3xxx_timer2_addrs,
682 .addr_cnt = ARRAY_SIZE(omap3xxx_timer2_addrs),
683 .user = OCP_USER_MPU | OCP_USER_SDMA,
684};
685
686/* timer2 slave port */
687static struct omap_hwmod_ocp_if *omap3xxx_timer2_slaves[] = {
688 &omap3xxx_l4_per__timer2,
689};
690
691/* timer2 hwmod */
692static struct omap_hwmod omap3xxx_timer2_hwmod = {
693 .name = "timer2",
694 .mpu_irqs = omap3xxx_timer2_mpu_irqs,
695 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer2_mpu_irqs),
696 .main_clk = "gpt2_fck",
697 .prcm = {
698 .omap2 = {
699 .prcm_reg_id = 1,
700 .module_bit = OMAP3430_EN_GPT2_SHIFT,
701 .module_offs = OMAP3430_PER_MOD,
702 .idlest_reg_id = 1,
703 .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
704 },
705 },
706 .slaves = omap3xxx_timer2_slaves,
707 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer2_slaves),
708 .class = &omap3xxx_timer_1ms_hwmod_class,
709 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
710};
711
712/* timer3 */
713static struct omap_hwmod omap3xxx_timer3_hwmod;
714static struct omap_hwmod_irq_info omap3xxx_timer3_mpu_irqs[] = {
715 { .irq = 39, },
716};
717
718static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
719 {
720 .pa_start = 0x49034000,
721 .pa_end = 0x49034000 + SZ_1K - 1,
722 .flags = ADDR_TYPE_RT
723 },
724};
725
726/* l4_per -> timer3 */
727static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
728 .master = &omap3xxx_l4_per_hwmod,
729 .slave = &omap3xxx_timer3_hwmod,
730 .clk = "gpt3_ick",
731 .addr = omap3xxx_timer3_addrs,
732 .addr_cnt = ARRAY_SIZE(omap3xxx_timer3_addrs),
733 .user = OCP_USER_MPU | OCP_USER_SDMA,
734};
735
736/* timer3 slave port */
737static struct omap_hwmod_ocp_if *omap3xxx_timer3_slaves[] = {
738 &omap3xxx_l4_per__timer3,
739};
740
741/* timer3 hwmod */
742static struct omap_hwmod omap3xxx_timer3_hwmod = {
743 .name = "timer3",
744 .mpu_irqs = omap3xxx_timer3_mpu_irqs,
745 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer3_mpu_irqs),
746 .main_clk = "gpt3_fck",
747 .prcm = {
748 .omap2 = {
749 .prcm_reg_id = 1,
750 .module_bit = OMAP3430_EN_GPT3_SHIFT,
751 .module_offs = OMAP3430_PER_MOD,
752 .idlest_reg_id = 1,
753 .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
754 },
755 },
756 .slaves = omap3xxx_timer3_slaves,
757 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer3_slaves),
758 .class = &omap3xxx_timer_hwmod_class,
759 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
760};
761
762/* timer4 */
763static struct omap_hwmod omap3xxx_timer4_hwmod;
764static struct omap_hwmod_irq_info omap3xxx_timer4_mpu_irqs[] = {
765 { .irq = 40, },
766};
767
768static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
769 {
770 .pa_start = 0x49036000,
771 .pa_end = 0x49036000 + SZ_1K - 1,
772 .flags = ADDR_TYPE_RT
773 },
774};
775
776/* l4_per -> timer4 */
777static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
778 .master = &omap3xxx_l4_per_hwmod,
779 .slave = &omap3xxx_timer4_hwmod,
780 .clk = "gpt4_ick",
781 .addr = omap3xxx_timer4_addrs,
782 .addr_cnt = ARRAY_SIZE(omap3xxx_timer4_addrs),
783 .user = OCP_USER_MPU | OCP_USER_SDMA,
784};
785
786/* timer4 slave port */
787static struct omap_hwmod_ocp_if *omap3xxx_timer4_slaves[] = {
788 &omap3xxx_l4_per__timer4,
789};
790
791/* timer4 hwmod */
792static struct omap_hwmod omap3xxx_timer4_hwmod = {
793 .name = "timer4",
794 .mpu_irqs = omap3xxx_timer4_mpu_irqs,
795 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer4_mpu_irqs),
796 .main_clk = "gpt4_fck",
797 .prcm = {
798 .omap2 = {
799 .prcm_reg_id = 1,
800 .module_bit = OMAP3430_EN_GPT4_SHIFT,
801 .module_offs = OMAP3430_PER_MOD,
802 .idlest_reg_id = 1,
803 .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
804 },
805 },
806 .slaves = omap3xxx_timer4_slaves,
807 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer4_slaves),
808 .class = &omap3xxx_timer_hwmod_class,
809 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
810};
811
812/* timer5 */
813static struct omap_hwmod omap3xxx_timer5_hwmod;
814static struct omap_hwmod_irq_info omap3xxx_timer5_mpu_irqs[] = {
815 { .irq = 41, },
816};
817
818static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
819 {
820 .pa_start = 0x49038000,
821 .pa_end = 0x49038000 + SZ_1K - 1,
822 .flags = ADDR_TYPE_RT
823 },
824};
825
826/* l4_per -> timer5 */
827static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
828 .master = &omap3xxx_l4_per_hwmod,
829 .slave = &omap3xxx_timer5_hwmod,
830 .clk = "gpt5_ick",
831 .addr = omap3xxx_timer5_addrs,
832 .addr_cnt = ARRAY_SIZE(omap3xxx_timer5_addrs),
833 .user = OCP_USER_MPU | OCP_USER_SDMA,
834};
835
836/* timer5 slave port */
837static struct omap_hwmod_ocp_if *omap3xxx_timer5_slaves[] = {
838 &omap3xxx_l4_per__timer5,
839};
840
841/* timer5 hwmod */
842static struct omap_hwmod omap3xxx_timer5_hwmod = {
843 .name = "timer5",
844 .mpu_irqs = omap3xxx_timer5_mpu_irqs,
845 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer5_mpu_irqs),
846 .main_clk = "gpt5_fck",
847 .prcm = {
848 .omap2 = {
849 .prcm_reg_id = 1,
850 .module_bit = OMAP3430_EN_GPT5_SHIFT,
851 .module_offs = OMAP3430_PER_MOD,
852 .idlest_reg_id = 1,
853 .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
854 },
855 },
856 .slaves = omap3xxx_timer5_slaves,
857 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer5_slaves),
858 .class = &omap3xxx_timer_hwmod_class,
859 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
860};
861
862/* timer6 */
863static struct omap_hwmod omap3xxx_timer6_hwmod;
864static struct omap_hwmod_irq_info omap3xxx_timer6_mpu_irqs[] = {
865 { .irq = 42, },
866};
867
868static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
869 {
870 .pa_start = 0x4903A000,
871 .pa_end = 0x4903A000 + SZ_1K - 1,
872 .flags = ADDR_TYPE_RT
873 },
874};
875
876/* l4_per -> timer6 */
877static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
878 .master = &omap3xxx_l4_per_hwmod,
879 .slave = &omap3xxx_timer6_hwmod,
880 .clk = "gpt6_ick",
881 .addr = omap3xxx_timer6_addrs,
882 .addr_cnt = ARRAY_SIZE(omap3xxx_timer6_addrs),
883 .user = OCP_USER_MPU | OCP_USER_SDMA,
884};
885
886/* timer6 slave port */
887static struct omap_hwmod_ocp_if *omap3xxx_timer6_slaves[] = {
888 &omap3xxx_l4_per__timer6,
889};
890
891/* timer6 hwmod */
892static struct omap_hwmod omap3xxx_timer6_hwmod = {
893 .name = "timer6",
894 .mpu_irqs = omap3xxx_timer6_mpu_irqs,
895 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer6_mpu_irqs),
896 .main_clk = "gpt6_fck",
897 .prcm = {
898 .omap2 = {
899 .prcm_reg_id = 1,
900 .module_bit = OMAP3430_EN_GPT6_SHIFT,
901 .module_offs = OMAP3430_PER_MOD,
902 .idlest_reg_id = 1,
903 .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
904 },
905 },
906 .slaves = omap3xxx_timer6_slaves,
907 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer6_slaves),
908 .class = &omap3xxx_timer_hwmod_class,
909 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
910};
911
912/* timer7 */
913static struct omap_hwmod omap3xxx_timer7_hwmod;
914static struct omap_hwmod_irq_info omap3xxx_timer7_mpu_irqs[] = {
915 { .irq = 43, },
916};
917
918static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
919 {
920 .pa_start = 0x4903C000,
921 .pa_end = 0x4903C000 + SZ_1K - 1,
922 .flags = ADDR_TYPE_RT
923 },
924};
925
926/* l4_per -> timer7 */
927static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
928 .master = &omap3xxx_l4_per_hwmod,
929 .slave = &omap3xxx_timer7_hwmod,
930 .clk = "gpt7_ick",
931 .addr = omap3xxx_timer7_addrs,
932 .addr_cnt = ARRAY_SIZE(omap3xxx_timer7_addrs),
933 .user = OCP_USER_MPU | OCP_USER_SDMA,
934};
935
936/* timer7 slave port */
937static struct omap_hwmod_ocp_if *omap3xxx_timer7_slaves[] = {
938 &omap3xxx_l4_per__timer7,
939};
940
941/* timer7 hwmod */
942static struct omap_hwmod omap3xxx_timer7_hwmod = {
943 .name = "timer7",
944 .mpu_irqs = omap3xxx_timer7_mpu_irqs,
945 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer7_mpu_irqs),
946 .main_clk = "gpt7_fck",
947 .prcm = {
948 .omap2 = {
949 .prcm_reg_id = 1,
950 .module_bit = OMAP3430_EN_GPT7_SHIFT,
951 .module_offs = OMAP3430_PER_MOD,
952 .idlest_reg_id = 1,
953 .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
954 },
955 },
956 .slaves = omap3xxx_timer7_slaves,
957 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer7_slaves),
958 .class = &omap3xxx_timer_hwmod_class,
959 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
960};
961
962/* timer8 */
963static struct omap_hwmod omap3xxx_timer8_hwmod;
964static struct omap_hwmod_irq_info omap3xxx_timer8_mpu_irqs[] = {
965 { .irq = 44, },
966};
967
968static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
969 {
970 .pa_start = 0x4903E000,
971 .pa_end = 0x4903E000 + SZ_1K - 1,
972 .flags = ADDR_TYPE_RT
973 },
974};
975
976/* l4_per -> timer8 */
977static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
978 .master = &omap3xxx_l4_per_hwmod,
979 .slave = &omap3xxx_timer8_hwmod,
980 .clk = "gpt8_ick",
981 .addr = omap3xxx_timer8_addrs,
982 .addr_cnt = ARRAY_SIZE(omap3xxx_timer8_addrs),
983 .user = OCP_USER_MPU | OCP_USER_SDMA,
984};
985
986/* timer8 slave port */
987static struct omap_hwmod_ocp_if *omap3xxx_timer8_slaves[] = {
988 &omap3xxx_l4_per__timer8,
989};
990
991/* timer8 hwmod */
992static struct omap_hwmod omap3xxx_timer8_hwmod = {
993 .name = "timer8",
994 .mpu_irqs = omap3xxx_timer8_mpu_irqs,
995 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer8_mpu_irqs),
996 .main_clk = "gpt8_fck",
997 .prcm = {
998 .omap2 = {
999 .prcm_reg_id = 1,
1000 .module_bit = OMAP3430_EN_GPT8_SHIFT,
1001 .module_offs = OMAP3430_PER_MOD,
1002 .idlest_reg_id = 1,
1003 .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
1004 },
1005 },
1006 .slaves = omap3xxx_timer8_slaves,
1007 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer8_slaves),
1008 .class = &omap3xxx_timer_hwmod_class,
1009 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1010};
1011
1012/* timer9 */
1013static struct omap_hwmod omap3xxx_timer9_hwmod;
1014static struct omap_hwmod_irq_info omap3xxx_timer9_mpu_irqs[] = {
1015 { .irq = 45, },
1016};
1017
1018static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
1019 {
1020 .pa_start = 0x49040000,
1021 .pa_end = 0x49040000 + SZ_1K - 1,
1022 .flags = ADDR_TYPE_RT
1023 },
1024};
1025
1026/* l4_per -> timer9 */
1027static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
1028 .master = &omap3xxx_l4_per_hwmod,
1029 .slave = &omap3xxx_timer9_hwmod,
1030 .clk = "gpt9_ick",
1031 .addr = omap3xxx_timer9_addrs,
1032 .addr_cnt = ARRAY_SIZE(omap3xxx_timer9_addrs),
1033 .user = OCP_USER_MPU | OCP_USER_SDMA,
1034};
1035
1036/* timer9 slave port */
1037static struct omap_hwmod_ocp_if *omap3xxx_timer9_slaves[] = {
1038 &omap3xxx_l4_per__timer9,
1039};
1040
1041/* timer9 hwmod */
1042static struct omap_hwmod omap3xxx_timer9_hwmod = {
1043 .name = "timer9",
1044 .mpu_irqs = omap3xxx_timer9_mpu_irqs,
1045 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer9_mpu_irqs),
1046 .main_clk = "gpt9_fck",
1047 .prcm = {
1048 .omap2 = {
1049 .prcm_reg_id = 1,
1050 .module_bit = OMAP3430_EN_GPT9_SHIFT,
1051 .module_offs = OMAP3430_PER_MOD,
1052 .idlest_reg_id = 1,
1053 .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
1054 },
1055 },
1056 .slaves = omap3xxx_timer9_slaves,
1057 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer9_slaves),
1058 .class = &omap3xxx_timer_hwmod_class,
1059 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1060};
1061
1062/* timer10 */
1063static struct omap_hwmod omap3xxx_timer10_hwmod;
1064static struct omap_hwmod_irq_info omap3xxx_timer10_mpu_irqs[] = {
1065 { .irq = 46, },
1066};
1067
1068static struct omap_hwmod_addr_space omap3xxx_timer10_addrs[] = {
1069 {
1070 .pa_start = 0x48086000,
1071 .pa_end = 0x48086000 + SZ_1K - 1,
1072 .flags = ADDR_TYPE_RT
1073 },
1074};
1075
1076/* l4_core -> timer10 */
1077static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
1078 .master = &omap3xxx_l4_core_hwmod,
1079 .slave = &omap3xxx_timer10_hwmod,
1080 .clk = "gpt10_ick",
1081 .addr = omap3xxx_timer10_addrs,
1082 .addr_cnt = ARRAY_SIZE(omap3xxx_timer10_addrs),
1083 .user = OCP_USER_MPU | OCP_USER_SDMA,
1084};
1085
1086/* timer10 slave port */
1087static struct omap_hwmod_ocp_if *omap3xxx_timer10_slaves[] = {
1088 &omap3xxx_l4_core__timer10,
1089};
1090
1091/* timer10 hwmod */
1092static struct omap_hwmod omap3xxx_timer10_hwmod = {
1093 .name = "timer10",
1094 .mpu_irqs = omap3xxx_timer10_mpu_irqs,
1095 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer10_mpu_irqs),
1096 .main_clk = "gpt10_fck",
1097 .prcm = {
1098 .omap2 = {
1099 .prcm_reg_id = 1,
1100 .module_bit = OMAP3430_EN_GPT10_SHIFT,
1101 .module_offs = CORE_MOD,
1102 .idlest_reg_id = 1,
1103 .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
1104 },
1105 },
1106 .slaves = omap3xxx_timer10_slaves,
1107 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer10_slaves),
1108 .class = &omap3xxx_timer_1ms_hwmod_class,
1109 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1110};
1111
1112/* timer11 */
1113static struct omap_hwmod omap3xxx_timer11_hwmod;
1114static struct omap_hwmod_irq_info omap3xxx_timer11_mpu_irqs[] = {
1115 { .irq = 47, },
1116};
1117
1118static struct omap_hwmod_addr_space omap3xxx_timer11_addrs[] = {
1119 {
1120 .pa_start = 0x48088000,
1121 .pa_end = 0x48088000 + SZ_1K - 1,
1122 .flags = ADDR_TYPE_RT
1123 },
1124};
1125
1126/* l4_core -> timer11 */
1127static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
1128 .master = &omap3xxx_l4_core_hwmod,
1129 .slave = &omap3xxx_timer11_hwmod,
1130 .clk = "gpt11_ick",
1131 .addr = omap3xxx_timer11_addrs,
1132 .addr_cnt = ARRAY_SIZE(omap3xxx_timer11_addrs),
1133 .user = OCP_USER_MPU | OCP_USER_SDMA,
1134};
1135
1136/* timer11 slave port */
1137static struct omap_hwmod_ocp_if *omap3xxx_timer11_slaves[] = {
1138 &omap3xxx_l4_core__timer11,
1139};
1140
1141/* timer11 hwmod */
1142static struct omap_hwmod omap3xxx_timer11_hwmod = {
1143 .name = "timer11",
1144 .mpu_irqs = omap3xxx_timer11_mpu_irqs,
1145 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer11_mpu_irqs),
1146 .main_clk = "gpt11_fck",
1147 .prcm = {
1148 .omap2 = {
1149 .prcm_reg_id = 1,
1150 .module_bit = OMAP3430_EN_GPT11_SHIFT,
1151 .module_offs = CORE_MOD,
1152 .idlest_reg_id = 1,
1153 .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
1154 },
1155 },
1156 .slaves = omap3xxx_timer11_slaves,
1157 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer11_slaves),
1158 .class = &omap3xxx_timer_hwmod_class,
1159 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1160};
1161
1162/* timer12*/
1163static struct omap_hwmod omap3xxx_timer12_hwmod;
1164static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
1165 { .irq = 95, },
1166};
1167
1168static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
1169 {
1170 .pa_start = 0x48304000,
1171 .pa_end = 0x48304000 + SZ_1K - 1,
1172 .flags = ADDR_TYPE_RT
1173 },
1174};
1175
1176/* l4_core -> timer12 */
1177static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer12 = {
1178 .master = &omap3xxx_l4_core_hwmod,
1179 .slave = &omap3xxx_timer12_hwmod,
1180 .clk = "gpt12_ick",
1181 .addr = omap3xxx_timer12_addrs,
1182 .addr_cnt = ARRAY_SIZE(omap3xxx_timer12_addrs),
1183 .user = OCP_USER_MPU | OCP_USER_SDMA,
1184};
1185
1186/* timer12 slave port */
1187static struct omap_hwmod_ocp_if *omap3xxx_timer12_slaves[] = {
1188 &omap3xxx_l4_core__timer12,
1189};
1190
1191/* timer12 hwmod */
1192static struct omap_hwmod omap3xxx_timer12_hwmod = {
1193 .name = "timer12",
1194 .mpu_irqs = omap3xxx_timer12_mpu_irqs,
1195 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_timer12_mpu_irqs),
1196 .main_clk = "gpt12_fck",
1197 .prcm = {
1198 .omap2 = {
1199 .prcm_reg_id = 1,
1200 .module_bit = OMAP3430_EN_GPT12_SHIFT,
1201 .module_offs = WKUP_MOD,
1202 .idlest_reg_id = 1,
1203 .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
1204 },
1205 },
1206 .slaves = omap3xxx_timer12_slaves,
1207 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer12_slaves),
1208 .class = &omap3xxx_timer_hwmod_class,
1209 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
1210};
1211
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301212/* l4_wkup -> wd_timer2 */
1213static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
1214 {
1215 .pa_start = 0x48314000,
1216 .pa_end = 0x4831407f,
1217 .flags = ADDR_TYPE_RT
1218 },
1219};
1220
1221static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
1222 .master = &omap3xxx_l4_wkup_hwmod,
1223 .slave = &omap3xxx_wd_timer2_hwmod,
1224 .clk = "wdt2_ick",
1225 .addr = omap3xxx_wd_timer2_addrs,
1226 .addr_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_addrs),
1227 .user = OCP_USER_MPU | OCP_USER_SDMA,
1228};
1229
1230/*
1231 * 'wd_timer' class
1232 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
1233 * overflow condition
1234 */
1235
1236static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
1237 .rev_offs = 0x0000,
1238 .sysc_offs = 0x0010,
1239 .syss_offs = 0x0014,
1240 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
1241 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07001242 SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1243 SYSS_HAS_RESET_STATUS),
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301244 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1245 .sysc_fields = &omap_hwmod_sysc_type1,
1246};
1247
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301248/* I2C common */
1249static struct omap_hwmod_class_sysconfig i2c_sysc = {
1250 .rev_offs = 0x00,
1251 .sysc_offs = 0x20,
1252 .syss_offs = 0x10,
1253 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1254 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07001255 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301256 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1257 .sysc_fields = &omap_hwmod_sysc_type1,
1258};
1259
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301260static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
Paul Walmsleyff2516f2010-12-21 15:39:15 -07001261 .name = "wd_timer",
1262 .sysc = &omap3xxx_wd_timer_sysc,
1263 .pre_shutdown = &omap2_wd_timer_disable
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301264};
1265
1266/* wd_timer2 */
1267static struct omap_hwmod_ocp_if *omap3xxx_wd_timer2_slaves[] = {
1268 &omap3xxx_l4_wkup__wd_timer2,
1269};
1270
1271static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
1272 .name = "wd_timer2",
1273 .class = &omap3xxx_wd_timer_hwmod_class,
1274 .main_clk = "wdt2_fck",
1275 .prcm = {
1276 .omap2 = {
1277 .prcm_reg_id = 1,
1278 .module_bit = OMAP3430_EN_WDT2_SHIFT,
1279 .module_offs = WKUP_MOD,
1280 .idlest_reg_id = 1,
1281 .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
1282 },
1283 },
1284 .slaves = omap3xxx_wd_timer2_slaves,
1285 .slaves_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_slaves),
1286 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
Paul Walmsley2f4dd592011-03-10 22:40:06 -07001287 /*
1288 * XXX: Use software supervised mode, HW supervised smartidle seems to
1289 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
1290 */
1291 .flags = HWMOD_SWSUP_SIDLE,
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05301292};
1293
Kevin Hilman046465b2010-09-27 20:19:30 +05301294/* UART common */
1295
1296static struct omap_hwmod_class_sysconfig uart_sysc = {
1297 .rev_offs = 0x50,
1298 .sysc_offs = 0x54,
1299 .syss_offs = 0x58,
1300 .sysc_flags = (SYSC_HAS_SIDLEMODE |
1301 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07001302 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
Kevin Hilman046465b2010-09-27 20:19:30 +05301303 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1304 .sysc_fields = &omap_hwmod_sysc_type1,
1305};
1306
1307static struct omap_hwmod_class uart_class = {
1308 .name = "uart",
1309 .sysc = &uart_sysc,
1310};
1311
1312/* UART1 */
1313
1314static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
1315 { .irq = INT_24XX_UART1_IRQ, },
1316};
1317
1318static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
1319 { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
1320 { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
1321};
1322
1323static struct omap_hwmod_ocp_if *omap3xxx_uart1_slaves[] = {
1324 &omap3_l4_core__uart1,
1325};
1326
1327static struct omap_hwmod omap3xxx_uart1_hwmod = {
1328 .name = "uart1",
1329 .mpu_irqs = uart1_mpu_irqs,
1330 .mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs),
1331 .sdma_reqs = uart1_sdma_reqs,
1332 .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
1333 .main_clk = "uart1_fck",
1334 .prcm = {
1335 .omap2 = {
1336 .module_offs = CORE_MOD,
1337 .prcm_reg_id = 1,
1338 .module_bit = OMAP3430_EN_UART1_SHIFT,
1339 .idlest_reg_id = 1,
1340 .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
1341 },
1342 },
1343 .slaves = omap3xxx_uart1_slaves,
1344 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart1_slaves),
1345 .class = &uart_class,
1346 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1347};
1348
1349/* UART2 */
1350
1351static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
1352 { .irq = INT_24XX_UART2_IRQ, },
1353};
1354
1355static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
1356 { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
1357 { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
1358};
1359
1360static struct omap_hwmod_ocp_if *omap3xxx_uart2_slaves[] = {
1361 &omap3_l4_core__uart2,
1362};
1363
1364static struct omap_hwmod omap3xxx_uart2_hwmod = {
1365 .name = "uart2",
1366 .mpu_irqs = uart2_mpu_irqs,
1367 .mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs),
1368 .sdma_reqs = uart2_sdma_reqs,
1369 .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
1370 .main_clk = "uart2_fck",
1371 .prcm = {
1372 .omap2 = {
1373 .module_offs = CORE_MOD,
1374 .prcm_reg_id = 1,
1375 .module_bit = OMAP3430_EN_UART2_SHIFT,
1376 .idlest_reg_id = 1,
1377 .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
1378 },
1379 },
1380 .slaves = omap3xxx_uart2_slaves,
1381 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart2_slaves),
1382 .class = &uart_class,
1383 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1384};
1385
1386/* UART3 */
1387
1388static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
1389 { .irq = INT_24XX_UART3_IRQ, },
1390};
1391
1392static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
1393 { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
1394 { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
1395};
1396
1397static struct omap_hwmod_ocp_if *omap3xxx_uart3_slaves[] = {
1398 &omap3_l4_per__uart3,
1399};
1400
1401static struct omap_hwmod omap3xxx_uart3_hwmod = {
1402 .name = "uart3",
1403 .mpu_irqs = uart3_mpu_irqs,
1404 .mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs),
1405 .sdma_reqs = uart3_sdma_reqs,
1406 .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
1407 .main_clk = "uart3_fck",
1408 .prcm = {
1409 .omap2 = {
1410 .module_offs = OMAP3430_PER_MOD,
1411 .prcm_reg_id = 1,
1412 .module_bit = OMAP3430_EN_UART3_SHIFT,
1413 .idlest_reg_id = 1,
1414 .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
1415 },
1416 },
1417 .slaves = omap3xxx_uart3_slaves,
1418 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart3_slaves),
1419 .class = &uart_class,
1420 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1421};
1422
1423/* UART4 */
1424
1425static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
1426 { .irq = INT_36XX_UART4_IRQ, },
1427};
1428
1429static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
1430 { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
1431 { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
1432};
1433
1434static struct omap_hwmod_ocp_if *omap3xxx_uart4_slaves[] = {
1435 &omap3_l4_per__uart4,
1436};
1437
1438static struct omap_hwmod omap3xxx_uart4_hwmod = {
1439 .name = "uart4",
1440 .mpu_irqs = uart4_mpu_irqs,
1441 .mpu_irqs_cnt = ARRAY_SIZE(uart4_mpu_irqs),
1442 .sdma_reqs = uart4_sdma_reqs,
1443 .sdma_reqs_cnt = ARRAY_SIZE(uart4_sdma_reqs),
1444 .main_clk = "uart4_fck",
1445 .prcm = {
1446 .omap2 = {
1447 .module_offs = OMAP3430_PER_MOD,
1448 .prcm_reg_id = 1,
1449 .module_bit = OMAP3630_EN_UART4_SHIFT,
1450 .idlest_reg_id = 1,
1451 .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
1452 },
1453 },
1454 .slaves = omap3xxx_uart4_slaves,
1455 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart4_slaves),
1456 .class = &uart_class,
1457 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
1458};
1459
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301460static struct omap_hwmod_class i2c_class = {
1461 .name = "i2c",
1462 .sysc = &i2c_sysc,
1463};
1464
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001465/*
1466 * 'dss' class
1467 * display sub-system
1468 */
1469
1470static struct omap_hwmod_class_sysconfig omap3xxx_dss_sysc = {
1471 .rev_offs = 0x0000,
1472 .sysc_offs = 0x0010,
1473 .syss_offs = 0x0014,
1474 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1475 .sysc_fields = &omap_hwmod_sysc_type1,
1476};
1477
1478static struct omap_hwmod_class omap3xxx_dss_hwmod_class = {
1479 .name = "dss",
1480 .sysc = &omap3xxx_dss_sysc,
1481};
1482
1483/* dss */
1484static struct omap_hwmod_irq_info omap3xxx_dss_irqs[] = {
1485 { .irq = 25 },
1486};
1487
1488static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
1489 { .name = "dispc", .dma_req = 5 },
1490 { .name = "dsi1", .dma_req = 74 },
1491};
1492
1493/* dss */
1494/* dss master ports */
1495static struct omap_hwmod_ocp_if *omap3xxx_dss_masters[] = {
1496 &omap3xxx_dss__l3,
1497};
1498
1499static struct omap_hwmod_addr_space omap3xxx_dss_addrs[] = {
1500 {
1501 .pa_start = 0x48050000,
1502 .pa_end = 0x480503FF,
1503 .flags = ADDR_TYPE_RT
1504 },
1505};
1506
1507/* l4_core -> dss */
1508static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
1509 .master = &omap3xxx_l4_core_hwmod,
1510 .slave = &omap3430es1_dss_core_hwmod,
1511 .clk = "dss_ick",
1512 .addr = omap3xxx_dss_addrs,
1513 .addr_cnt = ARRAY_SIZE(omap3xxx_dss_addrs),
1514 .fw = {
1515 .omap2 = {
1516 .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
1517 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1518 .flags = OMAP_FIREWALL_L4,
1519 }
1520 },
1521 .user = OCP_USER_MPU | OCP_USER_SDMA,
1522};
1523
1524static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
1525 .master = &omap3xxx_l4_core_hwmod,
1526 .slave = &omap3xxx_dss_core_hwmod,
1527 .clk = "dss_ick",
1528 .addr = omap3xxx_dss_addrs,
1529 .addr_cnt = ARRAY_SIZE(omap3xxx_dss_addrs),
1530 .fw = {
1531 .omap2 = {
1532 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
1533 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1534 .flags = OMAP_FIREWALL_L4,
1535 }
1536 },
1537 .user = OCP_USER_MPU | OCP_USER_SDMA,
1538};
1539
1540/* dss slave ports */
1541static struct omap_hwmod_ocp_if *omap3430es1_dss_slaves[] = {
1542 &omap3430es1_l4_core__dss,
1543};
1544
1545static struct omap_hwmod_ocp_if *omap3xxx_dss_slaves[] = {
1546 &omap3xxx_l4_core__dss,
1547};
1548
1549static struct omap_hwmod_opt_clk dss_opt_clks[] = {
1550 { .role = "tv_clk", .clk = "dss_tv_fck" },
1551 { .role = "dssclk", .clk = "dss_96m_fck" },
1552 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
1553};
1554
1555static struct omap_hwmod omap3430es1_dss_core_hwmod = {
1556 .name = "dss_core",
1557 .class = &omap3xxx_dss_hwmod_class,
1558 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
1559 .mpu_irqs = omap3xxx_dss_irqs,
1560 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dss_irqs),
1561 .sdma_reqs = omap3xxx_dss_sdma_chs,
1562 .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
1563
1564 .prcm = {
1565 .omap2 = {
1566 .prcm_reg_id = 1,
1567 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1568 .module_offs = OMAP3430_DSS_MOD,
1569 .idlest_reg_id = 1,
1570 .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
1571 },
1572 },
1573 .opt_clks = dss_opt_clks,
1574 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
1575 .slaves = omap3430es1_dss_slaves,
1576 .slaves_cnt = ARRAY_SIZE(omap3430es1_dss_slaves),
1577 .masters = omap3xxx_dss_masters,
1578 .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
1579 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
1580 .flags = HWMOD_NO_IDLEST,
1581};
1582
1583static struct omap_hwmod omap3xxx_dss_core_hwmod = {
1584 .name = "dss_core",
1585 .class = &omap3xxx_dss_hwmod_class,
1586 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
1587 .mpu_irqs = omap3xxx_dss_irqs,
1588 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dss_irqs),
1589 .sdma_reqs = omap3xxx_dss_sdma_chs,
1590 .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
1591
1592 .prcm = {
1593 .omap2 = {
1594 .prcm_reg_id = 1,
1595 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1596 .module_offs = OMAP3430_DSS_MOD,
1597 .idlest_reg_id = 1,
1598 .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
1599 .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
1600 },
1601 },
1602 .opt_clks = dss_opt_clks,
1603 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
1604 .slaves = omap3xxx_dss_slaves,
1605 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_slaves),
1606 .masters = omap3xxx_dss_masters,
1607 .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
1608 .omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2 |
1609 CHIP_IS_OMAP3630ES1 | CHIP_GE_OMAP3630ES1_1),
1610};
1611
1612/*
1613 * 'dispc' class
1614 * display controller
1615 */
1616
1617static struct omap_hwmod_class_sysconfig omap3xxx_dispc_sysc = {
1618 .rev_offs = 0x0000,
1619 .sysc_offs = 0x0010,
1620 .syss_offs = 0x0014,
1621 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1622 SYSC_HAS_MIDLEMODE | SYSC_HAS_ENAWAKEUP |
1623 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1624 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1625 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1626 .sysc_fields = &omap_hwmod_sysc_type1,
1627};
1628
1629static struct omap_hwmod_class omap3xxx_dispc_hwmod_class = {
1630 .name = "dispc",
1631 .sysc = &omap3xxx_dispc_sysc,
1632};
1633
1634static struct omap_hwmod_addr_space omap3xxx_dss_dispc_addrs[] = {
1635 {
1636 .pa_start = 0x48050400,
1637 .pa_end = 0x480507FF,
1638 .flags = ADDR_TYPE_RT
1639 },
1640};
1641
1642/* l4_core -> dss_dispc */
1643static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
1644 .master = &omap3xxx_l4_core_hwmod,
1645 .slave = &omap3xxx_dss_dispc_hwmod,
1646 .clk = "dss_ick",
1647 .addr = omap3xxx_dss_dispc_addrs,
1648 .addr_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_addrs),
1649 .fw = {
1650 .omap2 = {
1651 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
1652 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1653 .flags = OMAP_FIREWALL_L4,
1654 }
1655 },
1656 .user = OCP_USER_MPU | OCP_USER_SDMA,
1657};
1658
1659/* dss_dispc slave ports */
1660static struct omap_hwmod_ocp_if *omap3xxx_dss_dispc_slaves[] = {
1661 &omap3xxx_l4_core__dss_dispc,
1662};
1663
1664static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
1665 .name = "dss_dispc",
1666 .class = &omap3xxx_dispc_hwmod_class,
1667 .main_clk = "dss1_alwon_fck",
1668 .prcm = {
1669 .omap2 = {
1670 .prcm_reg_id = 1,
1671 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1672 .module_offs = OMAP3430_DSS_MOD,
1673 },
1674 },
1675 .slaves = omap3xxx_dss_dispc_slaves,
1676 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_slaves),
1677 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1678 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1679 CHIP_GE_OMAP3630ES1_1),
1680 .flags = HWMOD_NO_IDLEST,
1681};
1682
1683/*
1684 * 'dsi' class
1685 * display serial interface controller
1686 */
1687
1688static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
1689 .name = "dsi",
1690};
1691
1692/* dss_dsi1 */
1693static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
1694 {
1695 .pa_start = 0x4804FC00,
1696 .pa_end = 0x4804FFFF,
1697 .flags = ADDR_TYPE_RT
1698 },
1699};
1700
1701/* l4_core -> dss_dsi1 */
1702static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
1703 .master = &omap3xxx_l4_core_hwmod,
1704 .slave = &omap3xxx_dss_dsi1_hwmod,
1705 .addr = omap3xxx_dss_dsi1_addrs,
1706 .addr_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_addrs),
1707 .fw = {
1708 .omap2 = {
1709 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
1710 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1711 .flags = OMAP_FIREWALL_L4,
1712 }
1713 },
1714 .user = OCP_USER_MPU | OCP_USER_SDMA,
1715};
1716
1717/* dss_dsi1 slave ports */
1718static struct omap_hwmod_ocp_if *omap3xxx_dss_dsi1_slaves[] = {
1719 &omap3xxx_l4_core__dss_dsi1,
1720};
1721
1722static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
1723 .name = "dss_dsi1",
1724 .class = &omap3xxx_dsi_hwmod_class,
1725 .main_clk = "dss1_alwon_fck",
1726 .prcm = {
1727 .omap2 = {
1728 .prcm_reg_id = 1,
1729 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1730 .module_offs = OMAP3430_DSS_MOD,
1731 },
1732 },
1733 .slaves = omap3xxx_dss_dsi1_slaves,
1734 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_slaves),
1735 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1736 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1737 CHIP_GE_OMAP3630ES1_1),
1738 .flags = HWMOD_NO_IDLEST,
1739};
1740
1741/*
1742 * 'rfbi' class
1743 * remote frame buffer interface
1744 */
1745
1746static struct omap_hwmod_class_sysconfig omap3xxx_rfbi_sysc = {
1747 .rev_offs = 0x0000,
1748 .sysc_offs = 0x0010,
1749 .syss_offs = 0x0014,
1750 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1751 SYSC_HAS_AUTOIDLE),
1752 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1753 .sysc_fields = &omap_hwmod_sysc_type1,
1754};
1755
1756static struct omap_hwmod_class omap3xxx_rfbi_hwmod_class = {
1757 .name = "rfbi",
1758 .sysc = &omap3xxx_rfbi_sysc,
1759};
1760
1761static struct omap_hwmod_addr_space omap3xxx_dss_rfbi_addrs[] = {
1762 {
1763 .pa_start = 0x48050800,
1764 .pa_end = 0x48050BFF,
1765 .flags = ADDR_TYPE_RT
1766 },
1767};
1768
1769/* l4_core -> dss_rfbi */
1770static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
1771 .master = &omap3xxx_l4_core_hwmod,
1772 .slave = &omap3xxx_dss_rfbi_hwmod,
1773 .clk = "dss_ick",
1774 .addr = omap3xxx_dss_rfbi_addrs,
1775 .addr_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_addrs),
1776 .fw = {
1777 .omap2 = {
1778 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
1779 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
1780 .flags = OMAP_FIREWALL_L4,
1781 }
1782 },
1783 .user = OCP_USER_MPU | OCP_USER_SDMA,
1784};
1785
1786/* dss_rfbi slave ports */
1787static struct omap_hwmod_ocp_if *omap3xxx_dss_rfbi_slaves[] = {
1788 &omap3xxx_l4_core__dss_rfbi,
1789};
1790
1791static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
1792 .name = "dss_rfbi",
1793 .class = &omap3xxx_rfbi_hwmod_class,
1794 .main_clk = "dss1_alwon_fck",
1795 .prcm = {
1796 .omap2 = {
1797 .prcm_reg_id = 1,
1798 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1799 .module_offs = OMAP3430_DSS_MOD,
1800 },
1801 },
1802 .slaves = omap3xxx_dss_rfbi_slaves,
1803 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_slaves),
1804 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1805 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1806 CHIP_GE_OMAP3630ES1_1),
1807 .flags = HWMOD_NO_IDLEST,
1808};
1809
1810/*
1811 * 'venc' class
1812 * video encoder
1813 */
1814
1815static struct omap_hwmod_class omap3xxx_venc_hwmod_class = {
1816 .name = "venc",
1817};
1818
1819/* dss_venc */
1820static struct omap_hwmod_addr_space omap3xxx_dss_venc_addrs[] = {
1821 {
1822 .pa_start = 0x48050C00,
1823 .pa_end = 0x48050FFF,
1824 .flags = ADDR_TYPE_RT
1825 },
1826};
1827
1828/* l4_core -> dss_venc */
1829static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
1830 .master = &omap3xxx_l4_core_hwmod,
1831 .slave = &omap3xxx_dss_venc_hwmod,
1832 .clk = "dss_tv_fck",
1833 .addr = omap3xxx_dss_venc_addrs,
1834 .addr_cnt = ARRAY_SIZE(omap3xxx_dss_venc_addrs),
1835 .fw = {
1836 .omap2 = {
1837 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
1838 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1839 .flags = OMAP_FIREWALL_L4,
1840 }
1841 },
Paul Walmsleyc39bee82011-03-04 06:02:15 +00001842 .flags = OCPIF_SWSUP_IDLE,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00001843 .user = OCP_USER_MPU | OCP_USER_SDMA,
1844};
1845
1846/* dss_venc slave ports */
1847static struct omap_hwmod_ocp_if *omap3xxx_dss_venc_slaves[] = {
1848 &omap3xxx_l4_core__dss_venc,
1849};
1850
1851static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
1852 .name = "dss_venc",
1853 .class = &omap3xxx_venc_hwmod_class,
1854 .main_clk = "dss1_alwon_fck",
1855 .prcm = {
1856 .omap2 = {
1857 .prcm_reg_id = 1,
1858 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1859 .module_offs = OMAP3430_DSS_MOD,
1860 },
1861 },
1862 .slaves = omap3xxx_dss_venc_slaves,
1863 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_venc_slaves),
1864 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
1865 CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
1866 CHIP_GE_OMAP3630ES1_1),
1867 .flags = HWMOD_NO_IDLEST,
1868};
1869
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05301870/* I2C1 */
1871
1872static struct omap_i2c_dev_attr i2c1_dev_attr = {
1873 .fifo_depth = 8, /* bytes */
1874};
1875
1876static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
1877 { .irq = INT_24XX_I2C1_IRQ, },
1878};
1879
1880static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
1881 { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
1882 { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
1883};
1884
1885static struct omap_hwmod_ocp_if *omap3xxx_i2c1_slaves[] = {
1886 &omap3_l4_core__i2c1,
1887};
1888
1889static struct omap_hwmod omap3xxx_i2c1_hwmod = {
1890 .name = "i2c1",
1891 .mpu_irqs = i2c1_mpu_irqs,
1892 .mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs),
1893 .sdma_reqs = i2c1_sdma_reqs,
1894 .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
1895 .main_clk = "i2c1_fck",
1896 .prcm = {
1897 .omap2 = {
1898 .module_offs = CORE_MOD,
1899 .prcm_reg_id = 1,
1900 .module_bit = OMAP3430_EN_I2C1_SHIFT,
1901 .idlest_reg_id = 1,
1902 .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
1903 },
1904 },
1905 .slaves = omap3xxx_i2c1_slaves,
1906 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c1_slaves),
1907 .class = &i2c_class,
1908 .dev_attr = &i2c1_dev_attr,
1909 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1910};
1911
1912/* I2C2 */
1913
1914static struct omap_i2c_dev_attr i2c2_dev_attr = {
1915 .fifo_depth = 8, /* bytes */
1916};
1917
1918static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
1919 { .irq = INT_24XX_I2C2_IRQ, },
1920};
1921
1922static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
1923 { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
1924 { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
1925};
1926
1927static struct omap_hwmod_ocp_if *omap3xxx_i2c2_slaves[] = {
1928 &omap3_l4_core__i2c2,
1929};
1930
1931static struct omap_hwmod omap3xxx_i2c2_hwmod = {
1932 .name = "i2c2",
1933 .mpu_irqs = i2c2_mpu_irqs,
1934 .mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs),
1935 .sdma_reqs = i2c2_sdma_reqs,
1936 .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
1937 .main_clk = "i2c2_fck",
1938 .prcm = {
1939 .omap2 = {
1940 .module_offs = CORE_MOD,
1941 .prcm_reg_id = 1,
1942 .module_bit = OMAP3430_EN_I2C2_SHIFT,
1943 .idlest_reg_id = 1,
1944 .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
1945 },
1946 },
1947 .slaves = omap3xxx_i2c2_slaves,
1948 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c2_slaves),
1949 .class = &i2c_class,
1950 .dev_attr = &i2c2_dev_attr,
1951 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1952};
1953
1954/* I2C3 */
1955
1956static struct omap_i2c_dev_attr i2c3_dev_attr = {
1957 .fifo_depth = 64, /* bytes */
1958};
1959
1960static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
1961 { .irq = INT_34XX_I2C3_IRQ, },
1962};
1963
1964static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
1965 { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
1966 { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
1967};
1968
1969static struct omap_hwmod_ocp_if *omap3xxx_i2c3_slaves[] = {
1970 &omap3_l4_core__i2c3,
1971};
1972
1973static struct omap_hwmod omap3xxx_i2c3_hwmod = {
1974 .name = "i2c3",
1975 .mpu_irqs = i2c3_mpu_irqs,
1976 .mpu_irqs_cnt = ARRAY_SIZE(i2c3_mpu_irqs),
1977 .sdma_reqs = i2c3_sdma_reqs,
1978 .sdma_reqs_cnt = ARRAY_SIZE(i2c3_sdma_reqs),
1979 .main_clk = "i2c3_fck",
1980 .prcm = {
1981 .omap2 = {
1982 .module_offs = CORE_MOD,
1983 .prcm_reg_id = 1,
1984 .module_bit = OMAP3430_EN_I2C3_SHIFT,
1985 .idlest_reg_id = 1,
1986 .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
1987 },
1988 },
1989 .slaves = omap3xxx_i2c3_slaves,
1990 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c3_slaves),
1991 .class = &i2c_class,
1992 .dev_attr = &i2c3_dev_attr,
1993 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
1994};
1995
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08001996/* l4_wkup -> gpio1 */
1997static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
1998 {
1999 .pa_start = 0x48310000,
2000 .pa_end = 0x483101ff,
2001 .flags = ADDR_TYPE_RT
2002 },
2003};
2004
2005static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
2006 .master = &omap3xxx_l4_wkup_hwmod,
2007 .slave = &omap3xxx_gpio1_hwmod,
2008 .addr = omap3xxx_gpio1_addrs,
2009 .addr_cnt = ARRAY_SIZE(omap3xxx_gpio1_addrs),
2010 .user = OCP_USER_MPU | OCP_USER_SDMA,
2011};
2012
2013/* l4_per -> gpio2 */
2014static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
2015 {
2016 .pa_start = 0x49050000,
2017 .pa_end = 0x490501ff,
2018 .flags = ADDR_TYPE_RT
2019 },
2020};
2021
2022static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
2023 .master = &omap3xxx_l4_per_hwmod,
2024 .slave = &omap3xxx_gpio2_hwmod,
2025 .addr = omap3xxx_gpio2_addrs,
2026 .addr_cnt = ARRAY_SIZE(omap3xxx_gpio2_addrs),
2027 .user = OCP_USER_MPU | OCP_USER_SDMA,
2028};
2029
2030/* l4_per -> gpio3 */
2031static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
2032 {
2033 .pa_start = 0x49052000,
2034 .pa_end = 0x490521ff,
2035 .flags = ADDR_TYPE_RT
2036 },
2037};
2038
2039static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
2040 .master = &omap3xxx_l4_per_hwmod,
2041 .slave = &omap3xxx_gpio3_hwmod,
2042 .addr = omap3xxx_gpio3_addrs,
2043 .addr_cnt = ARRAY_SIZE(omap3xxx_gpio3_addrs),
2044 .user = OCP_USER_MPU | OCP_USER_SDMA,
2045};
2046
2047/* l4_per -> gpio4 */
2048static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
2049 {
2050 .pa_start = 0x49054000,
2051 .pa_end = 0x490541ff,
2052 .flags = ADDR_TYPE_RT
2053 },
2054};
2055
2056static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
2057 .master = &omap3xxx_l4_per_hwmod,
2058 .slave = &omap3xxx_gpio4_hwmod,
2059 .addr = omap3xxx_gpio4_addrs,
2060 .addr_cnt = ARRAY_SIZE(omap3xxx_gpio4_addrs),
2061 .user = OCP_USER_MPU | OCP_USER_SDMA,
2062};
2063
2064/* l4_per -> gpio5 */
2065static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
2066 {
2067 .pa_start = 0x49056000,
2068 .pa_end = 0x490561ff,
2069 .flags = ADDR_TYPE_RT
2070 },
2071};
2072
2073static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
2074 .master = &omap3xxx_l4_per_hwmod,
2075 .slave = &omap3xxx_gpio5_hwmod,
2076 .addr = omap3xxx_gpio5_addrs,
2077 .addr_cnt = ARRAY_SIZE(omap3xxx_gpio5_addrs),
2078 .user = OCP_USER_MPU | OCP_USER_SDMA,
2079};
2080
2081/* l4_per -> gpio6 */
2082static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
2083 {
2084 .pa_start = 0x49058000,
2085 .pa_end = 0x490581ff,
2086 .flags = ADDR_TYPE_RT
2087 },
2088};
2089
2090static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
2091 .master = &omap3xxx_l4_per_hwmod,
2092 .slave = &omap3xxx_gpio6_hwmod,
2093 .addr = omap3xxx_gpio6_addrs,
2094 .addr_cnt = ARRAY_SIZE(omap3xxx_gpio6_addrs),
2095 .user = OCP_USER_MPU | OCP_USER_SDMA,
2096};
2097
2098/*
2099 * 'gpio' class
2100 * general purpose io module
2101 */
2102
2103static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
2104 .rev_offs = 0x0000,
2105 .sysc_offs = 0x0010,
2106 .syss_offs = 0x0014,
2107 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07002108 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
2109 SYSS_HAS_RESET_STATUS),
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08002110 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2111 .sysc_fields = &omap_hwmod_sysc_type1,
2112};
2113
2114static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
2115 .name = "gpio",
2116 .sysc = &omap3xxx_gpio_sysc,
2117 .rev = 1,
2118};
2119
2120/* gpio_dev_attr*/
2121static struct omap_gpio_dev_attr gpio_dev_attr = {
2122 .bank_width = 32,
2123 .dbck_flag = true,
2124};
2125
2126/* gpio1 */
2127static struct omap_hwmod_irq_info omap3xxx_gpio1_irqs[] = {
2128 { .irq = 29 }, /* INT_34XX_GPIO_BANK1 */
2129};
2130
2131static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
2132 { .role = "dbclk", .clk = "gpio1_dbck", },
2133};
2134
2135static struct omap_hwmod_ocp_if *omap3xxx_gpio1_slaves[] = {
2136 &omap3xxx_l4_wkup__gpio1,
2137};
2138
2139static struct omap_hwmod omap3xxx_gpio1_hwmod = {
2140 .name = "gpio1",
2141 .mpu_irqs = omap3xxx_gpio1_irqs,
2142 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio1_irqs),
2143 .main_clk = "gpio1_ick",
2144 .opt_clks = gpio1_opt_clks,
2145 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
2146 .prcm = {
2147 .omap2 = {
2148 .prcm_reg_id = 1,
2149 .module_bit = OMAP3430_EN_GPIO1_SHIFT,
2150 .module_offs = WKUP_MOD,
2151 .idlest_reg_id = 1,
2152 .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
2153 },
2154 },
2155 .slaves = omap3xxx_gpio1_slaves,
2156 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio1_slaves),
2157 .class = &omap3xxx_gpio_hwmod_class,
2158 .dev_attr = &gpio_dev_attr,
2159 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2160};
2161
2162/* gpio2 */
2163static struct omap_hwmod_irq_info omap3xxx_gpio2_irqs[] = {
2164 { .irq = 30 }, /* INT_34XX_GPIO_BANK2 */
2165};
2166
2167static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
2168 { .role = "dbclk", .clk = "gpio2_dbck", },
2169};
2170
2171static struct omap_hwmod_ocp_if *omap3xxx_gpio2_slaves[] = {
2172 &omap3xxx_l4_per__gpio2,
2173};
2174
2175static struct omap_hwmod omap3xxx_gpio2_hwmod = {
2176 .name = "gpio2",
2177 .mpu_irqs = omap3xxx_gpio2_irqs,
2178 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio2_irqs),
2179 .main_clk = "gpio2_ick",
2180 .opt_clks = gpio2_opt_clks,
2181 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
2182 .prcm = {
2183 .omap2 = {
2184 .prcm_reg_id = 1,
2185 .module_bit = OMAP3430_EN_GPIO2_SHIFT,
2186 .module_offs = OMAP3430_PER_MOD,
2187 .idlest_reg_id = 1,
2188 .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
2189 },
2190 },
2191 .slaves = omap3xxx_gpio2_slaves,
2192 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio2_slaves),
2193 .class = &omap3xxx_gpio_hwmod_class,
2194 .dev_attr = &gpio_dev_attr,
2195 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2196};
2197
2198/* gpio3 */
2199static struct omap_hwmod_irq_info omap3xxx_gpio3_irqs[] = {
2200 { .irq = 31 }, /* INT_34XX_GPIO_BANK3 */
2201};
2202
2203static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
2204 { .role = "dbclk", .clk = "gpio3_dbck", },
2205};
2206
2207static struct omap_hwmod_ocp_if *omap3xxx_gpio3_slaves[] = {
2208 &omap3xxx_l4_per__gpio3,
2209};
2210
2211static struct omap_hwmod omap3xxx_gpio3_hwmod = {
2212 .name = "gpio3",
2213 .mpu_irqs = omap3xxx_gpio3_irqs,
2214 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio3_irqs),
2215 .main_clk = "gpio3_ick",
2216 .opt_clks = gpio3_opt_clks,
2217 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
2218 .prcm = {
2219 .omap2 = {
2220 .prcm_reg_id = 1,
2221 .module_bit = OMAP3430_EN_GPIO3_SHIFT,
2222 .module_offs = OMAP3430_PER_MOD,
2223 .idlest_reg_id = 1,
2224 .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
2225 },
2226 },
2227 .slaves = omap3xxx_gpio3_slaves,
2228 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio3_slaves),
2229 .class = &omap3xxx_gpio_hwmod_class,
2230 .dev_attr = &gpio_dev_attr,
2231 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2232};
2233
2234/* gpio4 */
2235static struct omap_hwmod_irq_info omap3xxx_gpio4_irqs[] = {
2236 { .irq = 32 }, /* INT_34XX_GPIO_BANK4 */
2237};
2238
2239static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
2240 { .role = "dbclk", .clk = "gpio4_dbck", },
2241};
2242
2243static struct omap_hwmod_ocp_if *omap3xxx_gpio4_slaves[] = {
2244 &omap3xxx_l4_per__gpio4,
2245};
2246
2247static struct omap_hwmod omap3xxx_gpio4_hwmod = {
2248 .name = "gpio4",
2249 .mpu_irqs = omap3xxx_gpio4_irqs,
2250 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio4_irqs),
2251 .main_clk = "gpio4_ick",
2252 .opt_clks = gpio4_opt_clks,
2253 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
2254 .prcm = {
2255 .omap2 = {
2256 .prcm_reg_id = 1,
2257 .module_bit = OMAP3430_EN_GPIO4_SHIFT,
2258 .module_offs = OMAP3430_PER_MOD,
2259 .idlest_reg_id = 1,
2260 .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
2261 },
2262 },
2263 .slaves = omap3xxx_gpio4_slaves,
2264 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio4_slaves),
2265 .class = &omap3xxx_gpio_hwmod_class,
2266 .dev_attr = &gpio_dev_attr,
2267 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2268};
2269
2270/* gpio5 */
2271static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
2272 { .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
2273};
2274
2275static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
2276 { .role = "dbclk", .clk = "gpio5_dbck", },
2277};
2278
2279static struct omap_hwmod_ocp_if *omap3xxx_gpio5_slaves[] = {
2280 &omap3xxx_l4_per__gpio5,
2281};
2282
2283static struct omap_hwmod omap3xxx_gpio5_hwmod = {
2284 .name = "gpio5",
2285 .mpu_irqs = omap3xxx_gpio5_irqs,
2286 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio5_irqs),
2287 .main_clk = "gpio5_ick",
2288 .opt_clks = gpio5_opt_clks,
2289 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
2290 .prcm = {
2291 .omap2 = {
2292 .prcm_reg_id = 1,
2293 .module_bit = OMAP3430_EN_GPIO5_SHIFT,
2294 .module_offs = OMAP3430_PER_MOD,
2295 .idlest_reg_id = 1,
2296 .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
2297 },
2298 },
2299 .slaves = omap3xxx_gpio5_slaves,
2300 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio5_slaves),
2301 .class = &omap3xxx_gpio_hwmod_class,
2302 .dev_attr = &gpio_dev_attr,
2303 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2304};
2305
2306/* gpio6 */
2307static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
2308 { .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
2309};
2310
2311static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
2312 { .role = "dbclk", .clk = "gpio6_dbck", },
2313};
2314
2315static struct omap_hwmod_ocp_if *omap3xxx_gpio6_slaves[] = {
2316 &omap3xxx_l4_per__gpio6,
2317};
2318
2319static struct omap_hwmod omap3xxx_gpio6_hwmod = {
2320 .name = "gpio6",
2321 .mpu_irqs = omap3xxx_gpio6_irqs,
2322 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio6_irqs),
2323 .main_clk = "gpio6_ick",
2324 .opt_clks = gpio6_opt_clks,
2325 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
2326 .prcm = {
2327 .omap2 = {
2328 .prcm_reg_id = 1,
2329 .module_bit = OMAP3430_EN_GPIO6_SHIFT,
2330 .module_offs = OMAP3430_PER_MOD,
2331 .idlest_reg_id = 1,
2332 .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
2333 },
2334 },
2335 .slaves = omap3xxx_gpio6_slaves,
2336 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio6_slaves),
2337 .class = &omap3xxx_gpio_hwmod_class,
2338 .dev_attr = &gpio_dev_attr,
2339 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2340};
2341
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002342/* dma_system -> L3 */
2343static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
2344 .master = &omap3xxx_dma_system_hwmod,
2345 .slave = &omap3xxx_l3_main_hwmod,
2346 .clk = "core_l3_ick",
2347 .user = OCP_USER_MPU | OCP_USER_SDMA,
2348};
2349
2350/* dma attributes */
2351static struct omap_dma_dev_attr dma_dev_attr = {
2352 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
2353 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
2354 .lch_count = 32,
2355};
2356
2357static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
2358 .rev_offs = 0x0000,
2359 .sysc_offs = 0x002c,
2360 .syss_offs = 0x0028,
2361 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2362 SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
Avinash.H.Md73d65f2011-03-03 14:22:46 -07002363 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
2364 SYSS_HAS_RESET_STATUS),
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08002365 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2366 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
2367 .sysc_fields = &omap_hwmod_sysc_type1,
2368};
2369
2370static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
2371 .name = "dma",
2372 .sysc = &omap3xxx_dma_sysc,
2373};
2374
2375/* dma_system */
2376static struct omap_hwmod_irq_info omap3xxx_dma_system_irqs[] = {
2377 { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
2378 { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
2379 { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
2380 { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
2381};
2382
2383static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
2384 {
2385 .pa_start = 0x48056000,
2386 .pa_end = 0x4a0560ff,
2387 .flags = ADDR_TYPE_RT
2388 },
2389};
2390
2391/* dma_system master ports */
2392static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
2393 &omap3xxx_dma_system__l3,
2394};
2395
2396/* l4_cfg -> dma_system */
2397static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
2398 .master = &omap3xxx_l4_core_hwmod,
2399 .slave = &omap3xxx_dma_system_hwmod,
2400 .clk = "core_l4_ick",
2401 .addr = omap3xxx_dma_system_addrs,
2402 .addr_cnt = ARRAY_SIZE(omap3xxx_dma_system_addrs),
2403 .user = OCP_USER_MPU | OCP_USER_SDMA,
2404};
2405
2406/* dma_system slave ports */
2407static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
2408 &omap3xxx_l4_core__dma_system,
2409};
2410
2411static struct omap_hwmod omap3xxx_dma_system_hwmod = {
2412 .name = "dma",
2413 .class = &omap3xxx_dma_hwmod_class,
2414 .mpu_irqs = omap3xxx_dma_system_irqs,
2415 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dma_system_irqs),
2416 .main_clk = "core_l3_ick",
2417 .prcm = {
2418 .omap2 = {
2419 .module_offs = CORE_MOD,
2420 .prcm_reg_id = 1,
2421 .module_bit = OMAP3430_ST_SDMA_SHIFT,
2422 .idlest_reg_id = 1,
2423 .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
2424 },
2425 },
2426 .slaves = omap3xxx_dma_system_slaves,
2427 .slaves_cnt = ARRAY_SIZE(omap3xxx_dma_system_slaves),
2428 .masters = omap3xxx_dma_system_masters,
2429 .masters_cnt = ARRAY_SIZE(omap3xxx_dma_system_masters),
2430 .dev_attr = &dma_dev_attr,
2431 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2432 .flags = HWMOD_NO_IDLEST,
2433};
2434
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302435/*
2436 * 'mcbsp' class
2437 * multi channel buffered serial port controller
2438 */
2439
2440static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
2441 .sysc_offs = 0x008c,
2442 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
2443 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2444 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2445 .sysc_fields = &omap_hwmod_sysc_type1,
2446 .clockact = 0x2,
2447};
2448
2449static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
2450 .name = "mcbsp",
2451 .sysc = &omap3xxx_mcbsp_sysc,
2452 .rev = MCBSP_CONFIG_TYPE3,
2453};
2454
2455/* mcbsp1 */
2456static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
2457 { .name = "irq", .irq = 16 },
2458 { .name = "tx", .irq = 59 },
2459 { .name = "rx", .irq = 60 },
2460};
2461
2462static struct omap_hwmod_dma_info omap3xxx_mcbsp1_sdma_chs[] = {
2463 { .name = "rx", .dma_req = 32 },
2464 { .name = "tx", .dma_req = 31 },
2465};
2466
2467static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
2468 {
2469 .name = "mpu",
2470 .pa_start = 0x48074000,
2471 .pa_end = 0x480740ff,
2472 .flags = ADDR_TYPE_RT
2473 },
2474};
2475
2476/* l4_core -> mcbsp1 */
2477static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
2478 .master = &omap3xxx_l4_core_hwmod,
2479 .slave = &omap3xxx_mcbsp1_hwmod,
2480 .clk = "mcbsp1_ick",
2481 .addr = omap3xxx_mcbsp1_addrs,
2482 .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_addrs),
2483 .user = OCP_USER_MPU | OCP_USER_SDMA,
2484};
2485
2486/* mcbsp1 slave ports */
2487static struct omap_hwmod_ocp_if *omap3xxx_mcbsp1_slaves[] = {
2488 &omap3xxx_l4_core__mcbsp1,
2489};
2490
2491static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
2492 .name = "mcbsp1",
2493 .class = &omap3xxx_mcbsp_hwmod_class,
2494 .mpu_irqs = omap3xxx_mcbsp1_irqs,
2495 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_irqs),
2496 .sdma_reqs = omap3xxx_mcbsp1_sdma_chs,
2497 .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_sdma_chs),
2498 .main_clk = "mcbsp1_fck",
2499 .prcm = {
2500 .omap2 = {
2501 .prcm_reg_id = 1,
2502 .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
2503 .module_offs = CORE_MOD,
2504 .idlest_reg_id = 1,
2505 .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
2506 },
2507 },
2508 .slaves = omap3xxx_mcbsp1_slaves,
2509 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_slaves),
2510 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2511};
2512
2513/* mcbsp2 */
2514static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
2515 { .name = "irq", .irq = 17 },
2516 { .name = "tx", .irq = 62 },
2517 { .name = "rx", .irq = 63 },
2518};
2519
2520static struct omap_hwmod_dma_info omap3xxx_mcbsp2_sdma_chs[] = {
2521 { .name = "rx", .dma_req = 34 },
2522 { .name = "tx", .dma_req = 33 },
2523};
2524
2525static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
2526 {
2527 .name = "mpu",
2528 .pa_start = 0x49022000,
2529 .pa_end = 0x490220ff,
2530 .flags = ADDR_TYPE_RT
2531 },
2532};
2533
2534/* l4_per -> mcbsp2 */
2535static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
2536 .master = &omap3xxx_l4_per_hwmod,
2537 .slave = &omap3xxx_mcbsp2_hwmod,
2538 .clk = "mcbsp2_ick",
2539 .addr = omap3xxx_mcbsp2_addrs,
2540 .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_addrs),
2541 .user = OCP_USER_MPU | OCP_USER_SDMA,
2542};
2543
2544/* mcbsp2 slave ports */
2545static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_slaves[] = {
2546 &omap3xxx_l4_per__mcbsp2,
2547};
2548
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302549static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
2550 .sidetone = "mcbsp2_sidetone",
2551};
2552
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302553static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
2554 .name = "mcbsp2",
2555 .class = &omap3xxx_mcbsp_hwmod_class,
2556 .mpu_irqs = omap3xxx_mcbsp2_irqs,
2557 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_irqs),
2558 .sdma_reqs = omap3xxx_mcbsp2_sdma_chs,
2559 .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sdma_chs),
2560 .main_clk = "mcbsp2_fck",
2561 .prcm = {
2562 .omap2 = {
2563 .prcm_reg_id = 1,
2564 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
2565 .module_offs = OMAP3430_PER_MOD,
2566 .idlest_reg_id = 1,
2567 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
2568 },
2569 },
2570 .slaves = omap3xxx_mcbsp2_slaves,
2571 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_slaves),
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302572 .dev_attr = &omap34xx_mcbsp2_dev_attr,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302573 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2574};
2575
2576/* mcbsp3 */
2577static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
2578 { .name = "irq", .irq = 22 },
2579 { .name = "tx", .irq = 89 },
2580 { .name = "rx", .irq = 90 },
2581};
2582
2583static struct omap_hwmod_dma_info omap3xxx_mcbsp3_sdma_chs[] = {
2584 { .name = "rx", .dma_req = 18 },
2585 { .name = "tx", .dma_req = 17 },
2586};
2587
2588static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
2589 {
2590 .name = "mpu",
2591 .pa_start = 0x49024000,
2592 .pa_end = 0x490240ff,
2593 .flags = ADDR_TYPE_RT
2594 },
2595};
2596
2597/* l4_per -> mcbsp3 */
2598static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
2599 .master = &omap3xxx_l4_per_hwmod,
2600 .slave = &omap3xxx_mcbsp3_hwmod,
2601 .clk = "mcbsp3_ick",
2602 .addr = omap3xxx_mcbsp3_addrs,
2603 .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_addrs),
2604 .user = OCP_USER_MPU | OCP_USER_SDMA,
2605};
2606
2607/* mcbsp3 slave ports */
2608static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_slaves[] = {
2609 &omap3xxx_l4_per__mcbsp3,
2610};
2611
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302612static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
2613 .sidetone = "mcbsp3_sidetone",
2614};
2615
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302616static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
2617 .name = "mcbsp3",
2618 .class = &omap3xxx_mcbsp_hwmod_class,
2619 .mpu_irqs = omap3xxx_mcbsp3_irqs,
2620 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_irqs),
2621 .sdma_reqs = omap3xxx_mcbsp3_sdma_chs,
2622 .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sdma_chs),
2623 .main_clk = "mcbsp3_fck",
2624 .prcm = {
2625 .omap2 = {
2626 .prcm_reg_id = 1,
2627 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
2628 .module_offs = OMAP3430_PER_MOD,
2629 .idlest_reg_id = 1,
2630 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
2631 },
2632 },
2633 .slaves = omap3xxx_mcbsp3_slaves,
2634 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_slaves),
Kishon Vijay Abraham I8b1906f2011-02-24 15:16:51 +05302635 .dev_attr = &omap34xx_mcbsp3_dev_attr,
Charulatha Vdc48e5f2011-02-24 15:16:49 +05302636 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2637};
2638
2639/* mcbsp4 */
2640static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
2641 { .name = "irq", .irq = 23 },
2642 { .name = "tx", .irq = 54 },
2643 { .name = "rx", .irq = 55 },
2644};
2645
2646static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
2647 { .name = "rx", .dma_req = 20 },
2648 { .name = "tx", .dma_req = 19 },
2649};
2650
2651static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
2652 {
2653 .name = "mpu",
2654 .pa_start = 0x49026000,
2655 .pa_end = 0x490260ff,
2656 .flags = ADDR_TYPE_RT
2657 },
2658};
2659
2660/* l4_per -> mcbsp4 */
2661static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
2662 .master = &omap3xxx_l4_per_hwmod,
2663 .slave = &omap3xxx_mcbsp4_hwmod,
2664 .clk = "mcbsp4_ick",
2665 .addr = omap3xxx_mcbsp4_addrs,
2666 .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_addrs),
2667 .user = OCP_USER_MPU | OCP_USER_SDMA,
2668};
2669
2670/* mcbsp4 slave ports */
2671static struct omap_hwmod_ocp_if *omap3xxx_mcbsp4_slaves[] = {
2672 &omap3xxx_l4_per__mcbsp4,
2673};
2674
2675static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
2676 .name = "mcbsp4",
2677 .class = &omap3xxx_mcbsp_hwmod_class,
2678 .mpu_irqs = omap3xxx_mcbsp4_irqs,
2679 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_irqs),
2680 .sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
2681 .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_sdma_chs),
2682 .main_clk = "mcbsp4_fck",
2683 .prcm = {
2684 .omap2 = {
2685 .prcm_reg_id = 1,
2686 .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
2687 .module_offs = OMAP3430_PER_MOD,
2688 .idlest_reg_id = 1,
2689 .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
2690 },
2691 },
2692 .slaves = omap3xxx_mcbsp4_slaves,
2693 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_slaves),
2694 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2695};
2696
2697/* mcbsp5 */
2698static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
2699 { .name = "irq", .irq = 27 },
2700 { .name = "tx", .irq = 81 },
2701 { .name = "rx", .irq = 82 },
2702};
2703
2704static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
2705 { .name = "rx", .dma_req = 22 },
2706 { .name = "tx", .dma_req = 21 },
2707};
2708
2709static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
2710 {
2711 .name = "mpu",
2712 .pa_start = 0x48096000,
2713 .pa_end = 0x480960ff,
2714 .flags = ADDR_TYPE_RT
2715 },
2716};
2717
2718/* l4_core -> mcbsp5 */
2719static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
2720 .master = &omap3xxx_l4_core_hwmod,
2721 .slave = &omap3xxx_mcbsp5_hwmod,
2722 .clk = "mcbsp5_ick",
2723 .addr = omap3xxx_mcbsp5_addrs,
2724 .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_addrs),
2725 .user = OCP_USER_MPU | OCP_USER_SDMA,
2726};
2727
2728/* mcbsp5 slave ports */
2729static struct omap_hwmod_ocp_if *omap3xxx_mcbsp5_slaves[] = {
2730 &omap3xxx_l4_core__mcbsp5,
2731};
2732
2733static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
2734 .name = "mcbsp5",
2735 .class = &omap3xxx_mcbsp_hwmod_class,
2736 .mpu_irqs = omap3xxx_mcbsp5_irqs,
2737 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_irqs),
2738 .sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
2739 .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_sdma_chs),
2740 .main_clk = "mcbsp5_fck",
2741 .prcm = {
2742 .omap2 = {
2743 .prcm_reg_id = 1,
2744 .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
2745 .module_offs = CORE_MOD,
2746 .idlest_reg_id = 1,
2747 .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
2748 },
2749 },
2750 .slaves = omap3xxx_mcbsp5_slaves,
2751 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_slaves),
2752 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2753};
2754/* 'mcbsp sidetone' class */
2755
2756static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
2757 .sysc_offs = 0x0010,
2758 .sysc_flags = SYSC_HAS_AUTOIDLE,
2759 .sysc_fields = &omap_hwmod_sysc_type1,
2760};
2761
2762static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
2763 .name = "mcbsp_sidetone",
2764 .sysc = &omap3xxx_mcbsp_sidetone_sysc,
2765};
2766
2767/* mcbsp2_sidetone */
2768static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
2769 { .name = "irq", .irq = 4 },
2770};
2771
2772static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
2773 {
2774 .name = "sidetone",
2775 .pa_start = 0x49028000,
2776 .pa_end = 0x490280ff,
2777 .flags = ADDR_TYPE_RT
2778 },
2779};
2780
2781/* l4_per -> mcbsp2_sidetone */
2782static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
2783 .master = &omap3xxx_l4_per_hwmod,
2784 .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
2785 .clk = "mcbsp2_ick",
2786 .addr = omap3xxx_mcbsp2_sidetone_addrs,
2787 .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_addrs),
2788 .user = OCP_USER_MPU,
2789};
2790
2791/* mcbsp2_sidetone slave ports */
2792static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_sidetone_slaves[] = {
2793 &omap3xxx_l4_per__mcbsp2_sidetone,
2794};
2795
2796static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
2797 .name = "mcbsp2_sidetone",
2798 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
2799 .mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
2800 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_irqs),
2801 .main_clk = "mcbsp2_fck",
2802 .prcm = {
2803 .omap2 = {
2804 .prcm_reg_id = 1,
2805 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
2806 .module_offs = OMAP3430_PER_MOD,
2807 .idlest_reg_id = 1,
2808 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
2809 },
2810 },
2811 .slaves = omap3xxx_mcbsp2_sidetone_slaves,
2812 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_slaves),
2813 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2814};
2815
2816/* mcbsp3_sidetone */
2817static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
2818 { .name = "irq", .irq = 5 },
2819};
2820
2821static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
2822 {
2823 .name = "sidetone",
2824 .pa_start = 0x4902A000,
2825 .pa_end = 0x4902A0ff,
2826 .flags = ADDR_TYPE_RT
2827 },
2828};
2829
2830/* l4_per -> mcbsp3_sidetone */
2831static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
2832 .master = &omap3xxx_l4_per_hwmod,
2833 .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
2834 .clk = "mcbsp3_ick",
2835 .addr = omap3xxx_mcbsp3_sidetone_addrs,
2836 .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_addrs),
2837 .user = OCP_USER_MPU,
2838};
2839
2840/* mcbsp3_sidetone slave ports */
2841static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_sidetone_slaves[] = {
2842 &omap3xxx_l4_per__mcbsp3_sidetone,
2843};
2844
2845static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
2846 .name = "mcbsp3_sidetone",
2847 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
2848 .mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
2849 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_irqs),
2850 .main_clk = "mcbsp3_fck",
2851 .prcm = {
2852 .omap2 = {
2853 .prcm_reg_id = 1,
2854 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
2855 .module_offs = OMAP3430_PER_MOD,
2856 .idlest_reg_id = 1,
2857 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
2858 },
2859 },
2860 .slaves = omap3xxx_mcbsp3_sidetone_slaves,
2861 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_slaves),
2862 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
2863};
2864
2865
Thara Gopinathd3442722010-05-29 22:02:24 +05302866/* SR common */
2867static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
2868 .clkact_shift = 20,
2869};
2870
2871static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
2872 .sysc_offs = 0x24,
2873 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
2874 .clockact = CLOCKACT_TEST_ICLK,
2875 .sysc_fields = &omap34xx_sr_sysc_fields,
2876};
2877
2878static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
2879 .name = "smartreflex",
2880 .sysc = &omap34xx_sr_sysc,
2881 .rev = 1,
2882};
2883
2884static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
2885 .sidle_shift = 24,
2886 .enwkup_shift = 26
2887};
2888
2889static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
2890 .sysc_offs = 0x38,
2891 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2892 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
2893 SYSC_NO_CACHE),
2894 .sysc_fields = &omap36xx_sr_sysc_fields,
2895};
2896
2897static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
2898 .name = "smartreflex",
2899 .sysc = &omap36xx_sr_sysc,
2900 .rev = 2,
2901};
2902
2903/* SR1 */
2904static struct omap_hwmod_ocp_if *omap3_sr1_slaves[] = {
2905 &omap3_l4_core__sr1,
2906};
2907
2908static struct omap_hwmod omap34xx_sr1_hwmod = {
2909 .name = "sr1_hwmod",
2910 .class = &omap34xx_smartreflex_hwmod_class,
2911 .main_clk = "sr1_fck",
2912 .vdd_name = "mpu",
2913 .prcm = {
2914 .omap2 = {
2915 .prcm_reg_id = 1,
2916 .module_bit = OMAP3430_EN_SR1_SHIFT,
2917 .module_offs = WKUP_MOD,
2918 .idlest_reg_id = 1,
2919 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
2920 },
2921 },
2922 .slaves = omap3_sr1_slaves,
2923 .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
2924 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
2925 CHIP_IS_OMAP3430ES3_0 |
2926 CHIP_IS_OMAP3430ES3_1),
2927 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
2928};
2929
2930static struct omap_hwmod omap36xx_sr1_hwmod = {
2931 .name = "sr1_hwmod",
2932 .class = &omap36xx_smartreflex_hwmod_class,
2933 .main_clk = "sr1_fck",
2934 .vdd_name = "mpu",
2935 .prcm = {
2936 .omap2 = {
2937 .prcm_reg_id = 1,
2938 .module_bit = OMAP3430_EN_SR1_SHIFT,
2939 .module_offs = WKUP_MOD,
2940 .idlest_reg_id = 1,
2941 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
2942 },
2943 },
2944 .slaves = omap3_sr1_slaves,
2945 .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
2946 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
2947};
2948
2949/* SR2 */
2950static struct omap_hwmod_ocp_if *omap3_sr2_slaves[] = {
2951 &omap3_l4_core__sr2,
2952};
2953
2954static struct omap_hwmod omap34xx_sr2_hwmod = {
2955 .name = "sr2_hwmod",
2956 .class = &omap34xx_smartreflex_hwmod_class,
2957 .main_clk = "sr2_fck",
2958 .vdd_name = "core",
2959 .prcm = {
2960 .omap2 = {
2961 .prcm_reg_id = 1,
2962 .module_bit = OMAP3430_EN_SR2_SHIFT,
2963 .module_offs = WKUP_MOD,
2964 .idlest_reg_id = 1,
2965 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
2966 },
2967 },
2968 .slaves = omap3_sr2_slaves,
2969 .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
2970 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
2971 CHIP_IS_OMAP3430ES3_0 |
2972 CHIP_IS_OMAP3430ES3_1),
2973 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
2974};
2975
2976static struct omap_hwmod omap36xx_sr2_hwmod = {
2977 .name = "sr2_hwmod",
2978 .class = &omap36xx_smartreflex_hwmod_class,
2979 .main_clk = "sr2_fck",
2980 .vdd_name = "core",
2981 .prcm = {
2982 .omap2 = {
2983 .prcm_reg_id = 1,
2984 .module_bit = OMAP3430_EN_SR2_SHIFT,
2985 .module_offs = WKUP_MOD,
2986 .idlest_reg_id = 1,
2987 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
2988 },
2989 },
2990 .slaves = omap3_sr2_slaves,
2991 .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
2992 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
2993};
2994
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08002995/*
2996 * 'mailbox' class
2997 * mailbox module allowing communication between the on-chip processors
2998 * using a queued mailbox-interrupt mechanism.
2999 */
3000
3001static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
3002 .rev_offs = 0x000,
3003 .sysc_offs = 0x010,
3004 .syss_offs = 0x014,
3005 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3006 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
3007 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3008 .sysc_fields = &omap_hwmod_sysc_type1,
3009};
3010
3011static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
3012 .name = "mailbox",
3013 .sysc = &omap3xxx_mailbox_sysc,
3014};
3015
3016static struct omap_hwmod omap3xxx_mailbox_hwmod;
3017static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
3018 { .irq = 26 },
3019};
3020
3021static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
3022 {
3023 .pa_start = 0x48094000,
3024 .pa_end = 0x480941ff,
3025 .flags = ADDR_TYPE_RT,
3026 },
3027};
3028
3029/* l4_core -> mailbox */
3030static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
3031 .master = &omap3xxx_l4_core_hwmod,
3032 .slave = &omap3xxx_mailbox_hwmod,
3033 .addr = omap3xxx_mailbox_addrs,
3034 .addr_cnt = ARRAY_SIZE(omap3xxx_mailbox_addrs),
3035 .user = OCP_USER_MPU | OCP_USER_SDMA,
3036};
3037
3038/* mailbox slave ports */
3039static struct omap_hwmod_ocp_if *omap3xxx_mailbox_slaves[] = {
3040 &omap3xxx_l4_core__mailbox,
3041};
3042
3043static struct omap_hwmod omap3xxx_mailbox_hwmod = {
3044 .name = "mailbox",
3045 .class = &omap3xxx_mailbox_hwmod_class,
3046 .mpu_irqs = omap3xxx_mailbox_irqs,
3047 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mailbox_irqs),
3048 .main_clk = "mailboxes_ick",
3049 .prcm = {
3050 .omap2 = {
3051 .prcm_reg_id = 1,
3052 .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
3053 .module_offs = CORE_MOD,
3054 .idlest_reg_id = 1,
3055 .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
3056 },
3057 },
3058 .slaves = omap3xxx_mailbox_slaves,
3059 .slaves_cnt = ARRAY_SIZE(omap3xxx_mailbox_slaves),
3060 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3061};
3062
Charulatha V0f616a42011-02-17 09:53:10 -08003063/* l4 core -> mcspi1 interface */
3064static struct omap_hwmod_addr_space omap34xx_mcspi1_addr_space[] = {
3065 {
3066 .pa_start = 0x48098000,
3067 .pa_end = 0x480980ff,
3068 .flags = ADDR_TYPE_RT,
3069 },
3070};
3071
3072static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
3073 .master = &omap3xxx_l4_core_hwmod,
3074 .slave = &omap34xx_mcspi1,
3075 .clk = "mcspi1_ick",
3076 .addr = omap34xx_mcspi1_addr_space,
3077 .addr_cnt = ARRAY_SIZE(omap34xx_mcspi1_addr_space),
3078 .user = OCP_USER_MPU | OCP_USER_SDMA,
3079};
3080
3081/* l4 core -> mcspi2 interface */
3082static struct omap_hwmod_addr_space omap34xx_mcspi2_addr_space[] = {
3083 {
3084 .pa_start = 0x4809a000,
3085 .pa_end = 0x4809a0ff,
3086 .flags = ADDR_TYPE_RT,
3087 },
3088};
3089
3090static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
3091 .master = &omap3xxx_l4_core_hwmod,
3092 .slave = &omap34xx_mcspi2,
3093 .clk = "mcspi2_ick",
3094 .addr = omap34xx_mcspi2_addr_space,
3095 .addr_cnt = ARRAY_SIZE(omap34xx_mcspi2_addr_space),
3096 .user = OCP_USER_MPU | OCP_USER_SDMA,
3097};
3098
3099/* l4 core -> mcspi3 interface */
3100static struct omap_hwmod_addr_space omap34xx_mcspi3_addr_space[] = {
3101 {
3102 .pa_start = 0x480b8000,
3103 .pa_end = 0x480b80ff,
3104 .flags = ADDR_TYPE_RT,
3105 },
3106};
3107
3108static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
3109 .master = &omap3xxx_l4_core_hwmod,
3110 .slave = &omap34xx_mcspi3,
3111 .clk = "mcspi3_ick",
3112 .addr = omap34xx_mcspi3_addr_space,
3113 .addr_cnt = ARRAY_SIZE(omap34xx_mcspi3_addr_space),
3114 .user = OCP_USER_MPU | OCP_USER_SDMA,
3115};
3116
3117/* l4 core -> mcspi4 interface */
3118static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
3119 {
3120 .pa_start = 0x480ba000,
3121 .pa_end = 0x480ba0ff,
3122 .flags = ADDR_TYPE_RT,
3123 },
3124};
3125
3126static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
3127 .master = &omap3xxx_l4_core_hwmod,
3128 .slave = &omap34xx_mcspi4,
3129 .clk = "mcspi4_ick",
3130 .addr = omap34xx_mcspi4_addr_space,
3131 .addr_cnt = ARRAY_SIZE(omap34xx_mcspi4_addr_space),
3132 .user = OCP_USER_MPU | OCP_USER_SDMA,
3133};
3134
3135/*
3136 * 'mcspi' class
3137 * multichannel serial port interface (mcspi) / master/slave synchronous serial
3138 * bus
3139 */
3140
3141static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
3142 .rev_offs = 0x0000,
3143 .sysc_offs = 0x0010,
3144 .syss_offs = 0x0014,
3145 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3146 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3147 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
3148 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3149 .sysc_fields = &omap_hwmod_sysc_type1,
3150};
3151
3152static struct omap_hwmod_class omap34xx_mcspi_class = {
3153 .name = "mcspi",
3154 .sysc = &omap34xx_mcspi_sysc,
3155 .rev = OMAP3_MCSPI_REV,
3156};
3157
3158/* mcspi1 */
3159static struct omap_hwmod_irq_info omap34xx_mcspi1_mpu_irqs[] = {
3160 { .name = "irq", .irq = 65 },
3161};
3162
3163static struct omap_hwmod_dma_info omap34xx_mcspi1_sdma_reqs[] = {
3164 { .name = "tx0", .dma_req = 35 },
3165 { .name = "rx0", .dma_req = 36 },
3166 { .name = "tx1", .dma_req = 37 },
3167 { .name = "rx1", .dma_req = 38 },
3168 { .name = "tx2", .dma_req = 39 },
3169 { .name = "rx2", .dma_req = 40 },
3170 { .name = "tx3", .dma_req = 41 },
3171 { .name = "rx3", .dma_req = 42 },
3172};
3173
3174static struct omap_hwmod_ocp_if *omap34xx_mcspi1_slaves[] = {
3175 &omap34xx_l4_core__mcspi1,
3176};
3177
3178static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
3179 .num_chipselect = 4,
3180};
3181
3182static struct omap_hwmod omap34xx_mcspi1 = {
3183 .name = "mcspi1",
3184 .mpu_irqs = omap34xx_mcspi1_mpu_irqs,
3185 .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi1_mpu_irqs),
3186 .sdma_reqs = omap34xx_mcspi1_sdma_reqs,
3187 .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi1_sdma_reqs),
3188 .main_clk = "mcspi1_fck",
3189 .prcm = {
3190 .omap2 = {
3191 .module_offs = CORE_MOD,
3192 .prcm_reg_id = 1,
3193 .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
3194 .idlest_reg_id = 1,
3195 .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
3196 },
3197 },
3198 .slaves = omap34xx_mcspi1_slaves,
3199 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi1_slaves),
3200 .class = &omap34xx_mcspi_class,
3201 .dev_attr = &omap_mcspi1_dev_attr,
3202 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3203};
3204
3205/* mcspi2 */
3206static struct omap_hwmod_irq_info omap34xx_mcspi2_mpu_irqs[] = {
3207 { .name = "irq", .irq = 66 },
3208};
3209
3210static struct omap_hwmod_dma_info omap34xx_mcspi2_sdma_reqs[] = {
3211 { .name = "tx0", .dma_req = 43 },
3212 { .name = "rx0", .dma_req = 44 },
3213 { .name = "tx1", .dma_req = 45 },
3214 { .name = "rx1", .dma_req = 46 },
3215};
3216
3217static struct omap_hwmod_ocp_if *omap34xx_mcspi2_slaves[] = {
3218 &omap34xx_l4_core__mcspi2,
3219};
3220
3221static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
3222 .num_chipselect = 2,
3223};
3224
3225static struct omap_hwmod omap34xx_mcspi2 = {
3226 .name = "mcspi2",
3227 .mpu_irqs = omap34xx_mcspi2_mpu_irqs,
3228 .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi2_mpu_irqs),
3229 .sdma_reqs = omap34xx_mcspi2_sdma_reqs,
3230 .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi2_sdma_reqs),
3231 .main_clk = "mcspi2_fck",
3232 .prcm = {
3233 .omap2 = {
3234 .module_offs = CORE_MOD,
3235 .prcm_reg_id = 1,
3236 .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
3237 .idlest_reg_id = 1,
3238 .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
3239 },
3240 },
3241 .slaves = omap34xx_mcspi2_slaves,
3242 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi2_slaves),
3243 .class = &omap34xx_mcspi_class,
3244 .dev_attr = &omap_mcspi2_dev_attr,
3245 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3246};
3247
3248/* mcspi3 */
3249static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
3250 { .name = "irq", .irq = 91 }, /* 91 */
3251};
3252
3253static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
3254 { .name = "tx0", .dma_req = 15 },
3255 { .name = "rx0", .dma_req = 16 },
3256 { .name = "tx1", .dma_req = 23 },
3257 { .name = "rx1", .dma_req = 24 },
3258};
3259
3260static struct omap_hwmod_ocp_if *omap34xx_mcspi3_slaves[] = {
3261 &omap34xx_l4_core__mcspi3,
3262};
3263
3264static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
3265 .num_chipselect = 2,
3266};
3267
3268static struct omap_hwmod omap34xx_mcspi3 = {
3269 .name = "mcspi3",
3270 .mpu_irqs = omap34xx_mcspi3_mpu_irqs,
3271 .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi3_mpu_irqs),
3272 .sdma_reqs = omap34xx_mcspi3_sdma_reqs,
3273 .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi3_sdma_reqs),
3274 .main_clk = "mcspi3_fck",
3275 .prcm = {
3276 .omap2 = {
3277 .module_offs = CORE_MOD,
3278 .prcm_reg_id = 1,
3279 .module_bit = OMAP3430_EN_MCSPI3_SHIFT,
3280 .idlest_reg_id = 1,
3281 .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
3282 },
3283 },
3284 .slaves = omap34xx_mcspi3_slaves,
3285 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi3_slaves),
3286 .class = &omap34xx_mcspi_class,
3287 .dev_attr = &omap_mcspi3_dev_attr,
3288 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3289};
3290
3291/* SPI4 */
3292static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
3293 { .name = "irq", .irq = INT_34XX_SPI4_IRQ }, /* 48 */
3294};
3295
3296static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
3297 { .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
3298 { .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
3299};
3300
3301static struct omap_hwmod_ocp_if *omap34xx_mcspi4_slaves[] = {
3302 &omap34xx_l4_core__mcspi4,
3303};
3304
3305static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
3306 .num_chipselect = 1,
3307};
3308
3309static struct omap_hwmod omap34xx_mcspi4 = {
3310 .name = "mcspi4",
3311 .mpu_irqs = omap34xx_mcspi4_mpu_irqs,
3312 .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi4_mpu_irqs),
3313 .sdma_reqs = omap34xx_mcspi4_sdma_reqs,
3314 .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi4_sdma_reqs),
3315 .main_clk = "mcspi4_fck",
3316 .prcm = {
3317 .omap2 = {
3318 .module_offs = CORE_MOD,
3319 .prcm_reg_id = 1,
3320 .module_bit = OMAP3430_EN_MCSPI4_SHIFT,
3321 .idlest_reg_id = 1,
3322 .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
3323 },
3324 },
3325 .slaves = omap34xx_mcspi4_slaves,
3326 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi4_slaves),
3327 .class = &omap34xx_mcspi_class,
3328 .dev_attr = &omap_mcspi4_dev_attr,
3329 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3330};
3331
Hema HK870ea2b2011-02-17 12:07:18 +05303332/*
3333 * usbhsotg
3334 */
3335static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
3336 .rev_offs = 0x0400,
3337 .sysc_offs = 0x0404,
3338 .syss_offs = 0x0408,
3339 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
3340 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3341 SYSC_HAS_AUTOIDLE),
3342 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3343 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
3344 .sysc_fields = &omap_hwmod_sysc_type1,
3345};
3346
3347static struct omap_hwmod_class usbotg_class = {
3348 .name = "usbotg",
3349 .sysc = &omap3xxx_usbhsotg_sysc,
3350};
Hema HK870ea2b2011-02-17 12:07:18 +05303351/* usb_otg_hs */
3352static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
3353
3354 { .name = "mc", .irq = 92 },
3355 { .name = "dma", .irq = 93 },
3356};
3357
3358static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
3359 .name = "usb_otg_hs",
3360 .mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
3361 .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_mpu_irqs),
3362 .main_clk = "hsotgusb_ick",
3363 .prcm = {
3364 .omap2 = {
3365 .prcm_reg_id = 1,
3366 .module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
3367 .module_offs = CORE_MOD,
3368 .idlest_reg_id = 1,
3369 .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
3370 .idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
3371 },
3372 },
3373 .masters = omap3xxx_usbhsotg_masters,
3374 .masters_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_masters),
3375 .slaves = omap3xxx_usbhsotg_slaves,
3376 .slaves_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_slaves),
3377 .class = &usbotg_class,
3378
3379 /*
3380 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
3381 * broken when autoidle is enabled
3382 * workaround is to disable the autoidle bit at module level.
3383 */
3384 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
3385 | HWMOD_SWSUP_MSTANDBY,
3386 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
3387};
Tony Lindgren04aa67d2011-02-22 10:54:12 -08003388
Hema HK273ff8c2011-02-17 12:07:19 +05303389/* usb_otg_hs */
3390static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
3391
3392 { .name = "mc", .irq = 71 },
3393};
3394
3395static struct omap_hwmod_class am35xx_usbotg_class = {
3396 .name = "am35xx_usbotg",
3397 .sysc = NULL,
3398};
3399
3400static struct omap_hwmod am35xx_usbhsotg_hwmod = {
3401 .name = "am35x_otg_hs",
3402 .mpu_irqs = am35xx_usbhsotg_mpu_irqs,
3403 .mpu_irqs_cnt = ARRAY_SIZE(am35xx_usbhsotg_mpu_irqs),
3404 .main_clk = NULL,
3405 .prcm = {
3406 .omap2 = {
3407 },
3408 },
3409 .masters = am35xx_usbhsotg_masters,
3410 .masters_cnt = ARRAY_SIZE(am35xx_usbhsotg_masters),
3411 .slaves = am35xx_usbhsotg_slaves,
3412 .slaves_cnt = ARRAY_SIZE(am35xx_usbhsotg_slaves),
3413 .class = &am35xx_usbotg_class,
3414 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES3_1)
3415};
Hema HK870ea2b2011-02-17 12:07:18 +05303416
Paul Walmsleyb1636052011-03-01 13:12:56 -08003417/* MMC/SD/SDIO common */
3418
3419static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
3420 .rev_offs = 0x1fc,
3421 .sysc_offs = 0x10,
3422 .syss_offs = 0x14,
3423 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3424 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3425 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
3426 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3427 .sysc_fields = &omap_hwmod_sysc_type1,
3428};
3429
3430static struct omap_hwmod_class omap34xx_mmc_class = {
3431 .name = "mmc",
3432 .sysc = &omap34xx_mmc_sysc,
3433};
3434
3435/* MMC/SD/SDIO1 */
3436
3437static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
3438 { .irq = 83, },
3439};
3440
3441static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
3442 { .name = "tx", .dma_req = 61, },
3443 { .name = "rx", .dma_req = 62, },
3444};
3445
3446static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
3447 { .role = "dbck", .clk = "omap_32k_fck", },
3448};
3449
3450static struct omap_hwmod_ocp_if *omap3xxx_mmc1_slaves[] = {
3451 &omap3xxx_l4_core__mmc1,
3452};
3453
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08003454static struct omap_mmc_dev_attr mmc1_dev_attr = {
3455 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
3456};
3457
Paul Walmsleyb1636052011-03-01 13:12:56 -08003458static struct omap_hwmod omap3xxx_mmc1_hwmod = {
3459 .name = "mmc1",
3460 .mpu_irqs = omap34xx_mmc1_mpu_irqs,
3461 .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mmc1_mpu_irqs),
3462 .sdma_reqs = omap34xx_mmc1_sdma_reqs,
3463 .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mmc1_sdma_reqs),
3464 .opt_clks = omap34xx_mmc1_opt_clks,
3465 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
3466 .main_clk = "mmchs1_fck",
3467 .prcm = {
3468 .omap2 = {
3469 .module_offs = CORE_MOD,
3470 .prcm_reg_id = 1,
3471 .module_bit = OMAP3430_EN_MMC1_SHIFT,
3472 .idlest_reg_id = 1,
3473 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
3474 },
3475 },
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08003476 .dev_attr = &mmc1_dev_attr,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003477 .slaves = omap3xxx_mmc1_slaves,
3478 .slaves_cnt = ARRAY_SIZE(omap3xxx_mmc1_slaves),
3479 .class = &omap34xx_mmc_class,
3480 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3481};
3482
3483/* MMC/SD/SDIO2 */
3484
3485static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
3486 { .irq = INT_24XX_MMC2_IRQ, },
3487};
3488
3489static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
3490 { .name = "tx", .dma_req = 47, },
3491 { .name = "rx", .dma_req = 48, },
3492};
3493
3494static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
3495 { .role = "dbck", .clk = "omap_32k_fck", },
3496};
3497
3498static struct omap_hwmod_ocp_if *omap3xxx_mmc2_slaves[] = {
3499 &omap3xxx_l4_core__mmc2,
3500};
3501
3502static struct omap_hwmod omap3xxx_mmc2_hwmod = {
3503 .name = "mmc2",
3504 .mpu_irqs = omap34xx_mmc2_mpu_irqs,
3505 .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mmc2_mpu_irqs),
3506 .sdma_reqs = omap34xx_mmc2_sdma_reqs,
3507 .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mmc2_sdma_reqs),
3508 .opt_clks = omap34xx_mmc2_opt_clks,
3509 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
3510 .main_clk = "mmchs2_fck",
3511 .prcm = {
3512 .omap2 = {
3513 .module_offs = CORE_MOD,
3514 .prcm_reg_id = 1,
3515 .module_bit = OMAP3430_EN_MMC2_SHIFT,
3516 .idlest_reg_id = 1,
3517 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
3518 },
3519 },
3520 .slaves = omap3xxx_mmc2_slaves,
3521 .slaves_cnt = ARRAY_SIZE(omap3xxx_mmc2_slaves),
3522 .class = &omap34xx_mmc_class,
3523 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3524};
3525
3526/* MMC/SD/SDIO3 */
3527
3528static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
3529 { .irq = 94, },
3530};
3531
3532static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
3533 { .name = "tx", .dma_req = 77, },
3534 { .name = "rx", .dma_req = 78, },
3535};
3536
3537static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
3538 { .role = "dbck", .clk = "omap_32k_fck", },
3539};
3540
3541static struct omap_hwmod_ocp_if *omap3xxx_mmc3_slaves[] = {
3542 &omap3xxx_l4_core__mmc3,
3543};
3544
3545static struct omap_hwmod omap3xxx_mmc3_hwmod = {
3546 .name = "mmc3",
3547 .mpu_irqs = omap34xx_mmc3_mpu_irqs,
3548 .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mmc3_mpu_irqs),
3549 .sdma_reqs = omap34xx_mmc3_sdma_reqs,
3550 .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mmc3_sdma_reqs),
3551 .opt_clks = omap34xx_mmc3_opt_clks,
3552 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
3553 .main_clk = "mmchs3_fck",
3554 .prcm = {
3555 .omap2 = {
3556 .prcm_reg_id = 1,
3557 .module_bit = OMAP3430_EN_MMC3_SHIFT,
3558 .idlest_reg_id = 1,
3559 .idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
3560 },
3561 },
3562 .slaves = omap3xxx_mmc3_slaves,
3563 .slaves_cnt = ARRAY_SIZE(omap3xxx_mmc3_slaves),
3564 .class = &omap34xx_mmc_class,
3565 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
3566};
3567
Paul Walmsley73591542010-02-22 22:09:32 -07003568static __initdata struct omap_hwmod *omap3xxx_hwmods[] = {
Kevin Hilman4a7cf902010-07-26 16:34:32 -06003569 &omap3xxx_l3_main_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -07003570 &omap3xxx_l4_core_hwmod,
3571 &omap3xxx_l4_per_hwmod,
3572 &omap3xxx_l4_wkup_hwmod,
Paul Walmsleyb1636052011-03-01 13:12:56 -08003573 &omap3xxx_mmc1_hwmod,
3574 &omap3xxx_mmc2_hwmod,
3575 &omap3xxx_mmc3_hwmod,
Paul Walmsley73591542010-02-22 22:09:32 -07003576 &omap3xxx_mpu_hwmod,
Kevin Hilman540064b2010-07-26 16:34:32 -06003577 &omap3xxx_iva_hwmod,
Thara Gopinathce722d22011-02-23 00:14:05 -07003578
3579 &omap3xxx_timer1_hwmod,
3580 &omap3xxx_timer2_hwmod,
3581 &omap3xxx_timer3_hwmod,
3582 &omap3xxx_timer4_hwmod,
3583 &omap3xxx_timer5_hwmod,
3584 &omap3xxx_timer6_hwmod,
3585 &omap3xxx_timer7_hwmod,
3586 &omap3xxx_timer8_hwmod,
3587 &omap3xxx_timer9_hwmod,
3588 &omap3xxx_timer10_hwmod,
3589 &omap3xxx_timer11_hwmod,
3590 &omap3xxx_timer12_hwmod,
3591
Varadarajan, Charulatha6b667f82010-09-23 20:02:38 +05303592 &omap3xxx_wd_timer2_hwmod,
Kevin Hilman046465b2010-09-27 20:19:30 +05303593 &omap3xxx_uart1_hwmod,
3594 &omap3xxx_uart2_hwmod,
3595 &omap3xxx_uart3_hwmod,
3596 &omap3xxx_uart4_hwmod,
Senthilvadivu Guruswamye04d9e12011-01-24 06:21:51 +00003597 /* dss class */
3598 &omap3430es1_dss_core_hwmod,
3599 &omap3xxx_dss_core_hwmod,
3600 &omap3xxx_dss_dispc_hwmod,
3601 &omap3xxx_dss_dsi1_hwmod,
3602 &omap3xxx_dss_rfbi_hwmod,
3603 &omap3xxx_dss_venc_hwmod,
3604
3605 /* i2c class */
Rajendra Nayak4fe20e92010-09-21 19:37:13 +05303606 &omap3xxx_i2c1_hwmod,
3607 &omap3xxx_i2c2_hwmod,
3608 &omap3xxx_i2c3_hwmod,
Thara Gopinathd3442722010-05-29 22:02:24 +05303609 &omap34xx_sr1_hwmod,
3610 &omap34xx_sr2_hwmod,
3611 &omap36xx_sr1_hwmod,
3612 &omap36xx_sr2_hwmod,
3613
Varadarajan, Charulatha70034d32010-12-07 16:26:57 -08003614
3615 /* gpio class */
3616 &omap3xxx_gpio1_hwmod,
3617 &omap3xxx_gpio2_hwmod,
3618 &omap3xxx_gpio3_hwmod,
3619 &omap3xxx_gpio4_hwmod,
3620 &omap3xxx_gpio5_hwmod,
3621 &omap3xxx_gpio6_hwmod,
G, Manjunath Kondaiah01438ab2010-12-20 18:27:19 -08003622
3623 /* dma_system class*/
3624 &omap3xxx_dma_system_hwmod,
Charulatha V0f616a42011-02-17 09:53:10 -08003625
Charulatha Vdc48e5f2011-02-24 15:16:49 +05303626 /* mcbsp class */
3627 &omap3xxx_mcbsp1_hwmod,
3628 &omap3xxx_mcbsp2_hwmod,
3629 &omap3xxx_mcbsp3_hwmod,
3630 &omap3xxx_mcbsp4_hwmod,
3631 &omap3xxx_mcbsp5_hwmod,
3632 &omap3xxx_mcbsp2_sidetone_hwmod,
3633 &omap3xxx_mcbsp3_sidetone_hwmod,
3634
Felipe Contreras0f9dfdd2011-02-24 12:51:32 -08003635 /* mailbox class */
3636 &omap3xxx_mailbox_hwmod,
3637
Charulatha V0f616a42011-02-17 09:53:10 -08003638 /* mcspi class */
3639 &omap34xx_mcspi1,
3640 &omap34xx_mcspi2,
3641 &omap34xx_mcspi3,
3642 &omap34xx_mcspi4,
Tony Lindgren04aa67d2011-02-22 10:54:12 -08003643
Hema HK870ea2b2011-02-17 12:07:18 +05303644 /* usbotg class */
3645 &omap3xxx_usbhsotg_hwmod,
3646
Hema HK273ff8c2011-02-17 12:07:19 +05303647 /* usbotg for am35x */
3648 &am35xx_usbhsotg_hwmod,
3649
Paul Walmsley73591542010-02-22 22:09:32 -07003650 NULL,
3651};
3652
3653int __init omap3xxx_hwmod_init(void)
3654{
Paul Walmsley550c8092011-02-28 11:58:14 -07003655 return omap_hwmod_register(omap3xxx_hwmods);
Paul Walmsley73591542010-02-22 22:09:32 -07003656}