Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 1 | /* |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 2 | * linux/arch/powerpc/platforms/cell/cell_setup.c |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1995 Linus Torvalds |
| 5 | * Adapted from 'alpha' version by Gary Thomas |
| 6 | * Modified by Cort Dougan (cort@cs.nmt.edu) |
| 7 | * Modified by PPC64 Team, IBM Corp |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 8 | * Modified by Cell Team, IBM Deutschland Entwicklung GmbH |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License |
| 12 | * as published by the Free Software Foundation; either version |
| 13 | * 2 of the License, or (at your option) any later version. |
| 14 | */ |
| 15 | #undef DEBUG |
| 16 | |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 17 | #include <linux/sched.h> |
| 18 | #include <linux/kernel.h> |
| 19 | #include <linux/mm.h> |
| 20 | #include <linux/stddef.h> |
| 21 | #include <linux/unistd.h> |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 22 | #include <linux/user.h> |
| 23 | #include <linux/reboot.h> |
| 24 | #include <linux/init.h> |
| 25 | #include <linux/delay.h> |
| 26 | #include <linux/irq.h> |
| 27 | #include <linux/seq_file.h> |
| 28 | #include <linux/root_dev.h> |
| 29 | #include <linux/console.h> |
Joel H Schopp | bed120c | 2006-05-01 12:16:11 -0700 | [diff] [blame] | 30 | #include <linux/mutex.h> |
| 31 | #include <linux/memory_hotplug.h> |
Jon Loeliger | d8caf74 | 2007-11-13 11:10:58 -0600 | [diff] [blame] | 32 | #include <linux/of_platform.h> |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 33 | |
| 34 | #include <asm/mmu.h> |
| 35 | #include <asm/processor.h> |
| 36 | #include <asm/io.h> |
| 37 | #include <asm/pgtable.h> |
| 38 | #include <asm/prom.h> |
| 39 | #include <asm/rtas.h> |
| 40 | #include <asm/pci-bridge.h> |
| 41 | #include <asm/iommu.h> |
| 42 | #include <asm/dma.h> |
| 43 | #include <asm/machdep.h> |
| 44 | #include <asm/time.h> |
| 45 | #include <asm/nvram.h> |
| 46 | #include <asm/cputable.h> |
Stephen Rothwell | d387899 | 2005-09-28 02:50:25 +1000 | [diff] [blame] | 47 | #include <asm/ppc-pci.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 48 | #include <asm/irq.h> |
Joel H Schopp | bed120c | 2006-05-01 12:16:11 -0700 | [diff] [blame] | 49 | #include <asm/spu.h> |
Geoff Levand | 540270d | 2006-06-19 20:33:29 +0200 | [diff] [blame] | 50 | #include <asm/spu_priv1.h> |
Dave Jones | 609c999 | 2006-06-29 16:52:53 -0400 | [diff] [blame] | 51 | #include <asm/udbg.h> |
Benjamin Herrenschmidt | 21fb5a1 | 2006-11-11 17:24:58 +1100 | [diff] [blame] | 52 | #include <asm/mpic.h> |
Benjamin Herrenschmidt | eef686a0 | 2007-10-04 15:40:42 +1000 | [diff] [blame] | 53 | #include <asm/cell-regs.h> |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 54 | |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 55 | #include "interrupt.h" |
Arnd Bergmann | c902be7 | 2006-01-04 19:55:53 +0000 | [diff] [blame] | 56 | #include "pervasive.h" |
Benjamin Herrenschmidt | acf7d76 | 2006-06-19 20:33:16 +0200 | [diff] [blame] | 57 | #include "ras.h" |
Ishizaki Kou | 7cfb62a | 2008-04-24 19:21:10 +1000 | [diff] [blame] | 58 | #include "io-workarounds.h" |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 59 | |
| 60 | #ifdef DEBUG |
| 61 | #define DBG(fmt...) udbg_printf(fmt) |
| 62 | #else |
| 63 | #define DBG(fmt...) |
| 64 | #endif |
| 65 | |
Arnd Bergmann | 8fce10a | 2006-01-11 23:07:11 +0000 | [diff] [blame] | 66 | static void cell_show_cpuinfo(struct seq_file *m) |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 67 | { |
| 68 | struct device_node *root; |
| 69 | const char *model = ""; |
| 70 | |
| 71 | root = of_find_node_by_path("/"); |
| 72 | if (root) |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 73 | model = of_get_property(root, "model", NULL); |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 74 | seq_printf(m, "machine\t\t: CHRP %s\n", model); |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 75 | of_node_put(root); |
| 76 | } |
| 77 | |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 78 | static void cell_progress(char *s, unsigned short hex) |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 79 | { |
| 80 | printk("*** %04x : %s\n", hex, s ? s : ""); |
| 81 | } |
| 82 | |
Michael Ellerman | ebf3a65 | 2008-03-19 17:10:55 +1100 | [diff] [blame] | 83 | static void cell_fixup_pcie_rootcomplex(struct pci_dev *dev) |
| 84 | { |
| 85 | struct pci_controller *hose; |
| 86 | const char *s; |
| 87 | int i; |
| 88 | |
| 89 | if (!machine_is(cell)) |
| 90 | return; |
| 91 | |
| 92 | /* We're searching for a direct child of the PHB */ |
| 93 | if (dev->bus->self != NULL || dev->devfn != 0) |
| 94 | return; |
| 95 | |
| 96 | hose = pci_bus_to_host(dev->bus); |
| 97 | if (hose == NULL) |
| 98 | return; |
| 99 | |
| 100 | /* Only on PCIE */ |
| 101 | if (!of_device_is_compatible(hose->dn, "pciex")) |
| 102 | return; |
| 103 | |
| 104 | /* And only on axon */ |
| 105 | s = of_get_property(hose->dn, "model", NULL); |
| 106 | if (!s || strcmp(s, "Axon") != 0) |
| 107 | return; |
| 108 | |
| 109 | for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) { |
| 110 | dev->resource[i].start = dev->resource[i].end = 0; |
| 111 | dev->resource[i].flags = 0; |
| 112 | } |
| 113 | |
| 114 | printk(KERN_DEBUG "PCI: Hiding resources on Axon PCIE RC %s\n", |
| 115 | pci_name(dev)); |
| 116 | } |
| 117 | DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, cell_fixup_pcie_rootcomplex); |
| 118 | |
Ishizaki Kou | 7cfb62a | 2008-04-24 19:21:10 +1000 | [diff] [blame] | 119 | static int __devinit cell_setup_phb(struct pci_controller *phb) |
| 120 | { |
| 121 | const char *model; |
| 122 | struct device_node *np; |
| 123 | |
| 124 | int rc = rtas_setup_phb(phb); |
| 125 | if (rc) |
| 126 | return rc; |
| 127 | |
| 128 | np = phb->dn; |
| 129 | model = of_get_property(np, "model", NULL); |
| 130 | if (model == NULL || strcmp(np->name, "pci")) |
| 131 | return 0; |
| 132 | |
| 133 | /* Setup workarounds for spider */ |
| 134 | if (strcmp(model, "Spider")) |
| 135 | return 0; |
| 136 | |
| 137 | iowa_register_bus(phb, &spiderpci_ops, &spiderpci_iowa_init, |
| 138 | (void *)SPIDER_PCI_REG_BASE); |
| 139 | io_workaround_init(); |
| 140 | |
| 141 | return 0; |
| 142 | } |
| 143 | |
Jonas Bonn | c0dd394 | 2010-07-23 20:19:24 +0200 | [diff] [blame] | 144 | static const struct of_device_id cell_bus_ids[] __initdata = { |
| 145 | { .type = "soc", }, |
| 146 | { .compatible = "soc", }, |
| 147 | { .type = "spider", }, |
| 148 | { .type = "axon", }, |
| 149 | { .type = "plb5", }, |
| 150 | { .type = "plb4", }, |
| 151 | { .type = "opb", }, |
| 152 | { .type = "ebc", }, |
| 153 | {}, |
| 154 | }; |
| 155 | |
Benjamin Herrenschmidt | 96289b0 | 2006-11-11 17:25:00 +1100 | [diff] [blame] | 156 | static int __init cell_publish_devices(void) |
| 157 | { |
Ishizaki Kou | 7cfb62a | 2008-04-24 19:21:10 +1000 | [diff] [blame] | 158 | struct device_node *root = of_find_node_by_path("/"); |
| 159 | struct device_node *np; |
Benjamin Herrenschmidt | d767efe | 2007-10-04 15:40:43 +1000 | [diff] [blame] | 160 | int node; |
| 161 | |
Benjamin Herrenschmidt | 8681087 | 2006-11-11 17:25:04 +1100 | [diff] [blame] | 162 | /* Publish OF platform devices for southbridge IOs */ |
Jonas Bonn | c0dd394 | 2010-07-23 20:19:24 +0200 | [diff] [blame] | 163 | of_platform_bus_probe(NULL, cell_bus_ids, NULL); |
Benjamin Herrenschmidt | 8681087 | 2006-11-11 17:25:04 +1100 | [diff] [blame] | 164 | |
Ishizaki Kou | 7cfb62a | 2008-04-24 19:21:10 +1000 | [diff] [blame] | 165 | /* On spider based blades, we need to manually create the OF |
| 166 | * platform devices for the PCI host bridges |
| 167 | */ |
| 168 | for_each_child_of_node(root, np) { |
| 169 | if (np->type == NULL || (strcmp(np->type, "pci") != 0 && |
| 170 | strcmp(np->type, "pciex") != 0)) |
| 171 | continue; |
| 172 | of_platform_device_create(np, NULL, NULL); |
| 173 | } |
| 174 | |
Benjamin Herrenschmidt | d767efe | 2007-10-04 15:40:43 +1000 | [diff] [blame] | 175 | /* There is no device for the MIC memory controller, thus we create |
| 176 | * a platform device for it to attach the EDAC driver to. |
| 177 | */ |
| 178 | for_each_online_node(node) { |
| 179 | if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL) |
| 180 | continue; |
| 181 | platform_device_register_simple("cbe-mic", node, NULL, 0); |
| 182 | } |
Ishizaki Kou | 7cfb62a | 2008-04-24 19:21:10 +1000 | [diff] [blame] | 183 | |
Benjamin Herrenschmidt | 96289b0 | 2006-11-11 17:25:00 +1100 | [diff] [blame] | 184 | return 0; |
| 185 | } |
Michael Ellerman | bb125fb | 2008-01-25 16:59:12 +1100 | [diff] [blame] | 186 | machine_subsys_initcall(cell, cell_publish_devices); |
Benjamin Herrenschmidt | 96289b0 | 2006-11-11 17:25:00 +1100 | [diff] [blame] | 187 | |
Benjamin Herrenschmidt | 21fb5a1 | 2006-11-11 17:24:58 +1100 | [diff] [blame] | 188 | static void cell_mpic_cascade(unsigned int irq, struct irq_desc *desc) |
| 189 | { |
Lennert Buytenhek | d1ae63d | 2011-03-07 13:59:28 +0000 | [diff] [blame] | 190 | struct irq_chip *chip = get_irq_desc_chip(desc); |
| 191 | struct mpic *mpic = get_irq_desc_data(desc); |
Benjamin Herrenschmidt | 21fb5a1 | 2006-11-11 17:24:58 +1100 | [diff] [blame] | 192 | unsigned int virq; |
| 193 | |
| 194 | virq = mpic_get_one_irq(mpic); |
| 195 | if (virq != NO_IRQ) |
| 196 | generic_handle_irq(virq); |
Lennert Buytenhek | d1ae63d | 2011-03-07 13:59:28 +0000 | [diff] [blame] | 197 | |
| 198 | chip->irq_eoi(&desc->irq_data); |
Benjamin Herrenschmidt | 21fb5a1 | 2006-11-11 17:24:58 +1100 | [diff] [blame] | 199 | } |
| 200 | |
| 201 | static void __init mpic_init_IRQ(void) |
| 202 | { |
| 203 | struct device_node *dn; |
| 204 | struct mpic *mpic; |
| 205 | unsigned int virq; |
| 206 | |
| 207 | for (dn = NULL; |
| 208 | (dn = of_find_node_by_name(dn, "interrupt-controller"));) { |
Stephen Rothwell | 55b61fe | 2007-05-03 17:26:52 +1000 | [diff] [blame] | 209 | if (!of_device_is_compatible(dn, "CBEA,platform-open-pic")) |
Benjamin Herrenschmidt | 21fb5a1 | 2006-11-11 17:24:58 +1100 | [diff] [blame] | 210 | continue; |
| 211 | |
| 212 | /* The MPIC driver will get everything it needs from the |
| 213 | * device-tree, just pass 0 to all arguments |
| 214 | */ |
| 215 | mpic = mpic_alloc(dn, 0, 0, 0, 0, " MPIC "); |
| 216 | if (mpic == NULL) |
| 217 | continue; |
| 218 | mpic_init(mpic); |
| 219 | |
| 220 | virq = irq_of_parse_and_map(dn, 0); |
| 221 | if (virq == NO_IRQ) |
| 222 | continue; |
| 223 | |
| 224 | printk(KERN_INFO "%s : hooking up to IRQ %d\n", |
| 225 | dn->full_name, virq); |
| 226 | set_irq_data(virq, mpic); |
| 227 | set_irq_chained_handler(virq, cell_mpic_cascade); |
| 228 | } |
| 229 | } |
| 230 | |
| 231 | |
Benjamin Herrenschmidt | b9e5b4e | 2006-07-03 19:32:51 +1000 | [diff] [blame] | 232 | static void __init cell_init_irq(void) |
| 233 | { |
| 234 | iic_init_IRQ(); |
| 235 | spider_init_IRQ(); |
Benjamin Herrenschmidt | 21fb5a1 | 2006-11-11 17:24:58 +1100 | [diff] [blame] | 236 | mpic_init_IRQ(); |
Benjamin Herrenschmidt | b9e5b4e | 2006-07-03 19:32:51 +1000 | [diff] [blame] | 237 | } |
| 238 | |
Jens Osterkamp | f3c1ed9 | 2008-02-28 11:27:31 +0100 | [diff] [blame] | 239 | static void __init cell_set_dabrx(void) |
| 240 | { |
| 241 | mtspr(SPRN_DABRX, DABRX_KERNEL | DABRX_USER); |
| 242 | } |
| 243 | |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 244 | static void __init cell_setup_arch(void) |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 245 | { |
Geoff Levand | 540270d | 2006-06-19 20:33:29 +0200 | [diff] [blame] | 246 | #ifdef CONFIG_SPU_BASE |
Geoff Levand | e28b003 | 2006-11-23 00:46:49 +0100 | [diff] [blame] | 247 | spu_priv1_ops = &spu_priv1_mmio_ops; |
| 248 | spu_management_ops = &spu_management_of_ops; |
Geoff Levand | 540270d | 2006-06-19 20:33:29 +0200 | [diff] [blame] | 249 | #endif |
Arnd Bergmann | cebf589 | 2005-06-23 09:43:43 +1000 | [diff] [blame] | 250 | |
Benjamin Herrenschmidt | acf7d76 | 2006-06-19 20:33:16 +0200 | [diff] [blame] | 251 | cbe_regs_init(); |
| 252 | |
Jens Osterkamp | f3c1ed9 | 2008-02-28 11:27:31 +0100 | [diff] [blame] | 253 | cell_set_dabrx(); |
| 254 | |
Benjamin Herrenschmidt | acf7d76 | 2006-06-19 20:33:16 +0200 | [diff] [blame] | 255 | #ifdef CONFIG_CBE_RAS |
| 256 | cbe_ras_init(); |
| 257 | #endif |
| 258 | |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 259 | #ifdef CONFIG_SMP |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 260 | smp_init_cell(); |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 261 | #endif |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 262 | /* init to some ~sane value until calibrate_delay() runs */ |
| 263 | loops_per_jiffy = 50000000; |
| 264 | |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 265 | /* Find and initialize PCI host bridges */ |
| 266 | init_pci_config_tokens(); |
Ishizaki Kou | 7cfb62a | 2008-04-24 19:21:10 +1000 | [diff] [blame] | 267 | |
Benjamin Herrenschmidt | acf7d76 | 2006-06-19 20:33:16 +0200 | [diff] [blame] | 268 | cbe_pervasive_init(); |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 269 | #ifdef CONFIG_DUMMY_CONSOLE |
| 270 | conswitchp = &dummy_con; |
| 271 | #endif |
| 272 | |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 273 | mmio_nvram_init(); |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 274 | } |
| 275 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 276 | static int __init cell_probe(void) |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 277 | { |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 278 | unsigned long root = of_get_flat_dt_root(); |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 279 | |
Michael Ellerman | 7d0daae | 2006-06-23 18:16:38 +1000 | [diff] [blame] | 280 | if (!of_flat_dt_is_compatible(root, "IBM,CBEA") && |
| 281 | !of_flat_dt_is_compatible(root, "IBM,CPBW-1.0")) |
| 282 | return 0; |
Arnd Bergmann | 133dda1 | 2006-06-07 12:04:18 +1000 | [diff] [blame] | 283 | |
Michael Ellerman | 7d0daae | 2006-06-23 18:16:38 +1000 | [diff] [blame] | 284 | hpte_init_native(); |
| 285 | |
| 286 | return 1; |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 287 | } |
| 288 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 289 | define_machine(cell) { |
| 290 | .name = "Cell", |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 291 | .probe = cell_probe, |
| 292 | .setup_arch = cell_setup_arch, |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 293 | .show_cpuinfo = cell_show_cpuinfo, |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 294 | .restart = rtas_restart, |
| 295 | .power_off = rtas_power_off, |
| 296 | .halt = rtas_halt, |
| 297 | .get_boot_time = rtas_get_boot_time, |
| 298 | .get_rtc_time = rtas_get_rtc_time, |
| 299 | .set_rtc_time = rtas_set_rtc_time, |
| 300 | .calibrate_decr = generic_calibrate_decr, |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 301 | .progress = cell_progress, |
Benjamin Herrenschmidt | b9e5b4e | 2006-07-03 19:32:51 +1000 | [diff] [blame] | 302 | .init_IRQ = cell_init_irq, |
Ishizaki Kou | 7cfb62a | 2008-04-24 19:21:10 +1000 | [diff] [blame] | 303 | .pci_setup_phb = cell_setup_phb, |
Arnd Bergmann | fef1c77 | 2005-06-23 09:43:37 +1000 | [diff] [blame] | 304 | }; |