blob: f54615d6a500486dcce8793499ec1b13f2b9cacb [file] [log] [blame]
Jammy Zhoua72ce6f2015-05-22 18:55:07 +08001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef _GPU_SCHEDULER_H_
25#define _GPU_SCHEDULER_H_
26
27#include <linux/kfifo.h>
Chunming Zhou4cef9262015-08-05 19:52:14 +080028#include <linux/fence.h>
Jammy Zhoua72ce6f2015-05-22 18:55:07 +080029
Jammy Zhoua72ce6f2015-05-22 18:55:07 +080030#define AMD_GPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
31
32struct amd_gpu_scheduler;
33struct amd_run_queue;
34
35/**
36 * A scheduler entity is a wrapper around a job queue or a group
37 * of other entities. Entities take turns emitting jobs from their
38 * job queues to corresponding hardware ring based on scheduling
39 * policy.
40*/
41struct amd_sched_entity {
42 struct list_head list;
43 struct amd_run_queue *belongto_rq;
Christian König91404fb2015-08-05 18:33:21 +020044 spinlock_t lock;
45 /* the virtual_seq is unique per context per ring */
46 atomic64_t last_queued_v_seq;
47 atomic64_t last_emitted_v_seq;
48 /* the job_queue maintains the jobs submitted by clients */
49 struct kfifo job_queue;
50 spinlock_t queue_lock;
51 struct amd_gpu_scheduler *scheduler;
52 wait_queue_head_t wait_queue;
53 wait_queue_head_t wait_emit;
54 bool is_pending;
Jammy Zhoua72ce6f2015-05-22 18:55:07 +080055};
56
57/**
58 * Run queue is a set of entities scheduling command submissions for
59 * one specific ring. It implements the scheduling policy that selects
60 * the next entity to emit commands from.
61*/
62struct amd_run_queue {
63 struct mutex lock;
64 atomic_t nr_entity;
65 struct amd_sched_entity head;
66 struct amd_sched_entity *current_entity;
67 /**
68 * Return 0 means this entity can be scheduled
69 * Return -1 means this entity cannot be scheduled for reasons,
70 * i.e, it is the head, or these is no job, etc
71 */
72 int (*check_entity_status)(struct amd_sched_entity *entity);
73};
74
Chunming Zhou4cef9262015-08-05 19:52:14 +080075struct amd_sched_job {
76 struct list_head list;
77 struct fence_cb cb;
78 struct amd_gpu_scheduler *sched;
Chunming Zhou953e8fd2015-08-06 15:19:12 +080079 struct amd_sched_entity *s_entity;
80 void *data;
Chunming Zhou4cef9262015-08-05 19:52:14 +080081};
82
Jammy Zhoua72ce6f2015-05-22 18:55:07 +080083/**
84 * Define the backend operations called by the scheduler,
85 * these functions should be implemented in driver side
86*/
87struct amd_sched_backend_ops {
88 int (*prepare_job)(struct amd_gpu_scheduler *sched,
Christian König91404fb2015-08-05 18:33:21 +020089 struct amd_sched_entity *c_entity,
Chunming Zhou953e8fd2015-08-06 15:19:12 +080090 struct amd_sched_job *job);
Christian König6f0e54a2015-08-05 21:22:10 +020091 struct fence *(*run_job)(struct amd_gpu_scheduler *sched,
92 struct amd_sched_entity *c_entity,
93 struct amd_sched_job *job);
Chunming Zhou953e8fd2015-08-06 15:19:12 +080094 void (*process_job)(struct amd_gpu_scheduler *sched,
95 struct amd_sched_job *job);
Jammy Zhoua72ce6f2015-05-22 18:55:07 +080096};
97
98/**
99 * One scheduler is implemented for each hardware ring
100*/
101struct amd_gpu_scheduler {
102 void *device;
103 struct task_struct *thread;
104 struct amd_run_queue sched_rq;
105 struct amd_run_queue kernel_rq;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800106 struct list_head active_hw_rq;
107 atomic64_t hw_rq_count;
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800108 struct amd_sched_backend_ops *ops;
109 uint32_t ring_id;
110 uint32_t granularity; /* in ms unit */
111 uint32_t preemption;
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800112 wait_queue_head_t wait_queue;
Christian König91404fb2015-08-05 18:33:21 +0200113 struct amd_sched_entity *current_entity;
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800114 struct mutex sched_lock;
115 spinlock_t queue_lock;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800116 uint32_t hw_submission_limit;
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800117};
118
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800119struct amd_gpu_scheduler *amd_sched_create(void *device,
120 struct amd_sched_backend_ops *ops,
121 uint32_t ring,
122 uint32_t granularity,
Jammy Zhou4afcb302015-07-30 16:44:05 +0800123 uint32_t preemption,
124 uint32_t hw_submission);
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800125int amd_sched_destroy(struct amd_gpu_scheduler *sched);
126
Chunming Zhou80de5912015-08-05 19:07:08 +0800127int amd_sched_push_job(struct amd_gpu_scheduler *sched,
Christian König91404fb2015-08-05 18:33:21 +0200128 struct amd_sched_entity *c_entity,
Chunming Zhou953e8fd2015-08-06 15:19:12 +0800129 void *data);
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800130
Christian König91404fb2015-08-05 18:33:21 +0200131int amd_sched_wait_emit(struct amd_sched_entity *c_entity,
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800132 uint64_t seq,
133 bool intr,
134 long timeout);
135
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800136uint64_t amd_sched_get_handled_seq(struct amd_gpu_scheduler *sched);
137
Christian König91404fb2015-08-05 18:33:21 +0200138int amd_sched_entity_init(struct amd_gpu_scheduler *sched,
139 struct amd_sched_entity *entity,
140 struct amd_run_queue *rq,
141 uint32_t jobs);
142int amd_sched_entity_fini(struct amd_gpu_scheduler *sched,
143 struct amd_sched_entity *entity);
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800144
Christian König91404fb2015-08-05 18:33:21 +0200145void amd_sched_emit(struct amd_sched_entity *c_entity, uint64_t seq);
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800146
Christian König91404fb2015-08-05 18:33:21 +0200147uint64_t amd_sched_next_queued_seq(struct amd_sched_entity *c_entity);
Jammy Zhou27f66422015-08-03 10:27:57 +0800148
Jammy Zhoua72ce6f2015-05-22 18:55:07 +0800149#endif