blob: b09e55632f4bc3d76179e3fc1d5d3381f58cac5f [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050043#include <linux/of.h>
44#include <linux/of_device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053045
Tony Lindgrence491cf2009-10-20 09:40:47 -070046#include <plat/dmtimer.h>
Jon Hunter0b30ec12012-06-05 12:34:56 -050047#include <plat/omap-pm.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010048
Tony Lindgren2c799ce2012-02-24 10:34:35 -080049#include <mach/hardware.h>
50
Jon Hunterb7b4ff72012-06-05 12:34:51 -050051static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053052static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010054
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053055/**
56 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
57 * @timer: timer pointer over which read operation to perform
58 * @reg: lowest byte holds the register offset
59 *
60 * The posted mode bit is encoded in reg. Note that in posted mode write
61 * pending bit must be checked. Otherwise a read of a non completed write
62 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030063 */
64static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010065{
Tony Lindgrenee17f112011-09-16 15:44:20 -070066 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
67 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070068}
69
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053070/**
71 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
72 * @timer: timer pointer over which write operation is to perform
73 * @reg: lowest byte holds the register offset
74 * @value: data to write into the register
75 *
76 * The posted mode bit is encoded in reg. Note that in posted mode the write
77 * pending bit must be checked. Otherwise a write on a register which has a
78 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030079 */
80static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
81 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070082{
Tony Lindgrenee17f112011-09-16 15:44:20 -070083 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
84 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010085}
86
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087static void omap_timer_restore_context(struct omap_dm_timer *timer)
88{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080089 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053090 __raw_writel(timer->context.tistat, timer->sys_stat);
91
92 __raw_writel(timer->context.tisr, timer->irq_stat);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
94 timer->context.twer);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
96 timer->context.tcrr);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
98 timer->context.tldr);
99 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
100 timer->context.tmar);
101 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
102 timer->context.tsicr);
103 __raw_writel(timer->context.tier, timer->irq_ena);
104 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
105 timer->context.tclr);
106}
107
Timo Teras77900a22006-06-26 16:16:12 -0700108static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100109{
Timo Teras77900a22006-06-26 16:16:12 -0700110 int c;
111
Tony Lindgrenee17f112011-09-16 15:44:20 -0700112 if (!timer->sys_stat)
113 return;
114
Timo Teras77900a22006-06-26 16:16:12 -0700115 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700116 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700117 c++;
118 if (c > 100000) {
119 printk(KERN_ERR "Timer failed to reset\n");
120 return;
121 }
122 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100123}
124
Timo Teras77900a22006-06-26 16:16:12 -0700125static void omap_dm_timer_reset(struct omap_dm_timer *timer)
126{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530127 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530128 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700129 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
130 omap_dm_timer_wait_for_reset(timer);
131 }
Timo Teras77900a22006-06-26 16:16:12 -0700132
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530133 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530134 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300135 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700136}
137
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530138int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700139{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530140 int ret;
141
Jon Hunterbca45802012-06-05 12:34:58 -0500142 /*
143 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
144 * do not call clk_get() for these devices.
145 */
146 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
147 timer->fclk = clk_get(&timer->pdev->dev, "fck");
148 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
149 timer->fclk = NULL;
150 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
151 return -EINVAL;
152 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530153 }
154
Jon Hunter66159752012-06-05 12:34:57 -0500155 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530156 omap_dm_timer_reset(timer);
157
158 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
159
160 timer->posted = 1;
161 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700162}
163
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500164static inline u32 omap_dm_timer_reserved_systimer(int id)
165{
166 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
167}
168
169int omap_dm_timer_reserve_systimer(int id)
170{
171 if (omap_dm_timer_reserved_systimer(id))
172 return -ENODEV;
173
174 omap_reserved_systimers |= (1 << (id - 1));
175
176 return 0;
177}
178
Timo Teras77900a22006-06-26 16:16:12 -0700179struct omap_dm_timer *omap_dm_timer_request(void)
180{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530181 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700182 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530183 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700184
185 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530186 list_for_each_entry(t, &omap_timer_list, node) {
187 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700188 continue;
189
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530190 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700191 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700192 break;
193 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300194 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530195
196 if (timer) {
197 ret = omap_dm_timer_prepare(timer);
198 if (ret) {
199 timer->reserved = 0;
200 timer = NULL;
201 }
202 }
Timo Teras77900a22006-06-26 16:16:12 -0700203
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530204 if (!timer)
205 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700206
Timo Teras77900a22006-06-26 16:16:12 -0700207 return timer;
208}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700209EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700210
211struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100212{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530213 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700214 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530215 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100216
Jon Hunter9725f442012-05-14 10:41:37 -0500217 /* Requesting timer by ID is not supported when device tree is used */
218 if (of_have_populated_dt()) {
219 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
220 __func__);
221 return NULL;
222 }
223
Timo Teras77900a22006-06-26 16:16:12 -0700224 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530225 list_for_each_entry(t, &omap_timer_list, node) {
226 if (t->pdev->id == id && !t->reserved) {
227 timer = t;
228 timer->reserved = 1;
229 break;
230 }
Timo Teras77900a22006-06-26 16:16:12 -0700231 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300232 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100233
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530234 if (timer) {
235 ret = omap_dm_timer_prepare(timer);
236 if (ret) {
237 timer->reserved = 0;
238 timer = NULL;
239 }
240 }
Timo Teras77900a22006-06-26 16:16:12 -0700241
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530242 if (!timer)
243 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700244
Timo Teras77900a22006-06-26 16:16:12 -0700245 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100246}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700247EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100248
Jon Hunter373fe0b2012-09-06 15:28:00 -0500249/**
250 * omap_dm_timer_request_by_cap - Request a timer by capability
251 * @cap: Bit mask of capabilities to match
252 *
253 * Find a timer based upon capabilities bit mask. Callers of this function
254 * should use the definitions found in the plat/dmtimer.h file under the
255 * comment "timer capabilities used in hwmod database". Returns pointer to
256 * timer handle on success and a NULL pointer on failure.
257 */
258struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
259{
260 struct omap_dm_timer *timer = NULL, *t;
261 unsigned long flags;
262
263 if (!cap)
264 return NULL;
265
266 spin_lock_irqsave(&dm_timer_lock, flags);
267 list_for_each_entry(t, &omap_timer_list, node) {
268 if ((!t->reserved) && ((t->capability & cap) == cap)) {
269 /*
270 * If timer is not NULL, we have already found one timer
271 * but it was not an exact match because it had more
272 * capabilites that what was required. Therefore,
273 * unreserve the last timer found and see if this one
274 * is a better match.
275 */
276 if (timer)
277 timer->reserved = 0;
278
279 timer = t;
280 timer->reserved = 1;
281
282 /* Exit loop early if we find an exact match */
283 if (t->capability == cap)
284 break;
285 }
286 }
287 spin_unlock_irqrestore(&dm_timer_lock, flags);
288
289 if (timer && omap_dm_timer_prepare(timer)) {
290 timer->reserved = 0;
291 timer = NULL;
292 }
293
294 if (!timer)
295 pr_debug("%s: timer request failed!\n", __func__);
296
297 return timer;
298}
299EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
300
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530301int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700302{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530303 if (unlikely(!timer))
304 return -EINVAL;
305
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530306 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300307
Timo Teras77900a22006-06-26 16:16:12 -0700308 WARN_ON(!timer->reserved);
309 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530310 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700311}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700312EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700313
Timo Teras12583a72006-09-25 12:41:42 +0300314void omap_dm_timer_enable(struct omap_dm_timer *timer)
315{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530316 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300317}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700318EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300319
320void omap_dm_timer_disable(struct omap_dm_timer *timer)
321{
Jon Hunter54f32a32012-07-13 15:12:03 -0500322 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300323}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700324EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300325
Timo Teras77900a22006-06-26 16:16:12 -0700326int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
327{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530328 if (timer)
329 return timer->irq;
330 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700331}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700332EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700333
334#if defined(CONFIG_ARCH_OMAP1)
335
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100336/**
337 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
338 * @inputmask: current value of idlect mask
339 */
340__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
341{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530342 int i = 0;
343 struct omap_dm_timer *timer = NULL;
344 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100345
346 /* If ARMXOR cannot be idled this function call is unnecessary */
347 if (!(inputmask & (1 << 1)))
348 return inputmask;
349
350 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530351 spin_lock_irqsave(&dm_timer_lock, flags);
352 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700353 u32 l;
354
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530355 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700356 if (l & OMAP_TIMER_CTRL_ST) {
357 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100358 inputmask &= ~(1 << 1);
359 else
360 inputmask &= ~(1 << 2);
361 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530362 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700363 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530364 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100365
366 return inputmask;
367}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700368EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100369
Tony Lindgren140455f2010-02-12 12:26:48 -0800370#else
Timo Teras77900a22006-06-26 16:16:12 -0700371
372struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
373{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530374 if (timer)
375 return timer->fclk;
376 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700377}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700378EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700379
380__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
381{
382 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800383
384 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700385}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700386EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700387
388#endif
389
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530390int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700391{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530392 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
393 pr_err("%s: timer not available or enabled.\n", __func__);
394 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530395 }
396
Timo Teras77900a22006-06-26 16:16:12 -0700397 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530398 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700399}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700400EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700401
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530402int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700403{
404 u32 l;
405
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530406 if (unlikely(!timer))
407 return -EINVAL;
408
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530409 omap_dm_timer_enable(timer);
410
Jon Hunter1c2d0762012-06-05 12:34:55 -0500411 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500412 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
413 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530414 omap_timer_restore_context(timer);
415 }
416
Timo Teras77900a22006-06-26 16:16:12 -0700417 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
418 if (!(l & OMAP_TIMER_CTRL_ST)) {
419 l |= OMAP_TIMER_CTRL_ST;
420 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
421 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530422
423 /* Save the context */
424 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530425 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700426}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700427EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700428
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530429int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700430{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700431 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700432
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530433 if (unlikely(!timer))
434 return -EINVAL;
435
Jon Hunter66159752012-06-05 12:34:57 -0500436 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530437 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700438
Tony Lindgrenee17f112011-09-16 15:44:20 -0700439 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530440
Jon Hunter0b30ec12012-06-05 12:34:56 -0500441 if (!(timer->capability & OMAP_TIMER_ALWON))
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800442 timer->ctx_loss_count =
Jon Hunter0b30ec12012-06-05 12:34:56 -0500443 omap_pm_get_dev_context_loss_count(&timer->pdev->dev);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800444
445 /*
446 * Since the register values are computed and written within
447 * __omap_dm_timer_stop, we need to use read to retrieve the
448 * context.
449 */
450 timer->context.tclr =
451 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
452 timer->context.tisr = __raw_readl(timer->irq_stat);
453 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530454 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700455}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700456EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700457
Paul Walmsleyf2480762009-04-23 21:11:10 -0600458int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100459{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530460 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500461 char *parent_name = NULL;
462 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530463 struct dmtimer_platform_data *pdata;
464
465 if (unlikely(!timer))
466 return -EINVAL;
467
468 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530469
Timo Teras77900a22006-06-26 16:16:12 -0700470 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600471 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700472
Jon Hunter2b2d3522012-06-05 12:34:59 -0500473 /*
474 * FIXME: Used for OMAP1 devices only because they do not currently
475 * use the clock framework to set the parent clock. To be removed
476 * once OMAP1 migrated to using clock framework for dmtimers
477 */
Jon Hunter9725f442012-05-14 10:41:37 -0500478 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500479 return pdata->set_timer_src(timer->pdev, source);
480
481 fclk = clk_get(&timer->pdev->dev, "fck");
482 if (IS_ERR_OR_NULL(fclk)) {
483 pr_err("%s: fck not found\n", __func__);
484 return -EINVAL;
485 }
486
487 switch (source) {
488 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500489 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500490 break;
491
492 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500493 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500494 break;
495
496 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500497 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500498 break;
499 }
500
501 parent = clk_get(&timer->pdev->dev, parent_name);
502 if (IS_ERR_OR_NULL(parent)) {
503 pr_err("%s: %s not found\n", __func__, parent_name);
504 ret = -EINVAL;
505 goto out;
506 }
507
508 ret = clk_set_parent(fclk, parent);
509 if (IS_ERR_VALUE(ret))
510 pr_err("%s: failed to set %s as parent\n", __func__,
511 parent_name);
512
513 clk_put(parent);
514out:
515 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530516
517 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700518}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700519EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700520
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530521int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700522 unsigned int load)
523{
524 u32 l;
525
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530526 if (unlikely(!timer))
527 return -EINVAL;
528
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530529 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700530 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
531 if (autoreload)
532 l |= OMAP_TIMER_CTRL_AR;
533 else
534 l &= ~OMAP_TIMER_CTRL_AR;
535 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
536 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300537
Timo Teras77900a22006-06-26 16:16:12 -0700538 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530539 /* Save the context */
540 timer->context.tclr = l;
541 timer->context.tldr = load;
542 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530543 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700544}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700545EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700546
Richard Woodruff3fddd092008-07-03 12:24:30 +0300547/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530548int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300549 unsigned int load)
550{
551 u32 l;
552
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530553 if (unlikely(!timer))
554 return -EINVAL;
555
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530556 omap_dm_timer_enable(timer);
557
Jon Hunter1c2d0762012-06-05 12:34:55 -0500558 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500559 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
560 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530561 omap_timer_restore_context(timer);
562 }
563
Richard Woodruff3fddd092008-07-03 12:24:30 +0300564 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800565 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300566 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800567 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
568 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300569 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800570 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300571 l |= OMAP_TIMER_CTRL_ST;
572
Tony Lindgrenee17f112011-09-16 15:44:20 -0700573 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530574
575 /* Save the context */
576 timer->context.tclr = l;
577 timer->context.tldr = load;
578 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530579 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300580}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700581EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300582
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530583int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700584 unsigned int match)
585{
586 u32 l;
587
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530588 if (unlikely(!timer))
589 return -EINVAL;
590
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530591 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700592 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700593 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700594 l |= OMAP_TIMER_CTRL_CE;
595 else
596 l &= ~OMAP_TIMER_CTRL_CE;
597 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
598 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530599
600 /* Save the context */
601 timer->context.tclr = l;
602 timer->context.tmar = match;
603 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530604 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700606EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100607
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530608int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700609 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610{
Timo Teras77900a22006-06-26 16:16:12 -0700611 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100612
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530613 if (unlikely(!timer))
614 return -EINVAL;
615
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530616 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700617 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
618 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
619 OMAP_TIMER_CTRL_PT | (0x03 << 10));
620 if (def_on)
621 l |= OMAP_TIMER_CTRL_SCPWM;
622 if (toggle)
623 l |= OMAP_TIMER_CTRL_PT;
624 l |= trigger << 10;
625 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530626
627 /* Save the context */
628 timer->context.tclr = l;
629 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530630 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700631}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700632EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700633
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530634int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700635{
636 u32 l;
637
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530638 if (unlikely(!timer))
639 return -EINVAL;
640
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530641 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700642 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
643 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
644 if (prescaler >= 0x00 && prescaler <= 0x07) {
645 l |= OMAP_TIMER_CTRL_PRE;
646 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100647 }
Timo Teras77900a22006-06-26 16:16:12 -0700648 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530649
650 /* Save the context */
651 timer->context.tclr = l;
652 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530653 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100654}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700655EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100656
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530657int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700658 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100659{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530660 if (unlikely(!timer))
661 return -EINVAL;
662
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530663 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700664 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530665
666 /* Save the context */
667 timer->context.tier = value;
668 timer->context.twer = value;
669 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530670 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100671}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700672EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100673
674unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
675{
Timo Terasfa4bb622006-09-25 12:41:35 +0300676 unsigned int l;
677
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530678 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
679 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530680 return 0;
681 }
682
Tony Lindgrenee17f112011-09-16 15:44:20 -0700683 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300684
685 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100686}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700687EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100688
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530689int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100690{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530691 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
692 return -EINVAL;
693
Tony Lindgrenee17f112011-09-16 15:44:20 -0700694 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530695 /* Save the context */
696 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530697 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100698}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700699EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100700
Tony Lindgren92105bb2005-09-07 17:20:26 +0100701unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
702{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530703 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
704 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530705 return 0;
706 }
707
Tony Lindgrenee17f112011-09-16 15:44:20 -0700708 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100709}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700710EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100711
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530712int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700713{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530714 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
715 pr_err("%s: timer not available or enabled.\n", __func__);
716 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530717 }
718
Timo Terasfa4bb622006-09-25 12:41:35 +0300719 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530720
721 /* Save the context */
722 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530723 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700724}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700725EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700726
Timo Teras77900a22006-06-26 16:16:12 -0700727int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100728{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530729 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100730
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530731 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530732 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300733 continue;
734
Timo Teras77900a22006-06-26 16:16:12 -0700735 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300736 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700737 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300738 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100739 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100740 return 0;
741}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700742EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100743
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530744/**
745 * omap_dm_timer_probe - probe function called for every registered device
746 * @pdev: pointer to current timer platform device
747 *
748 * Called by driver framework at the end of device registration for all
749 * timer devices.
750 */
751static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
752{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530753 unsigned long flags;
754 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530755 struct resource *mem, *irq;
756 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530757 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
758
Jon Hunter9725f442012-05-14 10:41:37 -0500759 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530760 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530761 return -ENODEV;
762 }
763
764 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
765 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530766 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530767 return -ENODEV;
768 }
769
770 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
771 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530772 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530773 return -ENODEV;
774 }
775
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530776 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530777 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530778 dev_err(dev, "%s: memory alloc failed!\n", __func__);
779 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530780 }
781
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530782 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530783 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530784 dev_err(dev, "%s: region already claimed.\n", __func__);
785 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530786 }
787
Jon Hunter9725f442012-05-14 10:41:37 -0500788 if (dev->of_node) {
789 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
790 timer->capability |= OMAP_TIMER_ALWON;
791 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
792 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
793 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
794 timer->capability |= OMAP_TIMER_HAS_PWM;
795 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
796 timer->capability |= OMAP_TIMER_SECURE;
797 } else {
798 timer->id = pdev->id;
799 timer->capability = pdata->timer_capability;
800 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
801 }
802
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530803 timer->irq = irq->start;
804 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530805
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530806 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500807 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530808 pm_runtime_enable(dev);
809 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530810 }
811
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700812 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530813 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700814 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530815 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700816 }
817
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530818 /* add the timer element to the list */
819 spin_lock_irqsave(&dm_timer_lock, flags);
820 list_add_tail(&timer->node, &omap_timer_list);
821 spin_unlock_irqrestore(&dm_timer_lock, flags);
822
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530823 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530824
825 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530826}
827
828/**
829 * omap_dm_timer_remove - cleanup a registered timer device
830 * @pdev: pointer to current timer platform device
831 *
832 * Called by driver framework whenever a timer device is unregistered.
833 * In addition to freeing platform resources it also deletes the timer
834 * entry from the local list.
835 */
836static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
837{
838 struct omap_dm_timer *timer;
839 unsigned long flags;
840 int ret = -EINVAL;
841
842 spin_lock_irqsave(&dm_timer_lock, flags);
843 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500844 if (!strcmp(dev_name(&timer->pdev->dev),
845 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530846 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530847 ret = 0;
848 break;
849 }
850 spin_unlock_irqrestore(&dm_timer_lock, flags);
851
852 return ret;
853}
854
Jon Hunter9725f442012-05-14 10:41:37 -0500855static const struct of_device_id omap_timer_match[] = {
856 { .compatible = "ti,omap2-timer", },
857 {},
858};
859MODULE_DEVICE_TABLE(of, omap_timer_match);
860
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530861static struct platform_driver omap_dm_timer_driver = {
862 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200863 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530864 .driver = {
865 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500866 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530867 },
868};
869
870static int __init omap_dm_timer_driver_init(void)
871{
872 return platform_driver_register(&omap_dm_timer_driver);
873}
874
875static void __exit omap_dm_timer_driver_exit(void)
876{
877 platform_driver_unregister(&omap_dm_timer_driver);
878}
879
880early_platform_init("earlytimer", &omap_dm_timer_driver);
881module_init(omap_dm_timer_driver_init);
882module_exit(omap_dm_timer_driver_exit);
883
884MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
885MODULE_LICENSE("GPL");
886MODULE_ALIAS("platform:" DRIVER_NAME);
887MODULE_AUTHOR("Texas Instruments Inc");