blob: e07e6af5e1ff9938a00468d49c46aaaee7be8ee9 [file] [log] [blame]
Becky Bruce82876522007-05-09 14:31:19 -05001/*
2 * Contains register definitions common to the Book E PowerPC
3 * specification. Notice that while the IBM-40x series of CPUs
4 * are not true Book E PowerPCs, they borrowed a number of features
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005 * before Book E was finalized, and are included here as well. Unfortunately,
Becky Bruce82876522007-05-09 14:31:19 -05006 * they sometimes used different locations than true Book E CPUs did.
Scott Woodfe04b112010-04-08 00:38:22 -05007 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License version 2
10 * as published by the Free Software Foundation.
11 *
12 * Copyright 2009-2010 Freescale Semiconductor, Inc.
Becky Bruce82876522007-05-09 14:31:19 -050013 */
14#ifdef __KERNEL__
15#ifndef __ASM_POWERPC_REG_BOOKE_H__
16#define __ASM_POWERPC_REG_BOOKE_H__
17
Becky Bruce82876522007-05-09 14:31:19 -050018/* Machine State Register (MSR) Fields */
Timur Tabi9dca4ef2009-03-03 06:23:47 +000019#define MSR_GS (1<<28) /* Guest state */
Becky Bruce82876522007-05-09 14:31:19 -050020#define MSR_UCLE (1<<26) /* User-mode cache lock enable */
21#define MSR_SPE (1<<25) /* Enable SPE */
22#define MSR_DWE (1<<10) /* Debug Wait Enable */
23#define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
24#define MSR_IS MSR_IR /* Instruction Space */
25#define MSR_DS MSR_DR /* Data Space */
26#define MSR_PMM (1<<2) /* Performance monitor mark bit */
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000027#define MSR_CM (1<<31) /* Computation Mode (0=32-bit, 1=64-bit) */
Becky Bruce82876522007-05-09 14:31:19 -050028
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000029#if defined(CONFIG_PPC_BOOK3E_64)
Michael Ellerman9d4a2922011-04-07 21:56:02 +000030#define MSR_64BIT MSR_CM
31
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000032#define MSR_ MSR_ME | MSR_CE
Michael Ellerman9d4a2922011-04-07 21:56:02 +000033#define MSR_KERNEL MSR_ | MSR_64BIT
Kumar Gala187b9f22011-10-06 02:53:40 +000034#define MSR_USER32 MSR_ | MSR_PR | MSR_EE
Michael Ellerman9d4a2922011-04-07 21:56:02 +000035#define MSR_USER64 MSR_USER32 | MSR_64BIT
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000036#elif defined (CONFIG_40x)
Becky Bruce82876522007-05-09 14:31:19 -050037#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR|MSR_CE)
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000038#define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
39#else
Becky Bruce82876522007-05-09 14:31:19 -050040#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_CE)
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000041#define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
Becky Bruce82876522007-05-09 14:31:19 -050042#endif
43
44/* Special Purpose Registers (SPRNs)*/
45#define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
46#define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
47#define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000048#define SPRN_SPRG3R 0x103 /* Special Purpose Register General 3 Read */
Becky Bruce82876522007-05-09 14:31:19 -050049#define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
50#define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
51#define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
52#define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
53#define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
54#define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
55#define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
56#define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000057#define SPRN_EPCR 0x133 /* Embedded Processor Control Register */
Becky Bruce82876522007-05-09 14:31:19 -050058#define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
Scott Woodd30f6e42011-12-20 15:34:43 +000059#define SPRN_MSRP 0x137 /* MSR Protect Register */
Becky Bruce82876522007-05-09 14:31:19 -050060#define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
61#define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
62#define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
63#define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
Scott Woodd30f6e42011-12-20 15:34:43 +000064#define SPRN_LPID 0x152 /* Logical Partition ID */
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000065#define SPRN_MAS8 0x155 /* MMU Assist Register 8 */
66#define SPRN_TLB0PS 0x158 /* TLB 0 Page Size Register */
Kumar Galaf0b8b342012-01-05 12:37:16 -060067#define SPRN_TLB1PS 0x159 /* TLB 1 Page Size Register */
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000068#define SPRN_MAS5_MAS6 0x15c /* MMU Assist Register 5 || 6 */
69#define SPRN_MAS8_MAS1 0x15d /* MMU Assist Register 8 || 1 */
Benjamin Herrenschmidtf2b26c92010-07-09 14:57:43 +100070#define SPRN_EPTCFG 0x15e /* Embedded Page Table Config */
Scott Woodd30f6e42011-12-20 15:34:43 +000071#define SPRN_GSPRG0 0x170 /* Guest SPRG0 */
72#define SPRN_GSPRG1 0x171 /* Guest SPRG1 */
73#define SPRN_GSPRG2 0x172 /* Guest SPRG2 */
74#define SPRN_GSPRG3 0x173 /* Guest SPRG3 */
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +000075#define SPRN_MAS7_MAS3 0x174 /* MMU Assist Register 7 || 3 */
76#define SPRN_MAS0_MAS1 0x175 /* MMU Assist Register 0 || 1 */
Scott Woodd30f6e42011-12-20 15:34:43 +000077#define SPRN_GSRR0 0x17A /* Guest SRR0 */
78#define SPRN_GSRR1 0x17B /* Guest SRR1 */
79#define SPRN_GEPR 0x17C /* Guest EPR */
80#define SPRN_GDEAR 0x17D /* Guest DEAR */
81#define SPRN_GPIR 0x17E /* Guest PIR */
82#define SPRN_GESR 0x17F /* Guest Exception Syndrome Register */
Becky Bruce82876522007-05-09 14:31:19 -050083#define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
84#define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
85#define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
86#define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
87#define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
88#define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
89#define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
90#define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
91#define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
92#define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
93#define SPRN_IVOR10 0x19A /* Interrupt Vector Offset Register 10 */
94#define SPRN_IVOR11 0x19B /* Interrupt Vector Offset Register 11 */
95#define SPRN_IVOR12 0x19C /* Interrupt Vector Offset Register 12 */
96#define SPRN_IVOR13 0x19D /* Interrupt Vector Offset Register 13 */
97#define SPRN_IVOR14 0x19E /* Interrupt Vector Offset Register 14 */
98#define SPRN_IVOR15 0x19F /* Interrupt Vector Offset Register 15 */
Scott Wood3a6e9bd2011-05-09 16:26:00 -050099#define SPRN_IVOR38 0x1B0 /* Interrupt Vector Offset Register 38 */
100#define SPRN_IVOR39 0x1B1 /* Interrupt Vector Offset Register 39 */
101#define SPRN_IVOR40 0x1B2 /* Interrupt Vector Offset Register 40 */
102#define SPRN_IVOR41 0x1B3 /* Interrupt Vector Offset Register 41 */
Scott Woodd30f6e42011-12-20 15:34:43 +0000103#define SPRN_GIVOR2 0x1B8 /* Guest IVOR2 */
104#define SPRN_GIVOR3 0x1B9 /* Guest IVOR3 */
105#define SPRN_GIVOR4 0x1BA /* Guest IVOR4 */
106#define SPRN_GIVOR8 0x1BB /* Guest IVOR8 */
107#define SPRN_GIVOR13 0x1BC /* Guest IVOR13 */
108#define SPRN_GIVOR14 0x1BD /* Guest IVOR14 */
109#define SPRN_GIVPR 0x1BF /* Guest IVPR */
Becky Bruce82876522007-05-09 14:31:19 -0500110#define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
111#define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
112#define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
Kumar Galafc4033b2008-06-18 16:26:52 -0500113#define SPRN_L1CFG0 0x203 /* L1 Cache Configure Register 0 */
114#define SPRN_L1CFG1 0x204 /* L1 Cache Configure Register 1 */
Kumar Galafd351b82007-11-16 13:57:57 -0600115#define SPRN_ATB 0x20E /* Alternate Time Base */
116#define SPRN_ATBL 0x20E /* Alternate Time Base Lower */
117#define SPRN_ATBU 0x20F /* Alternate Time Base Upper */
Becky Bruce82876522007-05-09 14:31:19 -0500118#define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
119#define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
120#define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
121#define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
Kumar Galafd351b82007-11-16 13:57:57 -0600122#define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
123#define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
Scott Woodfe04b112010-04-08 00:38:22 -0500124#define SPRN_MCARU 0x239 /* Machine Check Address Register Upper */
Becky Bruce82876522007-05-09 14:31:19 -0500125#define SPRN_MCSRR0 0x23A /* Machine Check Save and Restore Register 0 */
126#define SPRN_MCSRR1 0x23B /* Machine Check Save and Restore Register 1 */
127#define SPRN_MCSR 0x23C /* Machine Check Status Register */
128#define SPRN_MCAR 0x23D /* Machine Check Address Register */
129#define SPRN_DSRR0 0x23E /* Debug Save and Restore Register 0 */
130#define SPRN_DSRR1 0x23F /* Debug Save and Restore Register 1 */
Kumar Galafd351b82007-11-16 13:57:57 -0600131#define SPRN_SPRG8 0x25C /* Special Purpose Register General 8 */
132#define SPRN_SPRG9 0x25D /* Special Purpose Register General 9 */
Kumar Galaaba11fc2008-06-19 09:40:31 -0500133#define SPRN_L1CSR2 0x25E /* L1 Cache Control and Status Register 2 */
Becky Bruce82876522007-05-09 14:31:19 -0500134#define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
135#define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
136#define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
137#define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
138#define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
Varun Sethi05e02d72011-03-24 11:50:26 +0000139#define SPRN_MAS5 0x153 /* MMU Assist Register 5 */
Becky Bruce82876522007-05-09 14:31:19 -0500140#define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
Becky Bruce82876522007-05-09 14:31:19 -0500141#define SPRN_PID1 0x279 /* Process ID Register 1 */
142#define SPRN_PID2 0x27A /* Process ID Register 2 */
143#define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
144#define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
Kumar Galabb1af712009-08-18 19:08:33 +0000145#define SPRN_TLB2CFG 0x2B2 /* TLB 2 Config Register */
146#define SPRN_TLB3CFG 0x2B3 /* TLB 3 Config Register */
Kumar Galafd351b82007-11-16 13:57:57 -0600147#define SPRN_EPR 0x2BE /* External Proxy Register */
Becky Bruce82876522007-05-09 14:31:19 -0500148#define SPRN_CCR1 0x378 /* Core Configuration Register 1 */
149#define SPRN_ZPR 0x3B0 /* Zone Protection Register (40x) */
Kumar Galafd351b82007-11-16 13:57:57 -0600150#define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
Becky Bruce82876522007-05-09 14:31:19 -0500151#define SPRN_MMUCR 0x3B2 /* MMU Control Register */
152#define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
Kumar Galafd351b82007-11-16 13:57:57 -0600153#define SPRN_EPLC 0x3B3 /* External Process ID Load Context */
154#define SPRN_EPSC 0x3B4 /* External Process ID Store Context */
Becky Bruce82876522007-05-09 14:31:19 -0500155#define SPRN_SGR 0x3B9 /* Storage Guarded Register */
156#define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
157#define SPRN_SLER 0x3BB /* Little-endian real mode */
158#define SPRN_SU0R 0x3BC /* "User 0" real mode (40x) */
159#define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
160#define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
161#define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
162#define SPRN_L1CSR0 0x3F2 /* L1 Cache Control and Status Register 0 */
163#define SPRN_L1CSR1 0x3F3 /* L1 Cache Control and Status Register 1 */
Kumar Gala0ba34182008-07-15 16:12:25 -0500164#define SPRN_MMUCSR0 0x3F4 /* MMU Control and Status Register 0 */
Kumar Gala105c31d2009-01-08 08:31:20 -0600165#define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
Becky Bruce82876522007-05-09 14:31:19 -0500166#define SPRN_PIT 0x3DB /* Programmable Interval Timer */
Kumar Galafd351b82007-11-16 13:57:57 -0600167#define SPRN_BUCSR 0x3F5 /* Branch Unit Control and Status */
Kumar Galaaba11fc2008-06-19 09:40:31 -0500168#define SPRN_L2CSR0 0x3F9 /* L2 Data Cache Control and Status Register 0 */
169#define SPRN_L2CSR1 0x3FA /* L2 Data Cache Control and Status Register 1 */
Becky Bruce82876522007-05-09 14:31:19 -0500170#define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
171#define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
172#define SPRN_SVR 0x3FF /* System Version Register */
173
174/*
175 * SPRs which have conflicting definitions on true Book E versus classic,
176 * or IBM 40x.
177 */
178#ifdef CONFIG_BOOKE
Becky Bruce82876522007-05-09 14:31:19 -0500179#define SPRN_CSRR0 0x03A /* Critical Save and Restore Register 0 */
180#define SPRN_CSRR1 0x03B /* Critical Save and Restore Register 1 */
181#define SPRN_DEAR 0x03D /* Data Error Address Register */
182#define SPRN_ESR 0x03E /* Exception Syndrome Register */
183#define SPRN_PIR 0x11E /* Processor Identification Register */
184#define SPRN_DBSR 0x130 /* Debug Status Register */
185#define SPRN_DBCR0 0x134 /* Debug Control Register 0 */
186#define SPRN_DBCR1 0x135 /* Debug Control Register 1 */
187#define SPRN_IAC1 0x138 /* Instruction Address Compare 1 */
188#define SPRN_IAC2 0x139 /* Instruction Address Compare 2 */
189#define SPRN_DAC1 0x13C /* Data Address Compare 1 */
190#define SPRN_DAC2 0x13D /* Data Address Compare 2 */
191#define SPRN_TSR 0x150 /* Timer Status Register */
192#define SPRN_TCR 0x154 /* Timer Control Register */
193#endif /* Book E */
194#ifdef CONFIG_40x
Becky Bruce82876522007-05-09 14:31:19 -0500195#define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
196#define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
197#define SPRN_DEAR 0x3D5 /* Data Error Address Register */
198#define SPRN_TSR 0x3D8 /* Timer Status Register */
199#define SPRN_TCR 0x3DA /* Timer Control Register */
200#define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
201#define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
202#define SPRN_DBSR 0x3F0 /* Debug Status Register */
203#define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
204#define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
205#define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
206#define SPRN_CSRR0 SPRN_SRR2 /* Critical Save and Restore Register 0 */
207#define SPRN_CSRR1 SPRN_SRR3 /* Critical Save and Restore Register 1 */
208#endif
209
Jimi Xenidisfac26ad2011-09-29 10:55:13 +0000210#ifdef CONFIG_PPC_ICSWX
211#define SPRN_HACOP 0x15F /* Hypervisor Available Coprocessor Register */
212#endif
213
Becky Bruce82876522007-05-09 14:31:19 -0500214/* Bit definitions for CCR1. */
215#define CCR1_DPC 0x00000100 /* Disable L1 I-Cache/D-Cache parity checking */
216#define CCR1_TCS 0x00000080 /* Timer Clock Select */
217
218/* Bit definitions for the MCSR. */
Becky Bruce82876522007-05-09 14:31:19 -0500219#define MCSR_MCS 0x80000000 /* Machine Check Summary */
220#define MCSR_IB 0x40000000 /* Instruction PLB Error */
221#define MCSR_DRB 0x20000000 /* Data Read PLB Error */
222#define MCSR_DWB 0x10000000 /* Data Write PLB Error */
223#define MCSR_TLBP 0x08000000 /* TLB Parity Error */
224#define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
225#define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
226#define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
227#define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100228
Dave Kleikampe7f75ad2010-03-05 10:43:12 +0000229#define PPC47x_MCSR_GPR 0x01000000 /* GPR parity error */
230#define PPC47x_MCSR_FPR 0x00800000 /* FPR parity error */
231#define PPC47x_MCSR_IPR 0x00400000 /* Imprecise Machine Check Exception */
232
Becky Bruce82876522007-05-09 14:31:19 -0500233#ifdef CONFIG_E500
Scott Woodfe04b112010-04-08 00:38:22 -0500234/* All e500 */
Becky Bruce82876522007-05-09 14:31:19 -0500235#define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
236#define MCSR_ICPERR 0x40000000UL /* I-Cache Parity Error */
Scott Woodfe04b112010-04-08 00:38:22 -0500237
238/* e500v1/v2 */
Becky Bruce82876522007-05-09 14:31:19 -0500239#define MCSR_DCP_PERR 0x20000000UL /* D-Cache Push Parity Error */
240#define MCSR_DCPERR 0x10000000UL /* D-Cache Parity Error */
Becky Bruce82876522007-05-09 14:31:19 -0500241#define MCSR_BUS_IAERR 0x00000080UL /* Instruction Address Error */
242#define MCSR_BUS_RAERR 0x00000040UL /* Read Address Error */
243#define MCSR_BUS_WAERR 0x00000020UL /* Write Address Error */
244#define MCSR_BUS_IBERR 0x00000010UL /* Instruction Data Error */
245#define MCSR_BUS_RBERR 0x00000008UL /* Read Data Bus Error */
246#define MCSR_BUS_WBERR 0x00000004UL /* Write Data Bus Error */
247#define MCSR_BUS_IPERR 0x00000002UL /* Instruction parity Error */
248#define MCSR_BUS_RPERR 0x00000001UL /* Read parity Error */
Becky Bruce86d7a9a2007-08-02 15:37:15 -0500249
Scott Woodfe04b112010-04-08 00:38:22 -0500250/* e500mc */
251#define MCSR_DCPERR_MC 0x20000000UL /* D-Cache Parity Error */
252#define MCSR_L2MMU_MHIT 0x04000000UL /* Hit on multiple TLB entries */
253#define MCSR_NMI 0x00100000UL /* Non-Maskable Interrupt */
254#define MCSR_MAV 0x00080000UL /* MCAR address valid */
255#define MCSR_MEA 0x00040000UL /* MCAR is effective address */
256#define MCSR_IF 0x00010000UL /* Instruction Fetch */
257#define MCSR_LD 0x00008000UL /* Load */
258#define MCSR_ST 0x00004000UL /* Store */
259#define MCSR_LDG 0x00002000UL /* Guarded Load */
260#define MCSR_TLBSYNC 0x00000002UL /* Multiple tlbsyncs detected */
261#define MCSR_BSL2_ERR 0x00000001UL /* Backside L2 cache error */
Scott Woodd30f6e42011-12-20 15:34:43 +0000262
263#define MSRP_UCLEP 0x04000000 /* Protect MSR[UCLE] */
264#define MSRP_DEP 0x00000200 /* Protect MSR[DE] */
265#define MSRP_PMMP 0x00000004 /* Protect MSR[PMM] */
Becky Bruce82876522007-05-09 14:31:19 -0500266#endif
Scott Woodfe04b112010-04-08 00:38:22 -0500267
Becky Bruce82876522007-05-09 14:31:19 -0500268#ifdef CONFIG_E200
269#define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
270#define MCSR_CP_PERR 0x20000000UL /* Cache Push Parity Error */
271#define MCSR_CPERR 0x10000000UL /* Cache Parity Error */
272#define MCSR_EXCP_ERR 0x08000000UL /* ISI, ITLB, or Bus Error on 1st insn
273 fetch for an exception handler */
274#define MCSR_BUS_IRERR 0x00000010UL /* Read Bus Error on instruction fetch*/
275#define MCSR_BUS_DRERR 0x00000008UL /* Read Bus Error on data load */
276#define MCSR_BUS_WRERR 0x00000004UL /* Write Bus Error on buffered
277 store or cache line push */
Becky Bruce82876522007-05-09 14:31:19 -0500278#endif
279
Li Yang86985db2010-11-03 17:35:31 +0800280/* Bit definitions for the HID1 */
281#ifdef CONFIG_E500
282/* e500v1/v2 */
283#define HID1_PLL_CFG_MASK 0xfc000000 /* PLL_CFG input pins */
284#define HID1_RFXE 0x00020000 /* Read fault exception enable */
285#define HID1_R1DPE 0x00008000 /* R1 data bus parity enable */
286#define HID1_R2DPE 0x00004000 /* R2 data bus parity enable */
287#define HID1_ASTME 0x00002000 /* Address bus streaming mode enable */
288#define HID1_ABE 0x00001000 /* Address broadcast enable */
289#define HID1_MPXTT 0x00000400 /* MPX re-map transfer type */
290#define HID1_ATS 0x00000080 /* Atomic status */
291#define HID1_MID_MASK 0x0000000f /* MID input pins */
292#endif
293
Becky Bruce82876522007-05-09 14:31:19 -0500294/* Bit definitions for the DBSR. */
295/*
296 * DBSR bits which have conflicting definitions on true Book E versus IBM 40x.
297 */
298#ifdef CONFIG_BOOKE
299#define DBSR_IC 0x08000000 /* Instruction Completion */
300#define DBSR_BT 0x04000000 /* Branch Taken */
Jerone Youngbccaea82008-06-06 14:09:05 -0500301#define DBSR_IRPT 0x02000000 /* Exception Debug Event */
Becky Bruce82876522007-05-09 14:31:19 -0500302#define DBSR_TIE 0x01000000 /* Trap Instruction Event */
303#define DBSR_IAC1 0x00800000 /* Instr Address Compare 1 Event */
304#define DBSR_IAC2 0x00400000 /* Instr Address Compare 2 Event */
305#define DBSR_IAC3 0x00200000 /* Instr Address Compare 3 Event */
306#define DBSR_IAC4 0x00100000 /* Instr Address Compare 4 Event */
307#define DBSR_DAC1R 0x00080000 /* Data Addr Compare 1 Read Event */
308#define DBSR_DAC1W 0x00040000 /* Data Addr Compare 1 Write Event */
309#define DBSR_DAC2R 0x00020000 /* Data Addr Compare 2 Read Event */
310#define DBSR_DAC2W 0x00010000 /* Data Addr Compare 2 Write Event */
Jerone Youngbccaea82008-06-06 14:09:05 -0500311#define DBSR_RET 0x00008000 /* Return Debug Event */
312#define DBSR_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
313#define DBSR_CRET 0x00000020 /* Critical Return Debug Event */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000314#define DBSR_IAC12ATS 0x00000002 /* Instr Address Compare 1/2 Toggle */
315#define DBSR_IAC34ATS 0x00000001 /* Instr Address Compare 3/4 Toggle */
Becky Bruce82876522007-05-09 14:31:19 -0500316#endif
317#ifdef CONFIG_40x
318#define DBSR_IC 0x80000000 /* Instruction Completion */
319#define DBSR_BT 0x40000000 /* Branch taken */
Jerone Youngbccaea82008-06-06 14:09:05 -0500320#define DBSR_IRPT 0x20000000 /* Exception Debug Event */
Becky Bruce82876522007-05-09 14:31:19 -0500321#define DBSR_TIE 0x10000000 /* Trap Instruction debug Event */
322#define DBSR_IAC1 0x04000000 /* Instruction Address Compare 1 Event */
323#define DBSR_IAC2 0x02000000 /* Instruction Address Compare 2 Event */
324#define DBSR_IAC3 0x00080000 /* Instruction Address Compare 3 Event */
325#define DBSR_IAC4 0x00040000 /* Instruction Address Compare 4 Event */
326#define DBSR_DAC1R 0x01000000 /* Data Address Compare 1 Read Event */
327#define DBSR_DAC1W 0x00800000 /* Data Address Compare 1 Write Event */
328#define DBSR_DAC2R 0x00400000 /* Data Address Compare 2 Read Event */
329#define DBSR_DAC2W 0x00200000 /* Data Address Compare 2 Write Event */
330#endif
331
332/* Bit definitions related to the ESR. */
333#define ESR_MCI 0x80000000 /* Machine Check - Instruction */
334#define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
335#define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
336#define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
337#define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
338#define ESR_PIL 0x08000000 /* Program Exception - Illegal */
joe@perches.com567e9fd2007-12-18 06:30:13 +1100339#define ESR_PPR 0x04000000 /* Program Exception - Privileged */
Becky Bruce82876522007-05-09 14:31:19 -0500340#define ESR_PTR 0x02000000 /* Program Exception - Trap */
341#define ESR_FP 0x01000000 /* Floating Point Operation */
342#define ESR_DST 0x00800000 /* Storage Exception - Data miss */
343#define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
344#define ESR_ST 0x00800000 /* Store Operation */
345#define ESR_DLK 0x00200000 /* Data Cache Locking */
346#define ESR_ILK 0x00100000 /* Instr. Cache Locking */
347#define ESR_PUO 0x00040000 /* Unimplemented Operation exception */
348#define ESR_BO 0x00020000 /* Byte Ordering */
Scott Wood4cd35f62011-06-14 18:34:31 -0500349#define ESR_SPV 0x00000080 /* Signal Processing operation */
Becky Bruce82876522007-05-09 14:31:19 -0500350
351/* Bit definitions related to the DBCR0. */
Jerone Youngbccaea82008-06-06 14:09:05 -0500352#if defined(CONFIG_40x)
Becky Bruce82876522007-05-09 14:31:19 -0500353#define DBCR0_EDM 0x80000000 /* External Debug Mode */
354#define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
355#define DBCR0_RST 0x30000000 /* all the bits in the RST field */
356#define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
357#define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
358#define DBCR0_RST_CORE 0x10000000 /* Core Reset */
359#define DBCR0_RST_NONE 0x00000000 /* No Reset */
360#define DBCR0_IC 0x08000000 /* Instruction Completion */
Jerone Youngbccaea82008-06-06 14:09:05 -0500361#define DBCR0_ICMP DBCR0_IC
Becky Bruce82876522007-05-09 14:31:19 -0500362#define DBCR0_BT 0x04000000 /* Branch Taken */
Jerone Youngbccaea82008-06-06 14:09:05 -0500363#define DBCR0_BRT DBCR0_BT
Becky Bruce82876522007-05-09 14:31:19 -0500364#define DBCR0_EDE 0x02000000 /* Exception Debug Event */
Jerone Youngbccaea82008-06-06 14:09:05 -0500365#define DBCR0_IRPT DBCR0_EDE
Becky Bruce82876522007-05-09 14:31:19 -0500366#define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
367#define DBCR0_IA1 0x00800000 /* Instr Addr compare 1 enable */
Jerone Youngbccaea82008-06-06 14:09:05 -0500368#define DBCR0_IAC1 DBCR0_IA1
Becky Bruce82876522007-05-09 14:31:19 -0500369#define DBCR0_IA2 0x00400000 /* Instr Addr compare 2 enable */
Jerone Youngbccaea82008-06-06 14:09:05 -0500370#define DBCR0_IAC2 DBCR0_IA2
Becky Bruce82876522007-05-09 14:31:19 -0500371#define DBCR0_IA12 0x00200000 /* Instr Addr 1-2 range enable */
372#define DBCR0_IA12X 0x00100000 /* Instr Addr 1-2 range eXclusive */
373#define DBCR0_IA3 0x00080000 /* Instr Addr compare 3 enable */
Jerone Youngbccaea82008-06-06 14:09:05 -0500374#define DBCR0_IAC3 DBCR0_IA3
Becky Bruce82876522007-05-09 14:31:19 -0500375#define DBCR0_IA4 0x00040000 /* Instr Addr compare 4 enable */
Jerone Youngbccaea82008-06-06 14:09:05 -0500376#define DBCR0_IAC4 DBCR0_IA4
Becky Bruce82876522007-05-09 14:31:19 -0500377#define DBCR0_IA34 0x00020000 /* Instr Addr 3-4 range Enable */
378#define DBCR0_IA34X 0x00010000 /* Instr Addr 3-4 range eXclusive */
379#define DBCR0_IA12T 0x00008000 /* Instr Addr 1-2 range Toggle */
380#define DBCR0_IA34T 0x00004000 /* Instr Addr 3-4 range Toggle */
381#define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000382
383#define dbcr_iac_range(task) ((task)->thread.dbcr0)
384#define DBCR_IAC12I DBCR0_IA12 /* Range Inclusive */
385#define DBCR_IAC12X (DBCR0_IA12 | DBCR0_IA12X) /* Range Exclusive */
386#define DBCR_IAC12MODE (DBCR0_IA12 | DBCR0_IA12X) /* IAC 1-2 Mode Bits */
387#define DBCR_IAC34I DBCR0_IA34 /* Range Inclusive */
388#define DBCR_IAC34X (DBCR0_IA34 | DBCR0_IA34X) /* Range Exclusive */
389#define DBCR_IAC34MODE (DBCR0_IA34 | DBCR0_IA34X) /* IAC 3-4 Mode Bits */
390
391/* Bit definitions related to the DBCR1. */
392#define DBCR1_DAC1R 0x80000000 /* DAC1 Read Debug Event */
393#define DBCR1_DAC2R 0x40000000 /* DAC2 Read Debug Event */
394#define DBCR1_DAC1W 0x20000000 /* DAC1 Write Debug Event */
395#define DBCR1_DAC2W 0x10000000 /* DAC2 Write Debug Event */
396
397#define dbcr_dac(task) ((task)->thread.dbcr1)
398#define DBCR_DAC1R DBCR1_DAC1R
399#define DBCR_DAC1W DBCR1_DAC1W
400#define DBCR_DAC2R DBCR1_DAC2R
401#define DBCR_DAC2W DBCR1_DAC2W
402
403/*
404 * Are there any active Debug Events represented in the
405 * Debug Control Registers?
406 */
407#define DBCR0_ACTIVE_EVENTS (DBCR0_ICMP | DBCR0_IAC1 | DBCR0_IAC2 | \
408 DBCR0_IAC3 | DBCR0_IAC4)
409#define DBCR1_ACTIVE_EVENTS (DBCR1_DAC1R | DBCR1_DAC2R | \
410 DBCR1_DAC1W | DBCR1_DAC2W)
411#define DBCR_ACTIVE_EVENTS(dbcr0, dbcr1) (((dbcr0) & DBCR0_ACTIVE_EVENTS) || \
412 ((dbcr1) & DBCR1_ACTIVE_EVENTS))
413
Jerone Youngbccaea82008-06-06 14:09:05 -0500414#elif defined(CONFIG_BOOKE)
415#define DBCR0_EDM 0x80000000 /* External Debug Mode */
416#define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
417#define DBCR0_RST 0x30000000 /* all the bits in the RST field */
418/* DBCR0_RST_* is 44x specific and not followed in fsl booke */
419#define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
420#define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
421#define DBCR0_RST_CORE 0x10000000 /* Core Reset */
422#define DBCR0_RST_NONE 0x00000000 /* No Reset */
423#define DBCR0_ICMP 0x08000000 /* Instruction Completion */
424#define DBCR0_IC DBCR0_ICMP
425#define DBCR0_BRT 0x04000000 /* Branch Taken */
426#define DBCR0_BT DBCR0_BRT
427#define DBCR0_IRPT 0x02000000 /* Exception Debug Event */
428#define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
429#define DBCR0_TIE DBCR0_TDE
430#define DBCR0_IAC1 0x00800000 /* Instr Addr compare 1 enable */
431#define DBCR0_IAC2 0x00400000 /* Instr Addr compare 2 enable */
432#define DBCR0_IAC3 0x00200000 /* Instr Addr compare 3 enable */
433#define DBCR0_IAC4 0x00100000 /* Instr Addr compare 4 enable */
434#define DBCR0_DAC1R 0x00080000 /* DAC 1 Read enable */
435#define DBCR0_DAC1W 0x00040000 /* DAC 1 Write enable */
436#define DBCR0_DAC2R 0x00020000 /* DAC 2 Read enable */
437#define DBCR0_DAC2W 0x00010000 /* DAC 2 Write enable */
438#define DBCR0_RET 0x00008000 /* Return Debug Event */
439#define DBCR0_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
440#define DBCR0_CRET 0x00000020 /* Critical Return Debug Event */
441#define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
442
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000443#define dbcr_dac(task) ((task)->thread.dbcr0)
444#define DBCR_DAC1R DBCR0_DAC1R
445#define DBCR_DAC1W DBCR0_DAC1W
446#define DBCR_DAC2R DBCR0_DAC2R
447#define DBCR_DAC2W DBCR0_DAC2W
448
Jerone Youngbccaea82008-06-06 14:09:05 -0500449/* Bit definitions related to the DBCR1. */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000450#define DBCR1_IAC1US 0xC0000000 /* Instr Addr Cmp 1 Sup/User */
451#define DBCR1_IAC1ER 0x30000000 /* Instr Addr Cmp 1 Eff/Real */
452#define DBCR1_IAC1ER_01 0x10000000 /* reserved */
453#define DBCR1_IAC1ER_10 0x20000000 /* Instr Addr Cmp 1 Eff/Real MSR[IS]=0 */
454#define DBCR1_IAC1ER_11 0x30000000 /* Instr Addr Cmp 1 Eff/Real MSR[IS]=1 */
455#define DBCR1_IAC2US 0x0C000000 /* Instr Addr Cmp 2 Sup/User */
456#define DBCR1_IAC2ER 0x03000000 /* Instr Addr Cmp 2 Eff/Real */
457#define DBCR1_IAC2ER_01 0x01000000 /* reserved */
458#define DBCR1_IAC2ER_10 0x02000000 /* Instr Addr Cmp 2 Eff/Real MSR[IS]=0 */
459#define DBCR1_IAC2ER_11 0x03000000 /* Instr Addr Cmp 2 Eff/Real MSR[IS]=1 */
Jerone Youngbccaea82008-06-06 14:09:05 -0500460#define DBCR1_IAC12M 0x00800000 /* Instr Addr 1-2 range enable */
461#define DBCR1_IAC12MX 0x00C00000 /* Instr Addr 1-2 range eXclusive */
462#define DBCR1_IAC12AT 0x00010000 /* Instr Addr 1-2 range Toggle */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000463#define DBCR1_IAC3US 0x0000C000 /* Instr Addr Cmp 3 Sup/User */
464#define DBCR1_IAC3ER 0x00003000 /* Instr Addr Cmp 3 Eff/Real */
465#define DBCR1_IAC3ER_01 0x00001000 /* reserved */
466#define DBCR1_IAC3ER_10 0x00002000 /* Instr Addr Cmp 3 Eff/Real MSR[IS]=0 */
467#define DBCR1_IAC3ER_11 0x00003000 /* Instr Addr Cmp 3 Eff/Real MSR[IS]=1 */
468#define DBCR1_IAC4US 0x00000C00 /* Instr Addr Cmp 4 Sup/User */
469#define DBCR1_IAC4ER 0x00000300 /* Instr Addr Cmp 4 Eff/Real */
470#define DBCR1_IAC4ER_01 0x00000100 /* Instr Addr Cmp 4 Eff/Real MSR[IS]=0 */
471#define DBCR1_IAC4ER_10 0x00000200 /* Instr Addr Cmp 4 Eff/Real MSR[IS]=0 */
472#define DBCR1_IAC4ER_11 0x00000300 /* Instr Addr Cmp 4 Eff/Real MSR[IS]=1 */
Jerone Youngbccaea82008-06-06 14:09:05 -0500473#define DBCR1_IAC34M 0x00000080 /* Instr Addr 3-4 range enable */
474#define DBCR1_IAC34MX 0x000000C0 /* Instr Addr 3-4 range eXclusive */
475#define DBCR1_IAC34AT 0x00000001 /* Instr Addr 3-4 range Toggle */
476
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000477#define dbcr_iac_range(task) ((task)->thread.dbcr1)
478#define DBCR_IAC12I DBCR1_IAC12M /* Range Inclusive */
479#define DBCR_IAC12X DBCR1_IAC12MX /* Range Exclusive */
480#define DBCR_IAC12MODE DBCR1_IAC12MX /* IAC 1-2 Mode Bits */
481#define DBCR_IAC34I DBCR1_IAC34M /* Range Inclusive */
482#define DBCR_IAC34X DBCR1_IAC34MX /* Range Exclusive */
483#define DBCR_IAC34MODE DBCR1_IAC34MX /* IAC 3-4 Mode Bits */
484
Jerone Youngbccaea82008-06-06 14:09:05 -0500485/* Bit definitions related to the DBCR2. */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000486#define DBCR2_DAC1US 0xC0000000 /* Data Addr Cmp 1 Sup/User */
487#define DBCR2_DAC1ER 0x30000000 /* Data Addr Cmp 1 Eff/Real */
Dave Kleikamp856f70a2010-02-23 09:43:17 +0000488#define DBCR2_DAC2US 0x0C000000 /* Data Addr Cmp 2 Sup/User */
489#define DBCR2_DAC2ER 0x03000000 /* Data Addr Cmp 2 Eff/Real */
Jerone Youngbccaea82008-06-06 14:09:05 -0500490#define DBCR2_DAC12M 0x00800000 /* DAC 1-2 range enable */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000491#define DBCR2_DAC12MM 0x00400000 /* DAC 1-2 Mask mode*/
Jerone Youngbccaea82008-06-06 14:09:05 -0500492#define DBCR2_DAC12MX 0x00C00000 /* DAC 1-2 range eXclusive */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000493#define DBCR2_DAC12MODE 0x00C00000 /* DAC 1-2 Mode Bits */
Jerone Youngbccaea82008-06-06 14:09:05 -0500494#define DBCR2_DAC12A 0x00200000 /* DAC 1-2 Asynchronous */
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000495#define DBCR2_DVC1M 0x000C0000 /* Data Value Comp 1 Mode */
496#define DBCR2_DVC1M_SHIFT 18 /* # of bits to shift DBCR2_DVC1M */
497#define DBCR2_DVC2M 0x00030000 /* Data Value Comp 2 Mode */
498#define DBCR2_DVC2M_SHIFT 16 /* # of bits to shift DBCR2_DVC2M */
499#define DBCR2_DVC1BE 0x00000F00 /* Data Value Comp 1 Byte */
500#define DBCR2_DVC1BE_SHIFT 8 /* # of bits to shift DBCR2_DVC1BE */
501#define DBCR2_DVC2BE 0x0000000F /* Data Value Comp 2 Byte */
502#define DBCR2_DVC2BE_SHIFT 0 /* # of bits to shift DBCR2_DVC2BE */
503
504/*
505 * Are there any active Debug Events represented in the
506 * Debug Control Registers?
507 */
508#define DBCR0_ACTIVE_EVENTS (DBCR0_ICMP | DBCR0_IAC1 | DBCR0_IAC2 | \
509 DBCR0_IAC3 | DBCR0_IAC4 | DBCR0_DAC1R | \
510 DBCR0_DAC1W | DBCR0_DAC2R | DBCR0_DAC2W)
511#define DBCR1_ACTIVE_EVENTS 0
512
513#define DBCR_ACTIVE_EVENTS(dbcr0, dbcr1) (((dbcr0) & DBCR0_ACTIVE_EVENTS) || \
514 ((dbcr1) & DBCR1_ACTIVE_EVENTS))
515#endif /* #elif defined(CONFIG_BOOKE) */
Becky Bruce82876522007-05-09 14:31:19 -0500516
517/* Bit definitions related to the TCR. */
518#define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
519#define TCR_WP_MASK TCR_WP(3)
520#define WP_2_17 0 /* 2^17 clocks */
521#define WP_2_21 1 /* 2^21 clocks */
522#define WP_2_25 2 /* 2^25 clocks */
523#define WP_2_29 3 /* 2^29 clocks */
524#define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
525#define TCR_WRC_MASK TCR_WRC(3)
526#define WRC_NONE 0 /* No reset will occur */
527#define WRC_CORE 1 /* Core reset will occur */
528#define WRC_CHIP 2 /* Chip reset will occur */
529#define WRC_SYSTEM 3 /* System reset will occur */
530#define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
531#define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
532#define TCR_DIE TCR_PIE /* DEC Interrupt Enable */
533#define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
534#define TCR_FP_MASK TCR_FP(3)
535#define FP_2_9 0 /* 2^9 clocks */
536#define FP_2_13 1 /* 2^13 clocks */
537#define FP_2_17 2 /* 2^17 clocks */
538#define FP_2_21 3 /* 2^21 clocks */
539#define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
540#define TCR_ARE 0x00400000 /* Auto Reload Enable */
541
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000542#ifdef CONFIG_E500
543#define TCR_GET_WP(tcr) ((((tcr) & 0xC0000000) >> 30) | \
544 (((tcr) & 0x1E0000) >> 15))
545#else
546#define TCR_GET_WP(tcr) (((tcr) & 0xC0000000) >> 30)
547#endif
548
Becky Bruce82876522007-05-09 14:31:19 -0500549/* Bit definitions for the TSR. */
550#define TSR_ENW 0x80000000 /* Enable Next Watchdog */
551#define TSR_WIS 0x40000000 /* WDT Interrupt Status */
552#define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
553#define WRS_NONE 0 /* No WDT reset occurred */
554#define WRS_CORE 1 /* WDT forced core reset */
555#define WRS_CHIP 2 /* WDT forced chip reset */
556#define WRS_SYSTEM 3 /* WDT forced system reset */
557#define TSR_PIS 0x08000000 /* PIT Interrupt Status */
558#define TSR_DIS TSR_PIS /* DEC Interrupt Status */
559#define TSR_FIS 0x04000000 /* FIT Interrupt Status */
560
561/* Bit definitions for the DCCR. */
562#define DCCR_NOCACHE 0 /* Noncacheable */
563#define DCCR_CACHE 1 /* Cacheable */
564
565/* Bit definitions for DCWR. */
566#define DCWR_COPY 0 /* Copy-back */
567#define DCWR_WRITE 1 /* Write-through */
568
569/* Bit definitions for ICCR. */
570#define ICCR_NOCACHE 0 /* Noncacheable */
571#define ICCR_CACHE 1 /* Cacheable */
572
573/* Bit definitions for L1CSR0. */
Nate Casecab888e2009-06-10 15:37:28 -0500574#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
Becky Bruce82876522007-05-09 14:31:19 -0500575#define L1CSR0_CLFC 0x00000100 /* Cache Lock Bits Flash Clear */
576#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
577#define L1CSR0_CFI 0x00000002 /* Cache Flash Invalidate */
578#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
579
580/* Bit definitions for L1CSR1. */
Nate Casecab888e2009-06-10 15:37:28 -0500581#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
Becky Bruce82876522007-05-09 14:31:19 -0500582#define L1CSR1_ICLFR 0x00000100 /* Instr Cache Lock Bits Flash Reset */
583#define L1CSR1_ICFI 0x00000002 /* Instr Cache Flash Invalidate */
584#define L1CSR1_ICE 0x00000001 /* Instr Cache Enable */
585
Kumar Gala37caf9f2011-08-27 06:14:23 -0500586/* Bit definitions for L1CSR2. */
587#define L1CSR2_DCWS 0x40000000 /* Data Cache write shadow */
588
Kumar Galaaba11fc2008-06-19 09:40:31 -0500589/* Bit definitions for L2CSR0. */
590#define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
591#define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
592#define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
593#define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
594#define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
595#define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
596#define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
597#define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
598#define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
599#define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
600#define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
601#define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
602
Becky Bruce82876522007-05-09 14:31:19 -0500603/* Bit definitions for SGR. */
604#define SGR_NORMAL 0 /* Speculative fetching allowed. */
605#define SGR_GUARDED 1 /* Speculative fetching disallowed. */
606
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +0000607/* Bit definitions for EPCR */
608#define SPRN_EPCR_EXTGS 0x80000000 /* External Input interrupt
609 * directed to Guest state */
610#define SPRN_EPCR_DTLBGS 0x40000000 /* Data TLB Error interrupt
611 * directed to guest state */
612#define SPRN_EPCR_ITLBGS 0x20000000 /* Instr. TLB error interrupt
613 * directed to guest state */
614#define SPRN_EPCR_DSIGS 0x10000000 /* Data Storage interrupt
615 * directed to guest state */
616#define SPRN_EPCR_ISIGS 0x08000000 /* Instr. Storage interrupt
617 * directed to guest state */
618#define SPRN_EPCR_DUVD 0x04000000 /* Disable Hypervisor Debug */
619#define SPRN_EPCR_ICM 0x02000000 /* Interrupt computation mode
620 * (copied to MSR:CM on intr) */
621#define SPRN_EPCR_GICM 0x01000000 /* Guest Interrupt Comp. mode */
622#define SPRN_EPCR_DGTMI 0x00800000 /* Disable TLB Guest Management
623 * instructions */
624#define SPRN_EPCR_DMIUH 0x00400000 /* Disable MAS Interrupt updates
625 * for hypervisor */
626
Scott Woodd30f6e42011-12-20 15:34:43 +0000627/* Bit definitions for EPLC/EPSC */
628#define EPC_EPR 0x80000000 /* 1 = user, 0 = kernel */
629#define EPC_EPR_SHIFT 31
630#define EPC_EAS 0x40000000 /* Address Space */
631#define EPC_EAS_SHIFT 30
632#define EPC_EGS 0x20000000 /* 1 = guest, 0 = hypervisor */
633#define EPC_EGS_SHIFT 29
634#define EPC_ELPID 0x00ff0000
635#define EPC_ELPID_SHIFT 16
636#define EPC_EPID 0x00003fff
637#define EPC_EPID_SHIFT 0
Benjamin Herrenschmidt0257c992009-07-23 23:15:34 +0000638
Becky Bruce82876522007-05-09 14:31:19 -0500639/*
640 * The IBM-403 is an even more odd special case, as it is much
641 * older than the IBM-405 series. We put these down here incase someone
642 * wishes to support these machines again.
643 */
644#ifdef CONFIG_403GCX
645/* Special Purpose Registers (SPRNs)*/
646#define SPRN_TBHU 0x3CC /* Time Base High User-mode */
647#define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
648#define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
649#define SPRN_TBHI 0x3DC /* Time Base High */
650#define SPRN_TBLO 0x3DD /* Time Base Low */
651#define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
652#define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
653#define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
654#define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
655#define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
656
657
658/* Bit definitions for the DBCR. */
659#define DBCR_EDM DBCR0_EDM
660#define DBCR_IDM DBCR0_IDM
661#define DBCR_RST(x) (((x) & 0x3) << 28)
662#define DBCR_RST_NONE 0
663#define DBCR_RST_CORE 1
664#define DBCR_RST_CHIP 2
665#define DBCR_RST_SYSTEM 3
666#define DBCR_IC DBCR0_IC /* Instruction Completion Debug Evnt */
667#define DBCR_BT DBCR0_BT /* Branch Taken Debug Event */
668#define DBCR_EDE DBCR0_EDE /* Exception Debug Event */
669#define DBCR_TDE DBCR0_TDE /* TRAP Debug Event */
670#define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
671#define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
672#define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
673#define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
674#define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
675#define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
676#define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
677#define DAC_BYTE 0
678#define DAC_HALF 1
679#define DAC_WORD 2
680#define DAC_QUAD 3
681#define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
682#define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
683#define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
684#define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
685#define DBCR_SED 0x00000020 /* Second Exception Debug Event */
686#define DBCR_STD 0x00000010 /* Second Trap Debug Event */
687#define DBCR_SIA 0x00000008 /* Second IAC Enable */
688#define DBCR_SDA 0x00000004 /* Second DAC Enable */
689#define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
690#define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
691#endif /* 403GCX */
Dave Kleikampe7f75ad2010-03-05 10:43:12 +0000692
693/* Some 476 specific registers */
694#define SPRN_SSPCR 830
695#define SPRN_USPCR 831
696#define SPRN_ISPCR 829
697#define SPRN_MMUBE0 820
698#define MMUBE0_IBE0_SHIFT 24
699#define MMUBE0_IBE1_SHIFT 16
700#define MMUBE0_IBE2_SHIFT 8
701#define MMUBE0_VBE0 0x00000004
702#define MMUBE0_VBE1 0x00000002
703#define MMUBE0_VBE2 0x00000001
704#define SPRN_MMUBE1 821
705#define MMUBE1_IBE3_SHIFT 24
706#define MMUBE1_IBE4_SHIFT 16
707#define MMUBE1_IBE5_SHIFT 8
708#define MMUBE1_VBE3 0x00000004
709#define MMUBE1_VBE4 0x00000002
710#define MMUBE1_VBE5 0x00000001
711
Becky Bruce82876522007-05-09 14:31:19 -0500712#endif /* __ASM_POWERPC_REG_BOOKE_H__ */
713#endif /* __KERNEL__ */