blob: 5a13f93d8f1c97325ceb3d562ab0741c9ededdee [file] [log] [blame]
Mattias Nilssonfea799e2011-08-12 10:28:02 +02001/*
2 * Copyright (C) ST Ericsson SA 2011
3 *
4 * License Terms: GNU General Public License v2
5 *
6 * STE Ux500 PRCMU API
7 */
8#ifndef __MACH_PRCMU_H
9#define __MACH_PRCMU_H
10
11#include <linux/interrupt.h>
12#include <linux/notifier.h>
Mattias Nilsson05089012012-01-13 16:20:20 +010013#include <linux/err.h>
Mattias Nilssonfea799e2011-08-12 10:28:02 +020014
15/* PRCMU Wakeup defines */
16enum prcmu_wakeup_index {
17 PRCMU_WAKEUP_INDEX_RTC,
18 PRCMU_WAKEUP_INDEX_RTT0,
19 PRCMU_WAKEUP_INDEX_RTT1,
20 PRCMU_WAKEUP_INDEX_HSI0,
21 PRCMU_WAKEUP_INDEX_HSI1,
22 PRCMU_WAKEUP_INDEX_USB,
23 PRCMU_WAKEUP_INDEX_ABB,
24 PRCMU_WAKEUP_INDEX_ABB_FIFO,
25 PRCMU_WAKEUP_INDEX_ARM,
26 PRCMU_WAKEUP_INDEX_CD_IRQ,
27 NUM_PRCMU_WAKEUP_INDICES
28};
29#define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
30
31/* EPOD (power domain) IDs */
32
33/*
34 * DB8500 EPODs
35 * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
36 * - EPOD_ID_SVAPIPE: power domain for SVA pipe
37 * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
38 * - EPOD_ID_SIAPIPE: power domain for SIA pipe
39 * - EPOD_ID_SGA: power domain for SGA
40 * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
41 * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
42 * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
43 * - NUM_EPOD_ID: number of power domains
44 *
45 * TODO: These should be prefixed.
46 */
47#define EPOD_ID_SVAMMDSP 0
48#define EPOD_ID_SVAPIPE 1
49#define EPOD_ID_SIAMMDSP 2
50#define EPOD_ID_SIAPIPE 3
51#define EPOD_ID_SGA 4
52#define EPOD_ID_B2R2_MCDE 5
53#define EPOD_ID_ESRAM12 6
54#define EPOD_ID_ESRAM34 7
55#define NUM_EPOD_ID 8
56
57/*
Mattias Nilssonfea799e2011-08-12 10:28:02 +020058 * state definition for EPOD (power domain)
59 * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
60 * - EPOD_STATE_OFF: The EPOD is switched off
61 * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
62 * retention
63 * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
64 * - EPOD_STATE_ON: Same as above, but with clock enabled
65 */
66#define EPOD_STATE_NO_CHANGE 0x00
67#define EPOD_STATE_OFF 0x01
68#define EPOD_STATE_RAMRET 0x02
69#define EPOD_STATE_ON_CLK_OFF 0x03
70#define EPOD_STATE_ON 0x04
71
72/*
73 * CLKOUT sources
74 */
75#define PRCMU_CLKSRC_CLK38M 0x00
76#define PRCMU_CLKSRC_ACLK 0x01
77#define PRCMU_CLKSRC_SYSCLK 0x02
78#define PRCMU_CLKSRC_LCDCLK 0x03
79#define PRCMU_CLKSRC_SDMMCCLK 0x04
80#define PRCMU_CLKSRC_TVCLK 0x05
81#define PRCMU_CLKSRC_TIMCLK 0x06
82#define PRCMU_CLKSRC_CLK009 0x07
83/* These are only valid for CLKOUT1: */
84#define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
85#define PRCMU_CLKSRC_I2CCLK 0x41
86#define PRCMU_CLKSRC_MSP02CLK 0x42
87#define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
88#define PRCMU_CLKSRC_HSIRXCLK 0x44
89#define PRCMU_CLKSRC_HSITXCLK 0x45
90#define PRCMU_CLKSRC_ARMCLKFIX 0x46
91#define PRCMU_CLKSRC_HDMICLK 0x47
92
93/*
94 * Clock identifiers.
95 */
96enum prcmu_clock {
97 PRCMU_SGACLK,
98 PRCMU_UARTCLK,
99 PRCMU_MSP02CLK,
100 PRCMU_MSP1CLK,
101 PRCMU_I2CCLK,
102 PRCMU_SDMMCCLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100103 PRCMU_SPARE1CLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200104 PRCMU_SLIMCLK,
105 PRCMU_PER1CLK,
106 PRCMU_PER2CLK,
107 PRCMU_PER3CLK,
108 PRCMU_PER5CLK,
109 PRCMU_PER6CLK,
110 PRCMU_PER7CLK,
111 PRCMU_LCDCLK,
112 PRCMU_BMLCLK,
113 PRCMU_HSITXCLK,
114 PRCMU_HSIRXCLK,
115 PRCMU_HDMICLK,
116 PRCMU_APEATCLK,
117 PRCMU_APETRACECLK,
118 PRCMU_MCDECLK,
119 PRCMU_IPI2CCLK,
120 PRCMU_DSIALTCLK,
121 PRCMU_DMACLK,
122 PRCMU_B2R2CLK,
123 PRCMU_TVCLK,
124 PRCMU_SSPCLK,
125 PRCMU_RNGCLK,
126 PRCMU_UICCCLK,
127 PRCMU_PWMCLK,
128 PRCMU_IRDACLK,
129 PRCMU_IRRCCLK,
130 PRCMU_SIACLK,
131 PRCMU_SVACLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100132 PRCMU_ACLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200133 PRCMU_NUM_REG_CLOCKS,
134 PRCMU_SYSCLK = PRCMU_NUM_REG_CLOCKS,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100135 PRCMU_CDCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200136 PRCMU_TIMCLK,
137 PRCMU_PLLSOC0,
138 PRCMU_PLLSOC1,
139 PRCMU_PLLDDR,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100140 PRCMU_PLLDSI,
141 PRCMU_DSI0CLK,
142 PRCMU_DSI1CLK,
143 PRCMU_DSI0ESCCLK,
144 PRCMU_DSI1ESCCLK,
145 PRCMU_DSI2ESCCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200146};
147
148/**
149 * enum ape_opp - APE OPP states definition
150 * @APE_OPP_INIT:
151 * @APE_NO_CHANGE: The APE operating point is unchanged
152 * @APE_100_OPP: The new APE operating point is ape100opp
153 * @APE_50_OPP: 50%
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100154 * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200155 */
156enum ape_opp {
157 APE_OPP_INIT = 0x00,
158 APE_NO_CHANGE = 0x01,
159 APE_100_OPP = 0x02,
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100160 APE_50_OPP = 0x03,
161 APE_50_PARTLY_25_OPP = 0xFF,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200162};
163
164/**
165 * enum arm_opp - ARM OPP states definition
166 * @ARM_OPP_INIT:
167 * @ARM_NO_CHANGE: The ARM operating point is unchanged
168 * @ARM_100_OPP: The new ARM operating point is arm100opp
169 * @ARM_50_OPP: The new ARM operating point is arm50opp
170 * @ARM_MAX_OPP: Operating point is "max" (more than 100)
171 * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
172 * @ARM_EXTCLK: The new ARM operating point is armExtClk
173 */
174enum arm_opp {
175 ARM_OPP_INIT = 0x00,
176 ARM_NO_CHANGE = 0x01,
177 ARM_100_OPP = 0x02,
178 ARM_50_OPP = 0x03,
179 ARM_MAX_OPP = 0x04,
180 ARM_MAX_FREQ100OPP = 0x05,
181 ARM_EXTCLK = 0x07
182};
183
184/**
185 * enum ddr_opp - DDR OPP states definition
186 * @DDR_100_OPP: The new DDR operating point is ddr100opp
187 * @DDR_50_OPP: The new DDR operating point is ddr50opp
188 * @DDR_25_OPP: The new DDR operating point is ddr25opp
189 */
190enum ddr_opp {
191 DDR_100_OPP = 0x00,
192 DDR_50_OPP = 0x01,
193 DDR_25_OPP = 0x02,
194};
195
196/*
197 * Definitions for controlling ESRAM0 in deep sleep.
198 */
199#define ESRAM0_DEEP_SLEEP_STATE_OFF 1
200#define ESRAM0_DEEP_SLEEP_STATE_RET 2
201
202/**
203 * enum ddr_pwrst - DDR power states definition
204 * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
205 * @DDR_PWR_STATE_ON:
206 * @DDR_PWR_STATE_OFFLOWLAT:
207 * @DDR_PWR_STATE_OFFHIGHLAT:
208 */
209enum ddr_pwrst {
210 DDR_PWR_STATE_UNCHANGED = 0x00,
211 DDR_PWR_STATE_ON = 0x01,
212 DDR_PWR_STATE_OFFLOWLAT = 0x02,
213 DDR_PWR_STATE_OFFHIGHLAT = 0x03
214};
215
216#include <linux/mfd/db8500-prcmu.h>
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200217
Linus Walleijdece3702012-04-13 14:01:39 +0200218#if defined(CONFIG_UX500_SOC_DB8500)
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200219
Mattias Nilsson05089012012-01-13 16:20:20 +0100220#include <mach/id.h>
221
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200222static inline void __init prcmu_early_init(void)
223{
Linus Walleijdece3702012-04-13 14:01:39 +0200224 return db8500_prcmu_early_init();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200225}
226
227static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
228 bool keep_ap_pll)
229{
Linus Walleijdece3702012-04-13 14:01:39 +0200230 return db8500_prcmu_set_power_state(state, keep_ulp_clk,
231 keep_ap_pll);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200232}
233
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100234static inline u8 prcmu_get_power_state_result(void)
235{
Linus Walleijdece3702012-04-13 14:01:39 +0200236 return db8500_prcmu_get_power_state_result();
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100237}
238
Daniel Lezcano485540d2012-02-20 12:30:26 +0100239static inline int prcmu_gic_decouple(void)
240{
Linus Walleijdece3702012-04-13 14:01:39 +0200241 return db8500_prcmu_gic_decouple();
Daniel Lezcano485540d2012-02-20 12:30:26 +0100242}
243
244static inline int prcmu_gic_recouple(void)
245{
Linus Walleijdece3702012-04-13 14:01:39 +0200246 return db8500_prcmu_gic_recouple();
Daniel Lezcano485540d2012-02-20 12:30:26 +0100247}
248
Daniel Lezcanocc9a0f62012-02-28 22:46:06 +0100249static inline bool prcmu_gic_pending_irq(void)
250{
Linus Walleijdece3702012-04-13 14:01:39 +0200251 return db8500_prcmu_gic_pending_irq();
Daniel Lezcanocc9a0f62012-02-28 22:46:06 +0100252}
253
Daniel Lezcano34fe6f12012-02-28 22:46:09 +0100254static inline bool prcmu_is_cpu_in_wfi(int cpu)
255{
Linus Walleijdece3702012-04-13 14:01:39 +0200256 return db8500_prcmu_is_cpu_in_wfi(cpu);
Daniel Lezcano34fe6f12012-02-28 22:46:09 +0100257}
258
Daniel Lezcano9f60d332012-02-28 22:46:07 +0100259static inline int prcmu_copy_gic_settings(void)
260{
Linus Walleijdece3702012-04-13 14:01:39 +0200261 return db8500_prcmu_copy_gic_settings();
Daniel Lezcano9f60d332012-02-28 22:46:07 +0100262}
263
Daniel Lezcano9ab492e2012-02-28 22:46:08 +0100264static inline bool prcmu_pending_irq(void)
265{
Linus Walleijdece3702012-04-13 14:01:39 +0200266 return db8500_prcmu_pending_irq();
Daniel Lezcano9ab492e2012-02-28 22:46:08 +0100267}
268
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200269static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
270{
Linus Walleijdece3702012-04-13 14:01:39 +0200271 return db8500_prcmu_set_epod(epod_id, epod_state);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200272}
273
274static inline void prcmu_enable_wakeups(u32 wakeups)
275{
Linus Walleijdece3702012-04-13 14:01:39 +0200276 db8500_prcmu_enable_wakeups(wakeups);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200277}
278
279static inline void prcmu_disable_wakeups(void)
280{
281 prcmu_enable_wakeups(0);
282}
283
284static inline void prcmu_config_abb_event_readout(u32 abb_events)
285{
Linus Walleijdece3702012-04-13 14:01:39 +0200286 db8500_prcmu_config_abb_event_readout(abb_events);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200287}
288
289static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
290{
Linus Walleijdece3702012-04-13 14:01:39 +0200291 db8500_prcmu_get_abb_event_buffer(buf);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200292}
293
294int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
295int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
Mattias Nilsson3c3e4892012-03-08 14:02:05 +0100296int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200297
298int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
299
300static inline int prcmu_request_clock(u8 clock, bool enable)
301{
Linus Walleijdece3702012-04-13 14:01:39 +0200302 return db8500_prcmu_request_clock(clock, enable);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200303}
304
Mattias Nilsson05089012012-01-13 16:20:20 +0100305unsigned long prcmu_clock_rate(u8 clock);
306long prcmu_round_clock_rate(u8 clock, unsigned long rate);
307int prcmu_set_clock_rate(u8 clock, unsigned long rate);
308
309static inline int prcmu_set_ddr_opp(u8 opp)
310{
Linus Walleijdece3702012-04-13 14:01:39 +0200311 return db8500_prcmu_set_ddr_opp(opp);
Mattias Nilsson05089012012-01-13 16:20:20 +0100312}
313static inline int prcmu_get_ddr_opp(void)
314{
Linus Walleijdece3702012-04-13 14:01:39 +0200315 return db8500_prcmu_get_ddr_opp();
Mattias Nilsson05089012012-01-13 16:20:20 +0100316}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200317
318static inline int prcmu_set_arm_opp(u8 opp)
319{
Linus Walleijdece3702012-04-13 14:01:39 +0200320 return db8500_prcmu_set_arm_opp(opp);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200321}
322
323static inline int prcmu_get_arm_opp(void)
324{
Linus Walleijdece3702012-04-13 14:01:39 +0200325 return db8500_prcmu_get_arm_opp();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200326}
327
Mattias Nilsson05089012012-01-13 16:20:20 +0100328static inline int prcmu_set_ape_opp(u8 opp)
329{
Linus Walleijdece3702012-04-13 14:01:39 +0200330 return db8500_prcmu_set_ape_opp(opp);
Mattias Nilsson05089012012-01-13 16:20:20 +0100331}
332
333static inline int prcmu_get_ape_opp(void)
334{
Linus Walleijdece3702012-04-13 14:01:39 +0200335 return db8500_prcmu_get_ape_opp();
Mattias Nilsson05089012012-01-13 16:20:20 +0100336}
337
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200338static inline void prcmu_system_reset(u16 reset_code)
339{
Linus Walleijdece3702012-04-13 14:01:39 +0200340 return db8500_prcmu_system_reset(reset_code);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200341}
342
343static inline u16 prcmu_get_reset_code(void)
344{
Linus Walleijdece3702012-04-13 14:01:39 +0200345 return db8500_prcmu_get_reset_code();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200346}
347
348void prcmu_ac_wake_req(void);
349void prcmu_ac_sleep_req(void);
Mattias Nilsson05089012012-01-13 16:20:20 +0100350static inline void prcmu_modem_reset(void)
351{
Linus Walleijdece3702012-04-13 14:01:39 +0200352 return db8500_prcmu_modem_reset();
Mattias Nilsson05089012012-01-13 16:20:20 +0100353}
354
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200355static inline bool prcmu_is_ac_wake_requested(void)
356{
Linus Walleijdece3702012-04-13 14:01:39 +0200357 return db8500_prcmu_is_ac_wake_requested();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200358}
359
360static inline int prcmu_set_display_clocks(void)
361{
Linus Walleijdece3702012-04-13 14:01:39 +0200362 return db8500_prcmu_set_display_clocks();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200363}
364
365static inline int prcmu_disable_dsipll(void)
366{
Linus Walleijdece3702012-04-13 14:01:39 +0200367 return db8500_prcmu_disable_dsipll();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200368}
369
370static inline int prcmu_enable_dsipll(void)
371{
Linus Walleijdece3702012-04-13 14:01:39 +0200372 return db8500_prcmu_enable_dsipll();
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200373}
374
375static inline int prcmu_config_esram0_deep_sleep(u8 state)
376{
Linus Walleijdece3702012-04-13 14:01:39 +0200377 return db8500_prcmu_config_esram0_deep_sleep(state);
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200378}
Mattias Nilsson05089012012-01-13 16:20:20 +0100379
380static inline int prcmu_config_hotdog(u8 threshold)
381{
Linus Walleijdece3702012-04-13 14:01:39 +0200382 return db8500_prcmu_config_hotdog(threshold);
Mattias Nilsson05089012012-01-13 16:20:20 +0100383}
384
385static inline int prcmu_config_hotmon(u8 low, u8 high)
386{
Linus Walleijdece3702012-04-13 14:01:39 +0200387 return db8500_prcmu_config_hotmon(low, high);
Mattias Nilsson05089012012-01-13 16:20:20 +0100388}
389
390static inline int prcmu_start_temp_sense(u16 cycles32k)
391{
Linus Walleijdece3702012-04-13 14:01:39 +0200392 return db8500_prcmu_start_temp_sense(cycles32k);
Mattias Nilsson05089012012-01-13 16:20:20 +0100393}
394
395static inline int prcmu_stop_temp_sense(void)
396{
Linus Walleijdece3702012-04-13 14:01:39 +0200397 return db8500_prcmu_stop_temp_sense();
Mattias Nilsson05089012012-01-13 16:20:20 +0100398}
399
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100400static inline u32 prcmu_read(unsigned int reg)
401{
Linus Walleijdece3702012-04-13 14:01:39 +0200402 return db8500_prcmu_read(reg);
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100403}
404
405static inline void prcmu_write(unsigned int reg, u32 value)
406{
Linus Walleijdece3702012-04-13 14:01:39 +0200407 db8500_prcmu_write(reg, value);
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100408}
409
410static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
411{
Linus Walleijdece3702012-04-13 14:01:39 +0200412 db8500_prcmu_write_masked(reg, mask, value);
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100413}
414
Mattias Nilsson05089012012-01-13 16:20:20 +0100415static inline int prcmu_enable_a9wdog(u8 id)
416{
Linus Walleijdece3702012-04-13 14:01:39 +0200417 return db8500_prcmu_enable_a9wdog(id);
Mattias Nilsson05089012012-01-13 16:20:20 +0100418}
419
420static inline int prcmu_disable_a9wdog(u8 id)
421{
Linus Walleijdece3702012-04-13 14:01:39 +0200422 return db8500_prcmu_disable_a9wdog(id);
Mattias Nilsson05089012012-01-13 16:20:20 +0100423}
424
425static inline int prcmu_kick_a9wdog(u8 id)
426{
Linus Walleijdece3702012-04-13 14:01:39 +0200427 return db8500_prcmu_kick_a9wdog(id);
Mattias Nilsson05089012012-01-13 16:20:20 +0100428}
429
430static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
431{
Linus Walleijdece3702012-04-13 14:01:39 +0200432 return db8500_prcmu_load_a9wdog(id, timeout);
Mattias Nilsson05089012012-01-13 16:20:20 +0100433}
434
435static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
436{
Linus Walleijdece3702012-04-13 14:01:39 +0200437 return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
Mattias Nilsson05089012012-01-13 16:20:20 +0100438}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200439#else
440
441static inline void __init prcmu_early_init(void) {}
442
443static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
444 bool keep_ap_pll)
445{
446 return 0;
447}
448
449static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
450{
451 return 0;
452}
453
454static inline void prcmu_enable_wakeups(u32 wakeups) {}
455
456static inline void prcmu_disable_wakeups(void) {}
457
458static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
459{
460 return -ENOSYS;
461}
462
463static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
464{
465 return -ENOSYS;
466}
467
Mattias Nilsson3c3e4892012-03-08 14:02:05 +0100468static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
469 u8 size)
470{
471 return -ENOSYS;
472}
473
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200474static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
475{
476 return 0;
477}
478
479static inline int prcmu_request_clock(u8 clock, bool enable)
480{
481 return 0;
482}
483
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100484static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
485{
486 return 0;
487}
488
489static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
490{
491 return 0;
492}
493
494static inline unsigned long prcmu_clock_rate(u8 clock)
495{
496 return 0;
497}
498
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200499static inline int prcmu_set_ape_opp(u8 opp)
500{
501 return 0;
502}
503
504static inline int prcmu_get_ape_opp(void)
505{
506 return APE_100_OPP;
507}
508
509static inline int prcmu_set_arm_opp(u8 opp)
510{
511 return 0;
512}
513
514static inline int prcmu_get_arm_opp(void)
515{
516 return ARM_100_OPP;
517}
518
519static inline int prcmu_set_ddr_opp(u8 opp)
520{
521 return 0;
522}
523
524static inline int prcmu_get_ddr_opp(void)
525{
526 return DDR_100_OPP;
527}
528
529static inline void prcmu_system_reset(u16 reset_code) {}
530
531static inline u16 prcmu_get_reset_code(void)
532{
533 return 0;
534}
535
536static inline void prcmu_ac_wake_req(void) {}
537
538static inline void prcmu_ac_sleep_req(void) {}
539
540static inline void prcmu_modem_reset(void) {}
541
542static inline bool prcmu_is_ac_wake_requested(void)
543{
544 return false;
545}
546
547static inline int prcmu_set_display_clocks(void)
548{
549 return 0;
550}
551
552static inline int prcmu_disable_dsipll(void)
553{
554 return 0;
555}
556
557static inline int prcmu_enable_dsipll(void)
558{
559 return 0;
560}
561
562static inline int prcmu_config_esram0_deep_sleep(u8 state)
563{
564 return 0;
565}
566
567static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
568
569static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
570{
571 *buf = NULL;
572}
573
Mattias Nilsson05089012012-01-13 16:20:20 +0100574static inline int prcmu_config_hotdog(u8 threshold)
575{
576 return 0;
577}
578
579static inline int prcmu_config_hotmon(u8 low, u8 high)
580{
581 return 0;
582}
583
584static inline int prcmu_start_temp_sense(u16 cycles32k)
585{
586 return 0;
587}
588
589static inline int prcmu_stop_temp_sense(void)
590{
591 return 0;
592}
593
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100594static inline u32 prcmu_read(unsigned int reg)
595{
596 return 0;
597}
598
599static inline void prcmu_write(unsigned int reg, u32 value) {}
600
601static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
602
603#endif
604
605static inline void prcmu_set(unsigned int reg, u32 bits)
606{
607 prcmu_write_masked(reg, bits, bits);
608}
609
610static inline void prcmu_clear(unsigned int reg, u32 bits)
611{
612 prcmu_write_masked(reg, bits, 0);
613}
614
Linus Walleijdece3702012-04-13 14:01:39 +0200615#if defined(CONFIG_UX500_SOC_DB8500)
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100616
617/**
618 * prcmu_enable_spi2 - Enables pin muxing for SPI2 on OtherAlternateC1.
619 */
620static inline void prcmu_enable_spi2(void)
621{
622 if (cpu_is_u8500())
623 prcmu_set(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
624}
625
626/**
627 * prcmu_disable_spi2 - Disables pin muxing for SPI2 on OtherAlternateC1.
628 */
629static inline void prcmu_disable_spi2(void)
630{
631 if (cpu_is_u8500())
632 prcmu_clear(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
633}
634
635/**
636 * prcmu_enable_stm_mod_uart - Enables pin muxing for STMMOD
637 * and UARTMOD on OtherAlternateC3.
638 */
639static inline void prcmu_enable_stm_mod_uart(void)
640{
641 if (cpu_is_u8500()) {
642 prcmu_set(DB8500_PRCM_GPIOCR,
643 (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
644 DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
645 }
646}
647
648/**
649 * prcmu_disable_stm_mod_uart - Disables pin muxing for STMMOD
650 * and UARTMOD on OtherAlternateC3.
651 */
652static inline void prcmu_disable_stm_mod_uart(void)
653{
654 if (cpu_is_u8500()) {
655 prcmu_clear(DB8500_PRCM_GPIOCR,
656 (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
657 DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
658 }
659}
660
661/**
662 * prcmu_enable_stm_ape - Enables pin muxing for STM APE on OtherAlternateC1.
663 */
664static inline void prcmu_enable_stm_ape(void)
665{
666 if (cpu_is_u8500()) {
667 prcmu_set(DB8500_PRCM_GPIOCR,
668 DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
669 }
670}
671
672/**
673 * prcmu_disable_stm_ape - Disables pin muxing for STM APE on OtherAlternateC1.
674 */
675static inline void prcmu_disable_stm_ape(void)
676{
677 if (cpu_is_u8500()) {
678 prcmu_clear(DB8500_PRCM_GPIOCR,
679 DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
680 }
681}
682
683#else
684
685static inline void prcmu_enable_spi2(void) {}
686static inline void prcmu_disable_spi2(void) {}
687static inline void prcmu_enable_stm_mod_uart(void) {}
688static inline void prcmu_disable_stm_mod_uart(void) {}
689static inline void prcmu_enable_stm_ape(void) {}
690static inline void prcmu_disable_stm_ape(void) {}
691
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200692#endif
693
694/* PRCMU QoS APE OPP class */
695#define PRCMU_QOS_APE_OPP 1
696#define PRCMU_QOS_DDR_OPP 2
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100697#define PRCMU_QOS_ARM_OPP 3
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200698#define PRCMU_QOS_DEFAULT_VALUE -1
699
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100700#ifdef CONFIG_DBX500_PRCMU_QOS_POWER
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200701
702unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
703void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
704void prcmu_qos_force_opp(int, s32);
705int prcmu_qos_requirement(int pm_qos_class);
706int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
707int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
708void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
709int prcmu_qos_add_notifier(int prcmu_qos_class,
710 struct notifier_block *notifier);
711int prcmu_qos_remove_notifier(int prcmu_qos_class,
712 struct notifier_block *notifier);
713
714#else
715
716static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
717{
718 return 0;
719}
720
721static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
722
723static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
724
725static inline int prcmu_qos_requirement(int prcmu_qos_class)
726{
727 return 0;
728}
729
730static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
731 char *name, s32 value)
732{
733 return 0;
734}
735
736static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
737 char *name, s32 new_value)
738{
739 return 0;
740}
741
742static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
743{
744}
745
746static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
747 struct notifier_block *notifier)
748{
749 return 0;
750}
751static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
752 struct notifier_block *notifier)
753{
754 return 0;
755}
756
757#endif
758
759#endif /* __MACH_PRCMU_H */