Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Inline assembly cache operations. |
| 7 | * |
Justin P. Mattock | 79add62 | 2011-04-04 14:15:29 -0700 | [diff] [blame] | 8 | * Copyright (C) 1996 David S. Miller (davem@davemloft.net) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * Copyright (C) 1997 - 2002 Ralf Baechle (ralf@gnu.org) |
| 10 | * Copyright (C) 2004 Ralf Baechle (ralf@linux-mips.org) |
| 11 | */ |
| 12 | #ifndef _ASM_R4KCACHE_H |
| 13 | #define _ASM_R4KCACHE_H |
| 14 | |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 15 | #include <linux/stringify.h> |
| 16 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <asm/asm.h> |
| 18 | #include <asm/cacheops.h> |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 19 | #include <asm/compiler.h> |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 20 | #include <asm/cpu-features.h> |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 21 | #include <asm/cpu-type.h> |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 22 | #include <asm/mipsmtregs.h> |
Leonid Yegoshin | de8974e | 2013-12-16 11:46:33 +0000 | [diff] [blame] | 23 | #include <asm/uaccess.h> /* for segment_eq() */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 25 | extern void (*r4k_blast_dcache)(void); |
| 26 | extern void (*r4k_blast_icache)(void); |
| 27 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | /* |
| 29 | * This macro return a properly sign-extended address suitable as base address |
| 30 | * for indexed cache operations. Two issues here: |
| 31 | * |
| 32 | * - The MIPS32 and MIPS64 specs permit an implementation to directly derive |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 33 | * the index bits from the virtual address. This breaks with tradition |
| 34 | * set by the R4000. To keep unpleasant surprises from happening we pick |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | * an address in KSEG0 / CKSEG0. |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 36 | * - We need a properly sign extended address for 64-bit code. To get away |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | * without ifdefs we let the compiler do it by a type cast. |
| 38 | */ |
| 39 | #define INDEX_BASE CKSEG0 |
| 40 | |
| 41 | #define cache_op(op,addr) \ |
| 42 | __asm__ __volatile__( \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 43 | " .set push \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | " .set noreorder \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 45 | " .set "MIPS_ISA_ARCH_LEVEL" \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | " cache %0, %1 \n" \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 47 | " .set pop \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | : \ |
Ralf Baechle | 675055b | 2006-04-03 23:32:39 +0100 | [diff] [blame] | 49 | : "i" (op), "R" (*(unsigned char *)(addr))) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 51 | #ifdef CONFIG_MIPS_MT |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 52 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 53 | #define __iflush_prologue \ |
| 54 | unsigned long redundance; \ |
| 55 | extern int mt_n_iflushes; \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 56 | for (redundance = 0; redundance < mt_n_iflushes; redundance++) { |
| 57 | |
| 58 | #define __iflush_epilogue \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 59 | } |
| 60 | |
| 61 | #define __dflush_prologue \ |
| 62 | unsigned long redundance; \ |
| 63 | extern int mt_n_dflushes; \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 64 | for (redundance = 0; redundance < mt_n_dflushes; redundance++) { |
| 65 | |
| 66 | #define __dflush_epilogue \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | #define __inv_dflush_prologue __dflush_prologue |
| 70 | #define __inv_dflush_epilogue __dflush_epilogue |
| 71 | #define __sflush_prologue { |
| 72 | #define __sflush_epilogue } |
| 73 | #define __inv_sflush_prologue __sflush_prologue |
| 74 | #define __inv_sflush_epilogue __sflush_epilogue |
| 75 | |
| 76 | #else /* CONFIG_MIPS_MT */ |
| 77 | |
| 78 | #define __iflush_prologue { |
| 79 | #define __iflush_epilogue } |
| 80 | #define __dflush_prologue { |
| 81 | #define __dflush_epilogue } |
| 82 | #define __inv_dflush_prologue { |
| 83 | #define __inv_dflush_epilogue } |
| 84 | #define __sflush_prologue { |
| 85 | #define __sflush_epilogue } |
| 86 | #define __inv_sflush_prologue { |
| 87 | #define __inv_sflush_epilogue } |
| 88 | |
| 89 | #endif /* CONFIG_MIPS_MT */ |
| 90 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | static inline void flush_icache_line_indexed(unsigned long addr) |
| 92 | { |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 93 | __iflush_prologue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | cache_op(Index_Invalidate_I, addr); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 95 | __iflush_epilogue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | static inline void flush_dcache_line_indexed(unsigned long addr) |
| 99 | { |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 100 | __dflush_prologue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | cache_op(Index_Writeback_Inv_D, addr); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 102 | __dflush_epilogue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | } |
| 104 | |
| 105 | static inline void flush_scache_line_indexed(unsigned long addr) |
| 106 | { |
| 107 | cache_op(Index_Writeback_Inv_SD, addr); |
| 108 | } |
| 109 | |
| 110 | static inline void flush_icache_line(unsigned long addr) |
| 111 | { |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 112 | __iflush_prologue |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 113 | switch (boot_cpu_type()) { |
| 114 | case CPU_LOONGSON2: |
Huacai Chen | bad009f | 2014-01-14 17:56:37 -0800 | [diff] [blame] | 115 | cache_op(Hit_Invalidate_I_Loongson2, addr); |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 116 | break; |
| 117 | |
| 118 | default: |
| 119 | cache_op(Hit_Invalidate_I, addr); |
| 120 | break; |
| 121 | } |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 122 | __iflush_epilogue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | static inline void flush_dcache_line(unsigned long addr) |
| 126 | { |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 127 | __dflush_prologue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | cache_op(Hit_Writeback_Inv_D, addr); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 129 | __dflush_epilogue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | } |
| 131 | |
| 132 | static inline void invalidate_dcache_line(unsigned long addr) |
| 133 | { |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 134 | __dflush_prologue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | cache_op(Hit_Invalidate_D, addr); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 136 | __dflush_epilogue |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | static inline void invalidate_scache_line(unsigned long addr) |
| 140 | { |
| 141 | cache_op(Hit_Invalidate_SD, addr); |
| 142 | } |
| 143 | |
| 144 | static inline void flush_scache_line(unsigned long addr) |
| 145 | { |
| 146 | cache_op(Hit_Writeback_Inv_SD, addr); |
| 147 | } |
| 148 | |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 149 | #define protected_cache_op(op,addr) \ |
| 150 | __asm__ __volatile__( \ |
| 151 | " .set push \n" \ |
| 152 | " .set noreorder \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 153 | " .set "MIPS_ISA_ARCH_LEVEL" \n" \ |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 154 | "1: cache %0, (%1) \n" \ |
| 155 | "2: .set pop \n" \ |
| 156 | " .section __ex_table,\"a\" \n" \ |
| 157 | " "STR(PTR)" 1b, 2b \n" \ |
| 158 | " .previous" \ |
| 159 | : \ |
| 160 | : "i" (op), "r" (addr)) |
| 161 | |
Leonid Yegoshin | a805385 | 2013-12-16 11:38:00 +0000 | [diff] [blame] | 162 | #define protected_cachee_op(op,addr) \ |
| 163 | __asm__ __volatile__( \ |
| 164 | " .set push \n" \ |
| 165 | " .set noreorder \n" \ |
| 166 | " .set mips0 \n" \ |
| 167 | " .set eva \n" \ |
| 168 | "1: cachee %0, (%1) \n" \ |
| 169 | "2: .set pop \n" \ |
| 170 | " .section __ex_table,\"a\" \n" \ |
| 171 | " "STR(PTR)" 1b, 2b \n" \ |
| 172 | " .previous" \ |
| 173 | : \ |
| 174 | : "i" (op), "r" (addr)) |
| 175 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | /* |
| 177 | * The next two are for badland addresses like signal trampolines. |
| 178 | */ |
| 179 | static inline void protected_flush_icache_line(unsigned long addr) |
| 180 | { |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 181 | switch (boot_cpu_type()) { |
| 182 | case CPU_LOONGSON2: |
Huacai Chen | bad009f | 2014-01-14 17:56:37 -0800 | [diff] [blame] | 183 | protected_cache_op(Hit_Invalidate_I_Loongson2, addr); |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 184 | break; |
| 185 | |
| 186 | default: |
Leonid Yegoshin | a805385 | 2013-12-16 11:38:00 +0000 | [diff] [blame] | 187 | #ifdef CONFIG_EVA |
| 188 | protected_cachee_op(Hit_Invalidate_I, addr); |
| 189 | #else |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 190 | protected_cache_op(Hit_Invalidate_I, addr); |
Leonid Yegoshin | a805385 | 2013-12-16 11:38:00 +0000 | [diff] [blame] | 191 | #endif |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 192 | break; |
| 193 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | } |
| 195 | |
| 196 | /* |
| 197 | * R10000 / R12000 hazard - these processors don't support the Hit_Writeback_D |
| 198 | * cacheop so we use Hit_Writeback_Inv_D which is supported by all R4000-style |
| 199 | * caches. We're talking about one cacheline unnecessarily getting invalidated |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 200 | * here so the penalty isn't overly hard. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | */ |
| 202 | static inline void protected_writeback_dcache_line(unsigned long addr) |
| 203 | { |
Markos Chandras | 83fd434 | 2014-11-05 08:25:37 +0000 | [diff] [blame] | 204 | #ifdef CONFIG_EVA |
| 205 | protected_cachee_op(Hit_Writeback_Inv_D, addr); |
| 206 | #else |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 207 | protected_cache_op(Hit_Writeback_Inv_D, addr); |
Markos Chandras | 83fd434 | 2014-11-05 08:25:37 +0000 | [diff] [blame] | 208 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } |
| 210 | |
| 211 | static inline void protected_writeback_scache_line(unsigned long addr) |
| 212 | { |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 213 | protected_cache_op(Hit_Writeback_Inv_SD, addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | } |
| 215 | |
| 216 | /* |
| 217 | * This one is RM7000-specific |
| 218 | */ |
| 219 | static inline void invalidate_tcache_page(unsigned long addr) |
| 220 | { |
| 221 | cache_op(Page_Invalidate_T, addr); |
| 222 | } |
| 223 | |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 224 | #ifndef CONFIG_CPU_MIPSR6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | #define cache16_unroll32(base,op) \ |
| 226 | __asm__ __volatile__( \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 227 | " .set push \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | " .set noreorder \n" \ |
| 229 | " .set mips3 \n" \ |
| 230 | " cache %1, 0x000(%0); cache %1, 0x010(%0) \n" \ |
| 231 | " cache %1, 0x020(%0); cache %1, 0x030(%0) \n" \ |
| 232 | " cache %1, 0x040(%0); cache %1, 0x050(%0) \n" \ |
| 233 | " cache %1, 0x060(%0); cache %1, 0x070(%0) \n" \ |
| 234 | " cache %1, 0x080(%0); cache %1, 0x090(%0) \n" \ |
| 235 | " cache %1, 0x0a0(%0); cache %1, 0x0b0(%0) \n" \ |
| 236 | " cache %1, 0x0c0(%0); cache %1, 0x0d0(%0) \n" \ |
| 237 | " cache %1, 0x0e0(%0); cache %1, 0x0f0(%0) \n" \ |
| 238 | " cache %1, 0x100(%0); cache %1, 0x110(%0) \n" \ |
| 239 | " cache %1, 0x120(%0); cache %1, 0x130(%0) \n" \ |
| 240 | " cache %1, 0x140(%0); cache %1, 0x150(%0) \n" \ |
| 241 | " cache %1, 0x160(%0); cache %1, 0x170(%0) \n" \ |
| 242 | " cache %1, 0x180(%0); cache %1, 0x190(%0) \n" \ |
| 243 | " cache %1, 0x1a0(%0); cache %1, 0x1b0(%0) \n" \ |
| 244 | " cache %1, 0x1c0(%0); cache %1, 0x1d0(%0) \n" \ |
| 245 | " cache %1, 0x1e0(%0); cache %1, 0x1f0(%0) \n" \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 246 | " .set pop \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | : \ |
| 248 | : "r" (base), \ |
| 249 | "i" (op)); |
| 250 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | #define cache32_unroll32(base,op) \ |
| 252 | __asm__ __volatile__( \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 253 | " .set push \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | " .set noreorder \n" \ |
| 255 | " .set mips3 \n" \ |
| 256 | " cache %1, 0x000(%0); cache %1, 0x020(%0) \n" \ |
| 257 | " cache %1, 0x040(%0); cache %1, 0x060(%0) \n" \ |
| 258 | " cache %1, 0x080(%0); cache %1, 0x0a0(%0) \n" \ |
| 259 | " cache %1, 0x0c0(%0); cache %1, 0x0e0(%0) \n" \ |
| 260 | " cache %1, 0x100(%0); cache %1, 0x120(%0) \n" \ |
| 261 | " cache %1, 0x140(%0); cache %1, 0x160(%0) \n" \ |
| 262 | " cache %1, 0x180(%0); cache %1, 0x1a0(%0) \n" \ |
| 263 | " cache %1, 0x1c0(%0); cache %1, 0x1e0(%0) \n" \ |
| 264 | " cache %1, 0x200(%0); cache %1, 0x220(%0) \n" \ |
| 265 | " cache %1, 0x240(%0); cache %1, 0x260(%0) \n" \ |
| 266 | " cache %1, 0x280(%0); cache %1, 0x2a0(%0) \n" \ |
| 267 | " cache %1, 0x2c0(%0); cache %1, 0x2e0(%0) \n" \ |
| 268 | " cache %1, 0x300(%0); cache %1, 0x320(%0) \n" \ |
| 269 | " cache %1, 0x340(%0); cache %1, 0x360(%0) \n" \ |
| 270 | " cache %1, 0x380(%0); cache %1, 0x3a0(%0) \n" \ |
| 271 | " cache %1, 0x3c0(%0); cache %1, 0x3e0(%0) \n" \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 272 | " .set pop \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 273 | : \ |
| 274 | : "r" (base), \ |
| 275 | "i" (op)); |
| 276 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | #define cache64_unroll32(base,op) \ |
| 278 | __asm__ __volatile__( \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 279 | " .set push \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | " .set noreorder \n" \ |
| 281 | " .set mips3 \n" \ |
| 282 | " cache %1, 0x000(%0); cache %1, 0x040(%0) \n" \ |
| 283 | " cache %1, 0x080(%0); cache %1, 0x0c0(%0) \n" \ |
| 284 | " cache %1, 0x100(%0); cache %1, 0x140(%0) \n" \ |
| 285 | " cache %1, 0x180(%0); cache %1, 0x1c0(%0) \n" \ |
| 286 | " cache %1, 0x200(%0); cache %1, 0x240(%0) \n" \ |
| 287 | " cache %1, 0x280(%0); cache %1, 0x2c0(%0) \n" \ |
| 288 | " cache %1, 0x300(%0); cache %1, 0x340(%0) \n" \ |
| 289 | " cache %1, 0x380(%0); cache %1, 0x3c0(%0) \n" \ |
| 290 | " cache %1, 0x400(%0); cache %1, 0x440(%0) \n" \ |
| 291 | " cache %1, 0x480(%0); cache %1, 0x4c0(%0) \n" \ |
| 292 | " cache %1, 0x500(%0); cache %1, 0x540(%0) \n" \ |
| 293 | " cache %1, 0x580(%0); cache %1, 0x5c0(%0) \n" \ |
| 294 | " cache %1, 0x600(%0); cache %1, 0x640(%0) \n" \ |
| 295 | " cache %1, 0x680(%0); cache %1, 0x6c0(%0) \n" \ |
| 296 | " cache %1, 0x700(%0); cache %1, 0x740(%0) \n" \ |
| 297 | " cache %1, 0x780(%0); cache %1, 0x7c0(%0) \n" \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 298 | " .set pop \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | : \ |
| 300 | : "r" (base), \ |
| 301 | "i" (op)); |
| 302 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | #define cache128_unroll32(base,op) \ |
| 304 | __asm__ __volatile__( \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 305 | " .set push \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 | " .set noreorder \n" \ |
| 307 | " .set mips3 \n" \ |
| 308 | " cache %1, 0x000(%0); cache %1, 0x080(%0) \n" \ |
| 309 | " cache %1, 0x100(%0); cache %1, 0x180(%0) \n" \ |
| 310 | " cache %1, 0x200(%0); cache %1, 0x280(%0) \n" \ |
| 311 | " cache %1, 0x300(%0); cache %1, 0x380(%0) \n" \ |
| 312 | " cache %1, 0x400(%0); cache %1, 0x480(%0) \n" \ |
| 313 | " cache %1, 0x500(%0); cache %1, 0x580(%0) \n" \ |
| 314 | " cache %1, 0x600(%0); cache %1, 0x680(%0) \n" \ |
| 315 | " cache %1, 0x700(%0); cache %1, 0x780(%0) \n" \ |
| 316 | " cache %1, 0x800(%0); cache %1, 0x880(%0) \n" \ |
| 317 | " cache %1, 0x900(%0); cache %1, 0x980(%0) \n" \ |
| 318 | " cache %1, 0xa00(%0); cache %1, 0xa80(%0) \n" \ |
| 319 | " cache %1, 0xb00(%0); cache %1, 0xb80(%0) \n" \ |
| 320 | " cache %1, 0xc00(%0); cache %1, 0xc80(%0) \n" \ |
| 321 | " cache %1, 0xd00(%0); cache %1, 0xd80(%0) \n" \ |
| 322 | " cache %1, 0xe00(%0); cache %1, 0xe80(%0) \n" \ |
| 323 | " cache %1, 0xf00(%0); cache %1, 0xf80(%0) \n" \ |
Thiemo Seufer | 2fe25f6 | 2005-09-01 08:59:55 +0000 | [diff] [blame] | 324 | " .set pop \n" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | : \ |
| 326 | : "r" (base), \ |
| 327 | "i" (op)); |
| 328 | |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 329 | #else |
| 330 | /* |
| 331 | * MIPS R6 changed the cache opcode and moved to a 8-bit offset field. |
| 332 | * This means we now need to increment the base register before we flush |
| 333 | * more cache lines |
| 334 | */ |
| 335 | #define cache16_unroll32(base,op) \ |
| 336 | __asm__ __volatile__( \ |
| 337 | " .set push\n" \ |
| 338 | " .set noreorder\n" \ |
| 339 | " .set mips64r6\n" \ |
| 340 | " .set noat\n" \ |
| 341 | " cache %1, 0x000(%0); cache %1, 0x010(%0)\n" \ |
| 342 | " cache %1, 0x020(%0); cache %1, 0x030(%0)\n" \ |
| 343 | " cache %1, 0x040(%0); cache %1, 0x050(%0)\n" \ |
| 344 | " cache %1, 0x060(%0); cache %1, 0x070(%0)\n" \ |
| 345 | " cache %1, 0x080(%0); cache %1, 0x090(%0)\n" \ |
| 346 | " cache %1, 0x0a0(%0); cache %1, 0x0b0(%0)\n" \ |
| 347 | " cache %1, 0x0c0(%0); cache %1, 0x0d0(%0)\n" \ |
| 348 | " cache %1, 0x0e0(%0); cache %1, 0x0f0(%0)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 349 | " "__stringify(LONG_ADDIU)" $1, %0, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 350 | " cache %1, 0x000($1); cache %1, 0x010($1)\n" \ |
| 351 | " cache %1, 0x020($1); cache %1, 0x030($1)\n" \ |
| 352 | " cache %1, 0x040($1); cache %1, 0x050($1)\n" \ |
| 353 | " cache %1, 0x060($1); cache %1, 0x070($1)\n" \ |
| 354 | " cache %1, 0x080($1); cache %1, 0x090($1)\n" \ |
| 355 | " cache %1, 0x0a0($1); cache %1, 0x0b0($1)\n" \ |
| 356 | " cache %1, 0x0c0($1); cache %1, 0x0d0($1)\n" \ |
| 357 | " cache %1, 0x0e0($1); cache %1, 0x0f0($1)\n" \ |
| 358 | " .set pop\n" \ |
| 359 | : \ |
| 360 | : "r" (base), \ |
| 361 | "i" (op)); |
| 362 | |
| 363 | #define cache32_unroll32(base,op) \ |
| 364 | __asm__ __volatile__( \ |
| 365 | " .set push\n" \ |
| 366 | " .set noreorder\n" \ |
| 367 | " .set mips64r6\n" \ |
| 368 | " .set noat\n" \ |
| 369 | " cache %1, 0x000(%0); cache %1, 0x020(%0)\n" \ |
| 370 | " cache %1, 0x040(%0); cache %1, 0x060(%0)\n" \ |
| 371 | " cache %1, 0x080(%0); cache %1, 0x0a0(%0)\n" \ |
| 372 | " cache %1, 0x0c0(%0); cache %1, 0x0e0(%0)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 373 | " "__stringify(LONG_ADDIU)" $1, %0, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 374 | " cache %1, 0x000($1); cache %1, 0x020($1)\n" \ |
| 375 | " cache %1, 0x040($1); cache %1, 0x060($1)\n" \ |
| 376 | " cache %1, 0x080($1); cache %1, 0x0a0($1)\n" \ |
| 377 | " cache %1, 0x0c0($1); cache %1, 0x0e0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 378 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 379 | " cache %1, 0x000($1); cache %1, 0x020($1)\n" \ |
| 380 | " cache %1, 0x040($1); cache %1, 0x060($1)\n" \ |
| 381 | " cache %1, 0x080($1); cache %1, 0x0a0($1)\n" \ |
| 382 | " cache %1, 0x0c0($1); cache %1, 0x0e0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 383 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100\n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 384 | " cache %1, 0x000($1); cache %1, 0x020($1)\n" \ |
| 385 | " cache %1, 0x040($1); cache %1, 0x060($1)\n" \ |
| 386 | " cache %1, 0x080($1); cache %1, 0x0a0($1)\n" \ |
| 387 | " cache %1, 0x0c0($1); cache %1, 0x0e0($1)\n" \ |
| 388 | " .set pop\n" \ |
| 389 | : \ |
| 390 | : "r" (base), \ |
| 391 | "i" (op)); |
| 392 | |
| 393 | #define cache64_unroll32(base,op) \ |
| 394 | __asm__ __volatile__( \ |
| 395 | " .set push\n" \ |
| 396 | " .set noreorder\n" \ |
| 397 | " .set mips64r6\n" \ |
| 398 | " .set noat\n" \ |
| 399 | " cache %1, 0x000(%0); cache %1, 0x040(%0)\n" \ |
| 400 | " cache %1, 0x080(%0); cache %1, 0x0c0(%0)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 401 | " "__stringify(LONG_ADDIU)" $1, %0, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 402 | " cache %1, 0x000($1); cache %1, 0x040($1)\n" \ |
| 403 | " cache %1, 0x080($1); cache %1, 0x0c0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 404 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 405 | " cache %1, 0x000($1); cache %1, 0x040($1)\n" \ |
| 406 | " cache %1, 0x080($1); cache %1, 0x0c0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 407 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 408 | " cache %1, 0x000($1); cache %1, 0x040($1)\n" \ |
| 409 | " cache %1, 0x080($1); cache %1, 0x0c0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 410 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 411 | " cache %1, 0x000($1); cache %1, 0x040($1)\n" \ |
| 412 | " cache %1, 0x080($1); cache %1, 0x0c0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 413 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 414 | " cache %1, 0x000($1); cache %1, 0x040($1)\n" \ |
| 415 | " cache %1, 0x080($1); cache %1, 0x0c0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 416 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 417 | " cache %1, 0x000($1); cache %1, 0x040($1)\n" \ |
| 418 | " cache %1, 0x080($1); cache %1, 0x0c0($1)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 419 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 420 | " cache %1, 0x000($1); cache %1, 0x040($1)\n" \ |
| 421 | " cache %1, 0x080($1); cache %1, 0x0c0($1)\n" \ |
| 422 | " .set pop\n" \ |
| 423 | : \ |
| 424 | : "r" (base), \ |
| 425 | "i" (op)); |
| 426 | |
| 427 | #define cache128_unroll32(base,op) \ |
| 428 | __asm__ __volatile__( \ |
| 429 | " .set push\n" \ |
| 430 | " .set noreorder\n" \ |
| 431 | " .set mips64r6\n" \ |
| 432 | " .set noat\n" \ |
| 433 | " cache %1, 0x000(%0); cache %1, 0x080(%0)\n" \ |
Markos Chandras | f6b39ae | 2015-03-03 18:48:47 +0000 | [diff] [blame^] | 434 | " "__stringify(LONG_ADDIU)" $1, %0, 0x100 \n" \ |
| 435 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 436 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 437 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 438 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 439 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 440 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 441 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 442 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 443 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 444 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 445 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 446 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 447 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 448 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 449 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 450 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 451 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 452 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 453 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 454 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 455 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 456 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 457 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 458 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 459 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 460 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 461 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 462 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 463 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
| 464 | " "__stringify(LONG_ADDIU)" $1, $1, 0x100 \n" \ |
| 465 | " cache %1, 0x000($1); cache %1, 0x080($1)\n" \ |
Markos Chandras | 934c792 | 2014-11-13 13:25:51 +0000 | [diff] [blame] | 466 | " .set pop\n" \ |
| 467 | : \ |
| 468 | : "r" (base), \ |
| 469 | "i" (op)); |
| 470 | #endif /* CONFIG_CPU_MIPSR6 */ |
| 471 | |
Leonid Yegoshin | de8974e | 2013-12-16 11:46:33 +0000 | [diff] [blame] | 472 | /* |
| 473 | * Perform the cache operation specified by op using a user mode virtual |
| 474 | * address while in kernel mode. |
| 475 | */ |
| 476 | #define cache16_unroll32_user(base,op) \ |
| 477 | __asm__ __volatile__( \ |
| 478 | " .set push \n" \ |
| 479 | " .set noreorder \n" \ |
| 480 | " .set mips0 \n" \ |
| 481 | " .set eva \n" \ |
| 482 | " cachee %1, 0x000(%0); cachee %1, 0x010(%0) \n" \ |
| 483 | " cachee %1, 0x020(%0); cachee %1, 0x030(%0) \n" \ |
| 484 | " cachee %1, 0x040(%0); cachee %1, 0x050(%0) \n" \ |
| 485 | " cachee %1, 0x060(%0); cachee %1, 0x070(%0) \n" \ |
| 486 | " cachee %1, 0x080(%0); cachee %1, 0x090(%0) \n" \ |
| 487 | " cachee %1, 0x0a0(%0); cachee %1, 0x0b0(%0) \n" \ |
| 488 | " cachee %1, 0x0c0(%0); cachee %1, 0x0d0(%0) \n" \ |
| 489 | " cachee %1, 0x0e0(%0); cachee %1, 0x0f0(%0) \n" \ |
| 490 | " cachee %1, 0x100(%0); cachee %1, 0x110(%0) \n" \ |
| 491 | " cachee %1, 0x120(%0); cachee %1, 0x130(%0) \n" \ |
| 492 | " cachee %1, 0x140(%0); cachee %1, 0x150(%0) \n" \ |
| 493 | " cachee %1, 0x160(%0); cachee %1, 0x170(%0) \n" \ |
| 494 | " cachee %1, 0x180(%0); cachee %1, 0x190(%0) \n" \ |
| 495 | " cachee %1, 0x1a0(%0); cachee %1, 0x1b0(%0) \n" \ |
| 496 | " cachee %1, 0x1c0(%0); cachee %1, 0x1d0(%0) \n" \ |
| 497 | " cachee %1, 0x1e0(%0); cachee %1, 0x1f0(%0) \n" \ |
| 498 | " .set pop \n" \ |
| 499 | : \ |
| 500 | : "r" (base), \ |
| 501 | "i" (op)); |
| 502 | |
| 503 | #define cache32_unroll32_user(base, op) \ |
| 504 | __asm__ __volatile__( \ |
| 505 | " .set push \n" \ |
| 506 | " .set noreorder \n" \ |
| 507 | " .set mips0 \n" \ |
| 508 | " .set eva \n" \ |
| 509 | " cachee %1, 0x000(%0); cachee %1, 0x020(%0) \n" \ |
| 510 | " cachee %1, 0x040(%0); cachee %1, 0x060(%0) \n" \ |
| 511 | " cachee %1, 0x080(%0); cachee %1, 0x0a0(%0) \n" \ |
| 512 | " cachee %1, 0x0c0(%0); cachee %1, 0x0e0(%0) \n" \ |
| 513 | " cachee %1, 0x100(%0); cachee %1, 0x120(%0) \n" \ |
| 514 | " cachee %1, 0x140(%0); cachee %1, 0x160(%0) \n" \ |
| 515 | " cachee %1, 0x180(%0); cachee %1, 0x1a0(%0) \n" \ |
| 516 | " cachee %1, 0x1c0(%0); cachee %1, 0x1e0(%0) \n" \ |
| 517 | " cachee %1, 0x200(%0); cachee %1, 0x220(%0) \n" \ |
| 518 | " cachee %1, 0x240(%0); cachee %1, 0x260(%0) \n" \ |
| 519 | " cachee %1, 0x280(%0); cachee %1, 0x2a0(%0) \n" \ |
| 520 | " cachee %1, 0x2c0(%0); cachee %1, 0x2e0(%0) \n" \ |
| 521 | " cachee %1, 0x300(%0); cachee %1, 0x320(%0) \n" \ |
| 522 | " cachee %1, 0x340(%0); cachee %1, 0x360(%0) \n" \ |
| 523 | " cachee %1, 0x380(%0); cachee %1, 0x3a0(%0) \n" \ |
| 524 | " cachee %1, 0x3c0(%0); cachee %1, 0x3e0(%0) \n" \ |
| 525 | " .set pop \n" \ |
| 526 | : \ |
| 527 | : "r" (base), \ |
| 528 | "i" (op)); |
| 529 | |
| 530 | #define cache64_unroll32_user(base, op) \ |
| 531 | __asm__ __volatile__( \ |
| 532 | " .set push \n" \ |
| 533 | " .set noreorder \n" \ |
| 534 | " .set mips0 \n" \ |
| 535 | " .set eva \n" \ |
| 536 | " cachee %1, 0x000(%0); cachee %1, 0x040(%0) \n" \ |
| 537 | " cachee %1, 0x080(%0); cachee %1, 0x0c0(%0) \n" \ |
| 538 | " cachee %1, 0x100(%0); cachee %1, 0x140(%0) \n" \ |
| 539 | " cachee %1, 0x180(%0); cachee %1, 0x1c0(%0) \n" \ |
| 540 | " cachee %1, 0x200(%0); cachee %1, 0x240(%0) \n" \ |
| 541 | " cachee %1, 0x280(%0); cachee %1, 0x2c0(%0) \n" \ |
| 542 | " cachee %1, 0x300(%0); cachee %1, 0x340(%0) \n" \ |
| 543 | " cachee %1, 0x380(%0); cachee %1, 0x3c0(%0) \n" \ |
| 544 | " cachee %1, 0x400(%0); cachee %1, 0x440(%0) \n" \ |
| 545 | " cachee %1, 0x480(%0); cachee %1, 0x4c0(%0) \n" \ |
| 546 | " cachee %1, 0x500(%0); cachee %1, 0x540(%0) \n" \ |
| 547 | " cachee %1, 0x580(%0); cachee %1, 0x5c0(%0) \n" \ |
| 548 | " cachee %1, 0x600(%0); cachee %1, 0x640(%0) \n" \ |
| 549 | " cachee %1, 0x680(%0); cachee %1, 0x6c0(%0) \n" \ |
| 550 | " cachee %1, 0x700(%0); cachee %1, 0x740(%0) \n" \ |
| 551 | " cachee %1, 0x780(%0); cachee %1, 0x7c0(%0) \n" \ |
| 552 | " .set pop \n" \ |
| 553 | : \ |
| 554 | : "r" (base), \ |
| 555 | "i" (op)); |
| 556 | |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 557 | /* build blast_xxx, blast_xxx_page, blast_xxx_page_indexed */ |
Aaro Koskinen | 43a0684 | 2014-01-14 17:56:38 -0800 | [diff] [blame] | 558 | #define __BUILD_BLAST_CACHE(pfx, desc, indexop, hitop, lsize, extra) \ |
| 559 | static inline void extra##blast_##pfx##cache##lsize(void) \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 560 | { \ |
| 561 | unsigned long start = INDEX_BASE; \ |
| 562 | unsigned long end = start + current_cpu_data.desc.waysize; \ |
| 563 | unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \ |
| 564 | unsigned long ws_end = current_cpu_data.desc.ways << \ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 565 | current_cpu_data.desc.waybit; \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 566 | unsigned long ws, addr; \ |
| 567 | \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 568 | __##pfx##flush_prologue \ |
| 569 | \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 570 | for (ws = 0; ws < ws_end; ws += ws_inc) \ |
| 571 | for (addr = start; addr < end; addr += lsize * 32) \ |
Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 572 | cache##lsize##_unroll32(addr|ws, indexop); \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 573 | \ |
| 574 | __##pfx##flush_epilogue \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 575 | } \ |
| 576 | \ |
Aaro Koskinen | 43a0684 | 2014-01-14 17:56:38 -0800 | [diff] [blame] | 577 | static inline void extra##blast_##pfx##cache##lsize##_page(unsigned long page) \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 578 | { \ |
| 579 | unsigned long start = page; \ |
| 580 | unsigned long end = page + PAGE_SIZE; \ |
| 581 | \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 582 | __##pfx##flush_prologue \ |
| 583 | \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 584 | do { \ |
Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 585 | cache##lsize##_unroll32(start, hitop); \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 586 | start += lsize * 32; \ |
| 587 | } while (start < end); \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 588 | \ |
| 589 | __##pfx##flush_epilogue \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 590 | } \ |
| 591 | \ |
Aaro Koskinen | 43a0684 | 2014-01-14 17:56:38 -0800 | [diff] [blame] | 592 | static inline void extra##blast_##pfx##cache##lsize##_page_indexed(unsigned long page) \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 593 | { \ |
Atsushi Nemoto | de62893 | 2006-03-13 18:23:03 +0900 | [diff] [blame] | 594 | unsigned long indexmask = current_cpu_data.desc.waysize - 1; \ |
| 595 | unsigned long start = INDEX_BASE + (page & indexmask); \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 596 | unsigned long end = start + PAGE_SIZE; \ |
| 597 | unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \ |
| 598 | unsigned long ws_end = current_cpu_data.desc.ways << \ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 599 | current_cpu_data.desc.waybit; \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 600 | unsigned long ws, addr; \ |
| 601 | \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 602 | __##pfx##flush_prologue \ |
| 603 | \ |
Atsushi Nemoto | 76f072a | 2006-01-29 02:30:55 +0900 | [diff] [blame] | 604 | for (ws = 0; ws < ws_end; ws += ws_inc) \ |
| 605 | for (addr = start; addr < end; addr += lsize * 32) \ |
Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 606 | cache##lsize##_unroll32(addr|ws, indexop); \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 607 | \ |
| 608 | __##pfx##flush_epilogue \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | } |
| 610 | |
Aaro Koskinen | 43a0684 | 2014-01-14 17:56:38 -0800 | [diff] [blame] | 611 | __BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 16, ) |
| 612 | __BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 16, ) |
| 613 | __BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 16, ) |
| 614 | __BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 32, ) |
| 615 | __BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 32, ) |
| 616 | __BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I_Loongson2, 32, loongson2_) |
| 617 | __BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 32, ) |
| 618 | __BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 64, ) |
| 619 | __BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 64, ) |
| 620 | __BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 64, ) |
David Daney | 18a8cd6 | 2014-05-28 23:52:09 +0200 | [diff] [blame] | 621 | __BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 128, ) |
| 622 | __BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 128, ) |
Aaro Koskinen | 43a0684 | 2014-01-14 17:56:38 -0800 | [diff] [blame] | 623 | __BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 128, ) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 624 | |
Aaro Koskinen | 43a0684 | 2014-01-14 17:56:38 -0800 | [diff] [blame] | 625 | __BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 16, ) |
| 626 | __BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 32, ) |
| 627 | __BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 16, ) |
| 628 | __BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 32, ) |
| 629 | __BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 64, ) |
| 630 | __BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 128, ) |
Thomas Bogendoerfer | e9c3357 | 2007-11-26 23:40:01 +0100 | [diff] [blame] | 631 | |
Leonid Yegoshin | de8974e | 2013-12-16 11:46:33 +0000 | [diff] [blame] | 632 | #define __BUILD_BLAST_USER_CACHE(pfx, desc, indexop, hitop, lsize) \ |
| 633 | static inline void blast_##pfx##cache##lsize##_user_page(unsigned long page) \ |
| 634 | { \ |
| 635 | unsigned long start = page; \ |
| 636 | unsigned long end = page + PAGE_SIZE; \ |
| 637 | \ |
| 638 | __##pfx##flush_prologue \ |
| 639 | \ |
| 640 | do { \ |
| 641 | cache##lsize##_unroll32_user(start, hitop); \ |
| 642 | start += lsize * 32; \ |
| 643 | } while (start < end); \ |
| 644 | \ |
| 645 | __##pfx##flush_epilogue \ |
| 646 | } |
| 647 | |
| 648 | __BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, |
| 649 | 16) |
| 650 | __BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 16) |
| 651 | __BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, |
| 652 | 32) |
| 653 | __BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 32) |
| 654 | __BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, |
| 655 | 64) |
| 656 | __BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 64) |
| 657 | |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 658 | /* build blast_xxx_range, protected_blast_xxx_range */ |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 659 | #define __BUILD_BLAST_CACHE_RANGE(pfx, desc, hitop, prot, extra) \ |
| 660 | static inline void prot##extra##blast_##pfx##cache##_range(unsigned long start, \ |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 661 | unsigned long end) \ |
| 662 | { \ |
| 663 | unsigned long lsize = cpu_##desc##_line_size(); \ |
| 664 | unsigned long addr = start & ~(lsize - 1); \ |
| 665 | unsigned long aend = (end - 1) & ~(lsize - 1); \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 666 | \ |
| 667 | __##pfx##flush_prologue \ |
| 668 | \ |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 669 | while (1) { \ |
| 670 | prot##cache_op(hitop, addr); \ |
| 671 | if (addr == aend) \ |
| 672 | break; \ |
| 673 | addr += lsize; \ |
| 674 | } \ |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 675 | \ |
| 676 | __##pfx##flush_epilogue \ |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 677 | } |
| 678 | |
Leonid Yegoshin | de8974e | 2013-12-16 11:46:33 +0000 | [diff] [blame] | 679 | #ifndef CONFIG_EVA |
| 680 | |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 681 | __BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, protected_, ) |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 682 | __BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I, protected_, ) |
Leonid Yegoshin | de8974e | 2013-12-16 11:46:33 +0000 | [diff] [blame] | 683 | |
| 684 | #else |
| 685 | |
| 686 | #define __BUILD_PROT_BLAST_CACHE_RANGE(pfx, desc, hitop) \ |
| 687 | static inline void protected_blast_##pfx##cache##_range(unsigned long start,\ |
| 688 | unsigned long end) \ |
| 689 | { \ |
| 690 | unsigned long lsize = cpu_##desc##_line_size(); \ |
| 691 | unsigned long addr = start & ~(lsize - 1); \ |
| 692 | unsigned long aend = (end - 1) & ~(lsize - 1); \ |
| 693 | \ |
| 694 | __##pfx##flush_prologue \ |
| 695 | \ |
| 696 | if (segment_eq(get_fs(), USER_DS)) { \ |
| 697 | while (1) { \ |
| 698 | protected_cachee_op(hitop, addr); \ |
| 699 | if (addr == aend) \ |
| 700 | break; \ |
| 701 | addr += lsize; \ |
| 702 | } \ |
| 703 | } else { \ |
| 704 | while (1) { \ |
| 705 | protected_cache_op(hitop, addr); \ |
| 706 | if (addr == aend) \ |
| 707 | break; \ |
| 708 | addr += lsize; \ |
| 709 | } \ |
| 710 | \ |
| 711 | } \ |
| 712 | __##pfx##flush_epilogue \ |
| 713 | } |
| 714 | |
| 715 | __BUILD_PROT_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D) |
| 716 | __BUILD_PROT_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I) |
| 717 | |
| 718 | #endif |
| 719 | __BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, protected_, ) |
Huacai Chen | bad009f | 2014-01-14 17:56:37 -0800 | [diff] [blame] | 720 | __BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I_Loongson2, \ |
| 721 | protected_, loongson2_) |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 722 | __BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, , ) |
Leonid Yegoshin | 41e62b0 | 2013-12-16 11:24:13 +0000 | [diff] [blame] | 723 | __BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I, , ) |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 724 | __BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, , ) |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 725 | /* blast_inv_dcache_range */ |
Ralf Baechle | 14bd8c0 | 2013-09-25 18:21:26 +0200 | [diff] [blame] | 726 | __BUILD_BLAST_CACHE_RANGE(inv_d, dcache, Hit_Invalidate_D, , ) |
| 727 | __BUILD_BLAST_CACHE_RANGE(inv_s, scache, Hit_Invalidate_SD, , ) |
Atsushi Nemoto | 41700e7 | 2006-02-10 00:39:06 +0900 | [diff] [blame] | 728 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 729 | #endif /* _ASM_R4KCACHE_H */ |