blob: cca22ec59a2edd636616d580150a72ff1cb3a771 [file] [log] [blame]
Simon Hormana3f22db2012-11-21 21:12:43 +09001/*
2 * Device Tree Source for the SH73A0 SoC
3 *
4 * Copyright (C) 2012 Renesas Solutions Corp.
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
11/include/ "skeleton.dtsi"
12
Ulrich Hecht00df6112014-12-10 15:45:24 +010013#include <dt-bindings/clock/sh73a0-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/irq.h>
15
Simon Hormana3f22db2012-11-21 21:12:43 +090016/ {
17 compatible = "renesas,sh73a0";
Geert Uytterhoevenf170b972014-08-20 16:28:34 +020018 interrupt-parent = <&gic>;
Simon Hormana3f22db2012-11-21 21:12:43 +090019
20 cpus {
Simon Hormanc5795ae2013-01-28 09:41:40 +090021 #address-cells = <1>;
22 #size-cells = <0>;
23
Simon Hormana3f22db2012-11-21 21:12:43 +090024 cpu@0 {
Simon Hormanc5795ae2013-01-28 09:41:40 +090025 device_type = "cpu";
Simon Hormana3f22db2012-11-21 21:12:43 +090026 compatible = "arm,cortex-a9";
Simon Hormanc5795ae2013-01-28 09:41:40 +090027 reg = <0>;
Magnus Damm13bd8252014-08-20 22:02:19 +090028 clock-frequency = <1196000000>;
Simon Hormana3f22db2012-11-21 21:12:43 +090029 };
30 cpu@1 {
Simon Hormanc5795ae2013-01-28 09:41:40 +090031 device_type = "cpu";
Simon Hormana3f22db2012-11-21 21:12:43 +090032 compatible = "arm,cortex-a9";
Simon Hormanc5795ae2013-01-28 09:41:40 +090033 reg = <1>;
Magnus Damm13bd8252014-08-20 22:02:19 +090034 clock-frequency = <1196000000>;
Simon Hormana3f22db2012-11-21 21:12:43 +090035 };
36 };
37
38 gic: interrupt-controller@f0001000 {
39 compatible = "arm,cortex-a9-gic";
40 #interrupt-cells = <3>;
Simon Hormana3f22db2012-11-21 21:12:43 +090041 interrupt-controller;
42 reg = <0xf0001000 0x1000>,
43 <0xf0000100 0x100>;
44 };
Simon Horman48609532012-11-21 22:00:15 +090045
Magnus Damm4c904832013-07-24 12:45:03 +090046 pmu {
47 compatible = "arm,cortex-a9-pmu";
Laurent Pinchart5f75e732013-11-19 03:18:25 +010048 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>,
49 <0 56 IRQ_TYPE_LEVEL_HIGH>;
Magnus Damm4c904832013-07-24 12:45:03 +090050 };
51
Ulrich Hecht6a5336a2014-09-08 09:57:06 +090052 cmt1: timer@e6138000 {
53 compatible = "renesas,cmt-48-sh73a0", "renesas,cmt-48";
54 reg = <0xe6138000 0x200>;
55 interrupts = <0 65 IRQ_TYPE_LEVEL_HIGH>;
56
57 renesas,channels-mask = <0x3f>;
58
Ulrich Hechtf73e1e22014-12-10 15:45:26 +010059 clocks = <&mstp3_clks SH73A0_CLK_CMT1>;
60 clock-names = "fck";
Ulrich Hecht6a5336a2014-09-08 09:57:06 +090061 status = "disabled";
62 };
63
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +010064 irqpin0: irqpin@e6900000 {
Magnus Damm8bb44442013-11-28 08:14:57 +090065 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +010066 #interrupt-cells = <2>;
67 interrupt-controller;
68 reg = <0xe6900000 4>,
69 <0xe6900010 4>,
70 <0xe6900020 1>,
71 <0xe6900040 1>,
72 <0xe6900060 1>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010073 interrupts = <0 1 IRQ_TYPE_LEVEL_HIGH
74 0 2 IRQ_TYPE_LEVEL_HIGH
75 0 3 IRQ_TYPE_LEVEL_HIGH
76 0 4 IRQ_TYPE_LEVEL_HIGH
77 0 5 IRQ_TYPE_LEVEL_HIGH
78 0 6 IRQ_TYPE_LEVEL_HIGH
79 0 7 IRQ_TYPE_LEVEL_HIGH
80 0 8 IRQ_TYPE_LEVEL_HIGH>;
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +010081 };
82
83 irqpin1: irqpin@e6900004 {
Magnus Damm8bb44442013-11-28 08:14:57 +090084 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +010085 #interrupt-cells = <2>;
86 interrupt-controller;
87 reg = <0xe6900004 4>,
88 <0xe6900014 4>,
89 <0xe6900024 1>,
90 <0xe6900044 1>,
91 <0xe6900064 1>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010092 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH
93 0 10 IRQ_TYPE_LEVEL_HIGH
94 0 11 IRQ_TYPE_LEVEL_HIGH
95 0 12 IRQ_TYPE_LEVEL_HIGH
96 0 13 IRQ_TYPE_LEVEL_HIGH
97 0 14 IRQ_TYPE_LEVEL_HIGH
98 0 15 IRQ_TYPE_LEVEL_HIGH
99 0 16 IRQ_TYPE_LEVEL_HIGH>;
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +0100100 control-parent;
101 };
102
103 irqpin2: irqpin@e6900008 {
Magnus Damm8bb44442013-11-28 08:14:57 +0900104 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +0100105 #interrupt-cells = <2>;
106 interrupt-controller;
107 reg = <0xe6900008 4>,
108 <0xe6900018 4>,
109 <0xe6900028 1>,
110 <0xe6900048 1>,
111 <0xe6900068 1>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100112 interrupts = <0 17 IRQ_TYPE_LEVEL_HIGH
113 0 18 IRQ_TYPE_LEVEL_HIGH
114 0 19 IRQ_TYPE_LEVEL_HIGH
115 0 20 IRQ_TYPE_LEVEL_HIGH
116 0 21 IRQ_TYPE_LEVEL_HIGH
117 0 22 IRQ_TYPE_LEVEL_HIGH
118 0 23 IRQ_TYPE_LEVEL_HIGH
119 0 24 IRQ_TYPE_LEVEL_HIGH>;
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +0100120 };
121
122 irqpin3: irqpin@e690000c {
Magnus Damm8bb44442013-11-28 08:14:57 +0900123 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +0100124 #interrupt-cells = <2>;
125 interrupt-controller;
126 reg = <0xe690000c 4>,
127 <0xe690001c 4>,
128 <0xe690002c 1>,
129 <0xe690004c 1>,
130 <0xe690006c 1>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100131 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH
132 0 26 IRQ_TYPE_LEVEL_HIGH
133 0 27 IRQ_TYPE_LEVEL_HIGH
134 0 28 IRQ_TYPE_LEVEL_HIGH
135 0 29 IRQ_TYPE_LEVEL_HIGH
136 0 30 IRQ_TYPE_LEVEL_HIGH
137 0 31 IRQ_TYPE_LEVEL_HIGH
138 0 32 IRQ_TYPE_LEVEL_HIGH>;
Guennadi Liakhovetski558f8742013-03-21 17:05:40 +0100139 };
140
Guennadi Liakhovetski561a1a32013-06-06 17:38:12 +0200141 i2c0: i2c@e6820000 {
Simon Horman48609532012-11-21 22:00:15 +0900142 #address-cells = <1>;
143 #size-cells = <0>;
Geert Uytterhoevendd4dc872014-11-06 12:52:09 +0100144 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
Simon Horman48609532012-11-21 22:00:15 +0900145 reg = <0xe6820000 0x425>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100146 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH
147 0 168 IRQ_TYPE_LEVEL_HIGH
148 0 169 IRQ_TYPE_LEVEL_HIGH
149 0 170 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100150 clocks = <&mstp1_clks SH73A0_CLK_IIC0>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200151 status = "disabled";
Simon Horman48609532012-11-21 22:00:15 +0900152 };
153
Guennadi Liakhovetski561a1a32013-06-06 17:38:12 +0200154 i2c1: i2c@e6822000 {
Simon Horman48609532012-11-21 22:00:15 +0900155 #address-cells = <1>;
156 #size-cells = <0>;
Geert Uytterhoevendd4dc872014-11-06 12:52:09 +0100157 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
Simon Horman48609532012-11-21 22:00:15 +0900158 reg = <0xe6822000 0x425>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100159 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH
160 0 52 IRQ_TYPE_LEVEL_HIGH
161 0 53 IRQ_TYPE_LEVEL_HIGH
162 0 54 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100163 clocks = <&mstp3_clks SH73A0_CLK_IIC1>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200164 status = "disabled";
Simon Horman48609532012-11-21 22:00:15 +0900165 };
166
Guennadi Liakhovetski561a1a32013-06-06 17:38:12 +0200167 i2c2: i2c@e6824000 {
Simon Horman48609532012-11-21 22:00:15 +0900168 #address-cells = <1>;
169 #size-cells = <0>;
Geert Uytterhoevendd4dc872014-11-06 12:52:09 +0100170 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
Simon Horman48609532012-11-21 22:00:15 +0900171 reg = <0xe6824000 0x425>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100172 interrupts = <0 171 IRQ_TYPE_LEVEL_HIGH
173 0 172 IRQ_TYPE_LEVEL_HIGH
174 0 173 IRQ_TYPE_LEVEL_HIGH
175 0 174 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100176 clocks = <&mstp0_clks SH73A0_CLK_IIC2>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200177 status = "disabled";
Simon Horman48609532012-11-21 22:00:15 +0900178 };
179
Guennadi Liakhovetski561a1a32013-06-06 17:38:12 +0200180 i2c3: i2c@e6826000 {
Simon Horman48609532012-11-21 22:00:15 +0900181 #address-cells = <1>;
182 #size-cells = <0>;
Geert Uytterhoevendd4dc872014-11-06 12:52:09 +0100183 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
Simon Horman48609532012-11-21 22:00:15 +0900184 reg = <0xe6826000 0x425>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100185 interrupts = <0 183 IRQ_TYPE_LEVEL_HIGH
186 0 184 IRQ_TYPE_LEVEL_HIGH
187 0 185 IRQ_TYPE_LEVEL_HIGH
188 0 186 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100189 clocks = <&mstp4_clks SH73A0_CLK_IIC3>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200190 status = "disabled";
Simon Horman48609532012-11-21 22:00:15 +0900191 };
192
Guennadi Liakhovetski561a1a32013-06-06 17:38:12 +0200193 i2c4: i2c@e6828000 {
Simon Horman48609532012-11-21 22:00:15 +0900194 #address-cells = <1>;
195 #size-cells = <0>;
Geert Uytterhoevendd4dc872014-11-06 12:52:09 +0100196 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
Simon Horman48609532012-11-21 22:00:15 +0900197 reg = <0xe6828000 0x425>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100198 interrupts = <0 187 IRQ_TYPE_LEVEL_HIGH
199 0 188 IRQ_TYPE_LEVEL_HIGH
200 0 189 IRQ_TYPE_LEVEL_HIGH
201 0 190 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100202 clocks = <&mstp4_clks SH73A0_CLK_IIC4>;
Guennadi Liakhovetskieda3a4f2013-09-26 13:06:01 +0200203 status = "disabled";
Simon Horman48609532012-11-21 22:00:15 +0900204 };
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100205
Kuninori Morimoto33f6be32013-10-21 19:36:22 -0700206 mmcif: mmc@e6bd0000 {
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100207 compatible = "renesas,sh-mmcif";
208 reg = <0xe6bd0000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100209 interrupts = <0 140 IRQ_TYPE_LEVEL_HIGH
210 0 141 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100211 clocks = <&mstp3_clks SH73A0_CLK_MMCIF0>;
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100212 reg-io-width = <4>;
213 status = "disabled";
214 };
215
Kuninori Morimoto33f6be32013-10-21 19:36:22 -0700216 sdhi0: sd@ee100000 {
Kuninori Morimotoe8a8b8a2013-11-19 19:18:09 -0800217 compatible = "renesas,sdhi-sh73a0";
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100218 reg = <0xee100000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100219 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH
220 0 84 IRQ_TYPE_LEVEL_HIGH
221 0 85 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100222 clocks = <&mstp3_clks SH73A0_CLK_SDHI0>;
Guennadi Liakhovetskia463f7312013-03-19 18:38:50 +0100223 cap-sd-highspeed;
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100224 status = "disabled";
225 };
226
227 /* SDHI1 and SDHI2 have no CD pins, no need for CD IRQ */
Kuninori Morimoto33f6be32013-10-21 19:36:22 -0700228 sdhi1: sd@ee120000 {
Kuninori Morimotoe8a8b8a2013-11-19 19:18:09 -0800229 compatible = "renesas,sdhi-sh73a0";
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100230 reg = <0xee120000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100231 interrupts = <0 88 IRQ_TYPE_LEVEL_HIGH
232 0 89 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100233 clocks = <&mstp3_clks SH73A0_CLK_SDHI1>;
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100234 toshiba,mmc-wrprotect-disable;
Guennadi Liakhovetskia463f7312013-03-19 18:38:50 +0100235 cap-sd-highspeed;
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100236 status = "disabled";
237 };
238
Kuninori Morimoto33f6be32013-10-21 19:36:22 -0700239 sdhi2: sd@ee140000 {
Kuninori Morimotoe8a8b8a2013-11-19 19:18:09 -0800240 compatible = "renesas,sdhi-sh73a0";
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100241 reg = <0xee140000 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100242 interrupts = <0 104 IRQ_TYPE_LEVEL_HIGH
243 0 105 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100244 clocks = <&mstp3_clks SH73A0_CLK_SDHI2>;
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100245 toshiba,mmc-wrprotect-disable;
Guennadi Liakhovetskia463f7312013-03-19 18:38:50 +0100246 cap-sd-highspeed;
Guennadi Liakhovetski546e5d32013-03-19 13:47:43 +0100247 status = "disabled";
248 };
Laurent Pinchart3f590072012-11-20 14:02:54 +0100249
Simon Horman21314212014-07-07 09:54:51 +0200250 scifa0: serial@e6c40000 {
251 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
252 reg = <0xe6c40000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200253 interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100254 clocks = <&mstp2_clks SH73A0_CLK_SCIFA0>;
255 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200256 status = "disabled";
257 };
258
259 scifa1: serial@e6c50000 {
260 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
261 reg = <0xe6c50000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200262 interrupts = <0 73 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100263 clocks = <&mstp2_clks SH73A0_CLK_SCIFA1>;
264 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200265 status = "disabled";
266 };
267
268 scifa2: serial@e6c60000 {
269 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
270 reg = <0xe6c60000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200271 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100272 clocks = <&mstp2_clks SH73A0_CLK_SCIFA2>;
273 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200274 status = "disabled";
275 };
276
277 scifa3: serial@e6c70000 {
278 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
279 reg = <0xe6c70000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200280 interrupts = <0 75 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100281 clocks = <&mstp2_clks SH73A0_CLK_SCIFA3>;
282 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200283 status = "disabled";
284 };
285
286 scifa4: serial@e6c80000 {
287 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
288 reg = <0xe6c80000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200289 interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100290 clocks = <&mstp2_clks SH73A0_CLK_SCIFA4>;
291 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200292 status = "disabled";
293 };
294
295 scifa5: serial@e6cb0000 {
296 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
297 reg = <0xe6cb0000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200298 interrupts = <0 79 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100299 clocks = <&mstp2_clks SH73A0_CLK_SCIFA5>;
300 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200301 status = "disabled";
302 };
303
304 scifa6: serial@e6cc0000 {
305 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
306 reg = <0xe6cc0000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200307 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100308 clocks = <&mstp3_clks SH73A0_CLK_SCIFA6>;
309 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200310 status = "disabled";
311 };
312
313 scifa7: serial@e6cd0000 {
314 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
315 reg = <0xe6cd0000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200316 interrupts = <0 143 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100317 clocks = <&mstp2_clks SH73A0_CLK_SCIFA7>;
318 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200319 status = "disabled";
320 };
321
322 scifb8: serial@e6c30000 {
323 compatible = "renesas,scifb-sh73a0", "renesas,scifb";
324 reg = <0xe6c30000 0x100>;
Simon Horman21314212014-07-07 09:54:51 +0200325 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
Ulrich Hechtf73e1e22014-12-10 15:45:26 +0100326 clocks = <&mstp2_clks SH73A0_CLK_SCIFB>;
327 clock-names = "sci_ick";
Simon Horman21314212014-07-07 09:54:51 +0200328 status = "disabled";
329 };
330
Laurent Pinchart3f590072012-11-20 14:02:54 +0100331 pfc: pfc@e6050000 {
332 compatible = "renesas,pfc-sh73a0";
333 reg = <0xe6050000 0x8000>,
334 <0xe605801c 0x1c>;
335 gpio-controller;
336 #gpio-cells = <2>;
Laurent Pinchartaba76d22013-12-11 04:26:29 +0100337 interrupts-extended =
338 <&irqpin0 0 0>, <&irqpin0 1 0>, <&irqpin0 2 0>, <&irqpin0 3 0>,
339 <&irqpin0 4 0>, <&irqpin0 5 0>, <&irqpin0 6 0>, <&irqpin0 7 0>,
340 <&irqpin1 0 0>, <&irqpin1 1 0>, <&irqpin1 2 0>, <&irqpin1 3 0>,
341 <&irqpin1 4 0>, <&irqpin1 5 0>, <&irqpin1 6 0>, <&irqpin1 7 0>,
342 <&irqpin2 0 0>, <&irqpin2 1 0>, <&irqpin2 2 0>, <&irqpin2 3 0>,
343 <&irqpin2 4 0>, <&irqpin2 5 0>, <&irqpin2 6 0>, <&irqpin2 7 0>,
344 <&irqpin3 0 0>, <&irqpin3 1 0>, <&irqpin3 2 0>, <&irqpin3 3 0>,
345 <&irqpin3 4 0>, <&irqpin3 5 0>, <&irqpin3 6 0>, <&irqpin3 7 0>;
Laurent Pinchart3f590072012-11-20 14:02:54 +0100346 };
Kuninori Morimoto63b13032013-12-04 17:32:54 -0800347
348 sh_fsi2: sound@ec230000 {
349 #sound-dai-cells = <1>;
350 compatible = "renesas,sh_fsi2";
351 reg = <0xec230000 0x400>;
Kuninori Morimoto63b13032013-12-04 17:32:54 -0800352 interrupts = <0 146 0x4>;
353 status = "disabled";
354 };
Ulrich Hecht00df6112014-12-10 15:45:24 +0100355
356 clocks {
357 #address-cells = <1>;
358 #size-cells = <1>;
359 ranges;
360
361 /* External root clocks */
362 extalr_clk: extalr_clk {
363 compatible = "fixed-clock";
364 #clock-cells = <0>;
365 clock-frequency = <32768>;
366 clock-output-names = "extalr";
367 };
368 extal1_clk: extal1_clk {
369 compatible = "fixed-clock";
370 #clock-cells = <0>;
371 clock-frequency = <26000000>;
372 clock-output-names = "extal1";
373 };
374 extal2_clk: extal2_clk {
375 compatible = "fixed-clock";
376 #clock-cells = <0>;
377 clock-output-names = "extal2";
378 };
379 extcki_clk: extcki_clk {
380 compatible = "fixed-clock";
381 #clock-cells = <0>;
382 clock-output-names = "extcki";
383 };
384 fsiack_clk: fsiack_clk {
385 compatible = "fixed-clock";
386 #clock-cells = <0>;
387 clock-frequency = <0>;
388 clock-output-names = "fsiack";
389 };
390 fsibck_clk: fsibck_clk {
391 compatible = "fixed-clock";
392 #clock-cells = <0>;
393 clock-frequency = <0>;
394 clock-output-names = "fsibck";
395 };
396
397 /* Special CPG clocks */
398 cpg_clocks: cpg_clocks@e6150000 {
399 compatible = "renesas,sh73a0-cpg-clocks";
400 reg = <0xe6150000 0x10000>;
401 clocks = <&extal1_clk>, <&extal2_clk>;
402 #clock-cells = <1>;
403 clock-output-names = "main", "pll0", "pll1", "pll2",
404 "pll3", "dsi0phy", "dsi1phy",
405 "zg", "m3", "b", "m1", "m2",
406 "z", "zx", "hp";
407 };
408
409 /* Variable factor clocks (DIV6) */
410 vclk1_clk: vclk1_clk@e6150008 {
411 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
412 reg = <0xe6150008 4>;
413 clocks = <&pll1_div2_clk>;
414 #clock-cells = <0>;
415 clock-output-names = "vclk1";
416 };
417 vclk2_clk: vclk2_clk@e615000c {
418 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
419 reg = <0xe615000c 4>;
420 clocks = <&pll1_div2_clk>;
421 #clock-cells = <0>;
422 clock-output-names = "vclk2";
423 };
424 vclk3_clk: vclk3_clk@e615001c {
425 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
426 reg = <0xe615001c 4>;
427 clocks = <&pll1_div2_clk>;
428 #clock-cells = <0>;
429 clock-output-names = "vclk3";
430 };
431 zb_clk: zb_clk@e6150010 {
432 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
433 reg = <0xe6150010 4>;
434 clocks = <&pll1_div2_clk>;
435 #clock-cells = <0>;
436 clock-output-names = "zb";
437 };
438 flctl_clk: flctl_clk@e6150014 {
439 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
440 reg = <0xe6150014 4>;
441 clocks = <&pll1_div2_clk>;
442 #clock-cells = <0>;
443 clock-output-names = "flctlck";
444 };
445 sdhi0_clk: sdhi0_clk@e6150074 {
446 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
447 reg = <0xe6150074 4>;
448 clocks = <&pll1_div2_clk>;
449 #clock-cells = <0>;
450 clock-output-names = "sdhi0ck";
451 };
452 sdhi1_clk: sdhi1_clk@e6150078 {
453 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
454 reg = <0xe6150078 4>;
455 clocks = <&pll1_div2_clk>;
456 #clock-cells = <0>;
457 clock-output-names = "sdhi1ck";
458 };
459 sdhi2_clk: sdhi2_clk@e615007c {
460 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
461 reg = <0xe615007c 4>;
462 clocks = <&pll1_div2_clk>;
463 #clock-cells = <0>;
464 clock-output-names = "sdhi2ck";
465 };
466 fsia_clk: fsia_clk@e6150018 {
467 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
468 reg = <0xe6150018 4>;
469 clocks = <&pll1_div2_clk>;
470 #clock-cells = <0>;
471 clock-output-names = "fsia";
472 };
473 fsib_clk: fsib_clk@e6150090 {
474 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
475 reg = <0xe6150090 4>;
476 clocks = <&pll1_div2_clk>;
477 #clock-cells = <0>;
478 clock-output-names = "fsib";
479 };
480 sub_clk: sub_clk@e6150080 {
481 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
482 reg = <0xe6150080 4>;
483 clocks = <&extal2_clk>;
484 #clock-cells = <0>;
485 clock-output-names = "sub";
486 };
487 spua_clk: spua_clk@e6150084 {
488 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
489 reg = <0xe6150084 4>;
490 clocks = <&pll1_div2_clk>;
491 #clock-cells = <0>;
492 clock-output-names = "spua";
493 };
494 spuv_clk: spuv_clk@e6150094 {
495 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
496 reg = <0xe6150094 4>;
497 clocks = <&pll1_div2_clk>;
498 #clock-cells = <0>;
499 clock-output-names = "spuv";
500 };
501 msu_clk: msu_clk@e6150088 {
502 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
503 reg = <0xe6150088 4>;
504 clocks = <&pll1_div2_clk>;
505 #clock-cells = <0>;
506 clock-output-names = "msu";
507 };
508 hsi_clk: hsi_clk@e615008c {
509 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
510 reg = <0xe615008c 4>;
511 clocks = <&pll1_div2_clk>;
512 #clock-cells = <0>;
513 clock-output-names = "hsi";
514 };
515 mfg1_clk: mfg1_clk@e6150098 {
516 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
517 reg = <0xe6150098 4>;
518 clocks = <&pll1_div2_clk>;
519 #clock-cells = <0>;
520 clock-output-names = "mfg1";
521 };
522 mfg2_clk: mfg2_clk@e615009c {
523 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
524 reg = <0xe615009c 4>;
525 clocks = <&pll1_div2_clk>;
526 #clock-cells = <0>;
527 clock-output-names = "mfg2";
528 };
529 dsit_clk: dsit_clk@e6150060 {
530 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
531 reg = <0xe6150060 4>;
532 clocks = <&pll1_div2_clk>;
533 #clock-cells = <0>;
534 clock-output-names = "dsit";
535 };
536 dsi0p_clk: dsi0p_clk@e6150064 {
537 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
538 reg = <0xe6150064 4>;
539 clocks = <&pll1_div2_clk>;
540 #clock-cells = <0>;
541 clock-output-names = "dsi0pck";
542 };
543
544 /* Fixed factor clocks */
545 main_div2_clk: main_div2_clk {
546 compatible = "fixed-factor-clock";
547 clocks = <&cpg_clocks SH73A0_CLK_MAIN>;
548 #clock-cells = <0>;
549 clock-div = <2>;
550 clock-mult = <1>;
551 clock-output-names = "main_div2";
552 };
553 pll1_div2_clk: pll1_div2_clk {
554 compatible = "fixed-factor-clock";
555 clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
556 #clock-cells = <0>;
557 clock-div = <2>;
558 clock-mult = <1>;
559 clock-output-names = "pll1_div2";
560 };
561 pll1_div7_clk: pll1_div7_clk {
562 compatible = "fixed-factor-clock";
563 clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
564 #clock-cells = <0>;
565 clock-div = <7>;
566 clock-mult = <1>;
567 clock-output-names = "pll1_div7";
568 };
569 pll1_div13_clk: pll1_div13_clk {
570 compatible = "fixed-factor-clock";
571 clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
572 #clock-cells = <0>;
573 clock-div = <13>;
574 clock-mult = <1>;
575 clock-output-names = "pll1_div13";
576 };
577 twd_clk: twd_clk {
578 compatible = "fixed-factor-clock";
579 clocks = <&cpg_clocks SH73A0_CLK_Z>;
580 #clock-cells = <0>;
581 clock-div = <4>;
582 clock-mult = <1>;
583 clock-output-names = "twd";
584 };
585
586 /* Gate clocks */
587 mstp0_clks: mstp0_clks@e6150130 {
588 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
589 reg = <0xe6150130 4>, <0xe6150030 4>;
590 clocks = <&cpg_clocks SH73A0_CLK_HP>;
591 #clock-cells = <1>;
592 clock-indices = <
593 SH73A0_CLK_IIC2
594 >;
595 clock-output-names =
596 "iic2";
597 };
598 mstp1_clks: mstp1_clks@e6150134 {
599 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
600 reg = <0xe6150134 4>, <0xe6150038 4>;
601 clocks = <&cpg_clocks SH73A0_CLK_B>,
602 <&cpg_clocks SH73A0_CLK_B>,
603 <&cpg_clocks SH73A0_CLK_B>,
604 <&cpg_clocks SH73A0_CLK_B>,
605 <&sub_clk>, <&cpg_clocks SH73A0_CLK_B>,
606 <&cpg_clocks SH73A0_CLK_HP>,
607 <&cpg_clocks SH73A0_CLK_ZG>,
608 <&cpg_clocks SH73A0_CLK_B>;
609 #clock-cells = <1>;
610 clock-indices = <
611 SH73A0_CLK_CEU1 SH73A0_CLK_CSI2_RX1
612 SH73A0_CLK_CEU0 SH73A0_CLK_CSI2_RX0
613 SH73A0_CLK_TMU0 SH73A0_CLK_DSITX0
614 SH73A0_CLK_IIC0 SH73A0_CLK_SGX
615 SH73A0_CLK_LCDC0
616 >;
617 clock-output-names =
618 "ceu1", "csi2_rx1", "ceu0", "csi2_rx0",
619 "tmu0", "dsitx0", "iic0", "sgx", "lcdc0";
620 };
621 mstp2_clks: mstp2_clks@e6150138 {
622 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
623 reg = <0xe6150138 4>, <0xe6150040 4>;
624 clocks = <&sub_clk>, <&cpg_clocks SH73A0_CLK_HP>,
625 <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
626 <&sub_clk>, <&sub_clk>, <&sub_clk>, <&sub_clk>,
627 <&sub_clk>, <&sub_clk>;
628 #clock-cells = <1>;
629 clock-indices = <
630 SH73A0_CLK_SCIFA7 SH73A0_CLK_SY_DMAC
631 SH73A0_CLK_MP_DMAC SH73A0_CLK_SCIFA5
632 SH73A0_CLK_SCIFB SH73A0_CLK_SCIFA0
633 SH73A0_CLK_SCIFA1 SH73A0_CLK_SCIFA2
634 SH73A0_CLK_SCIFA3 SH73A0_CLK_SCIFA4
635 >;
636 clock-output-names =
637 "scifa7", "sy_dmac", "mp_dmac", "scifa5",
638 "scifb", "scifa0", "scifa1", "scifa2",
639 "scifa3", "scifa4";
640 };
641 mstp3_clks: mstp3_clks@e615013c {
642 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
643 reg = <0xe615013c 4>, <0xe6150048 4>;
644 clocks = <&sub_clk>, <&extalr_clk>,
645 <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
646 <&cpg_clocks SH73A0_CLK_HP>,
647 <&cpg_clocks SH73A0_CLK_HP>, <&flctl_clk>,
648 <&sdhi0_clk>, <&sdhi1_clk>,
649 <&cpg_clocks SH73A0_CLK_HP>, <&sdhi2_clk>,
650 <&main_div2_clk>, <&main_div2_clk>,
651 <&main_div2_clk>, <&main_div2_clk>,
652 <&main_div2_clk>;
653 #clock-cells = <1>;
654 clock-indices = <
655 SH73A0_CLK_SCIFA6 SH73A0_CLK_CMT1
656 SH73A0_CLK_FSI SH73A0_CLK_IRDA
657 SH73A0_CLK_IIC1 SH73A0_CLK_USB SH73A0_CLK_FLCTL
658 SH73A0_CLK_SDHI0 SH73A0_CLK_SDHI1
659 SH73A0_CLK_MMCIF0 SH73A0_CLK_SDHI2
660 SH73A0_CLK_TPU0 SH73A0_CLK_TPU1
661 SH73A0_CLK_TPU2 SH73A0_CLK_TPU3
662 SH73A0_CLK_TPU4
663 >;
664 clock-output-names =
665 "scifa6", "cmt1", "fsi", "irda", "iic1",
666 "usb", "flctl", "sdhi0", "sdhi1", "mmcif0", "sdhi2",
667 "tpu0", "tpu1", "tpu2", "tpu3", "tpu4";
668 };
669 mstp4_clks: mstp4_clks@e6150140 {
670 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
671 reg = <0xe6150140 4>, <0xe615004c 4>;
672 clocks = <&cpg_clocks SH73A0_CLK_HP>,
673 <&cpg_clocks SH73A0_CLK_HP>, <&extalr_clk>;
674 #clock-cells = <1>;
675 clock-indices = <
676 SH73A0_CLK_IIC3 SH73A0_CLK_IIC4
677 SH73A0_CLK_KEYSC
678 >;
679 clock-output-names =
680 "iic3", "iic4", "keysc";
681 };
682 };
Simon Hormana3f22db2012-11-21 21:12:43 +0900683};