blob: c64dabe8ae6e15ffbab147fb31db209cf58bf5a3 [file] [log] [blame]
Ram Amrani2e0cbc42016-10-10 13:15:30 +03001/* QLogic qedr NIC Driver
2 * Copyright (c) 2015-2016 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32#include <linux/module.h>
33#include <rdma/ib_verbs.h>
34#include <rdma/ib_addr.h>
Ram Amraniac1b36e2016-10-10 13:15:32 +030035#include <rdma/ib_user_verbs.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030036#include <linux/netdevice.h>
37#include <linux/iommu.h>
38#include <net/addrconf.h>
39#include <linux/qed/qede_roce.h>
Ram Amraniec72fce2016-10-10 13:15:31 +030040#include <linux/qed/qed_chain.h>
41#include <linux/qed/qed_if.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030042#include "qedr.h"
Ram Amraniac1b36e2016-10-10 13:15:32 +030043#include "verbs.h"
44#include <rdma/qedr-abi.h>
Ram Amrani2e0cbc42016-10-10 13:15:30 +030045
46MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
47MODULE_AUTHOR("QLogic Corporation");
48MODULE_LICENSE("Dual BSD/GPL");
49MODULE_VERSION(QEDR_MODULE_VERSION);
50
Ram Amranicecbcdd2016-10-10 13:15:34 +030051#define QEDR_WQ_MULTIPLIER_DFT (3)
52
Ram Amrani2e0cbc42016-10-10 13:15:30 +030053void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
54 enum ib_event_type type)
55{
56 struct ib_event ibev;
57
58 ibev.device = &dev->ibdev;
59 ibev.element.port_num = port_num;
60 ibev.event = type;
61
62 ib_dispatch_event(&ibev);
63}
64
65static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
66 u8 port_num)
67{
68 return IB_LINK_LAYER_ETHERNET;
69}
70
Ram Amraniec72fce2016-10-10 13:15:31 +030071static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
72 size_t str_len)
73{
74 struct qedr_dev *qedr = get_qedr_dev(ibdev);
75 u32 fw_ver = (u32)qedr->attr.fw_ver;
76
77 snprintf(str, str_len, "%d. %d. %d. %d",
78 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
79 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
80}
81
Ram Amrani993d1b52016-10-10 13:15:39 +030082static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
83{
84 struct qedr_dev *qdev;
85
86 qdev = get_qedr_dev(dev);
87 dev_hold(qdev->ndev);
88
89 /* The HW vendor's device driver must guarantee
90 * that this function returns NULL before the net device reaches
91 * NETDEV_UNREGISTER_FINAL state.
92 */
93 return qdev->ndev;
94}
95
Ram Amrani2e0cbc42016-10-10 13:15:30 +030096static int qedr_register_device(struct qedr_dev *dev)
97{
98 strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
99
Ram Amrani993d1b52016-10-10 13:15:39 +0300100 dev->ibdev.node_guid = dev->attr.node_guid;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300101 memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
102 dev->ibdev.owner = THIS_MODULE;
Ram Amraniac1b36e2016-10-10 13:15:32 +0300103 dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
104
105 dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
106 QEDR_UVERBS(QUERY_DEVICE) |
Ram Amrania7efd772016-10-10 13:15:33 +0300107 QEDR_UVERBS(QUERY_PORT) |
108 QEDR_UVERBS(ALLOC_PD) |
109 QEDR_UVERBS(DEALLOC_PD) |
110 QEDR_UVERBS(CREATE_COMP_CHANNEL) |
111 QEDR_UVERBS(CREATE_CQ) |
112 QEDR_UVERBS(RESIZE_CQ) |
113 QEDR_UVERBS(DESTROY_CQ) |
Ram Amranicecbcdd2016-10-10 13:15:34 +0300114 QEDR_UVERBS(REQ_NOTIFY_CQ) |
115 QEDR_UVERBS(CREATE_QP) |
116 QEDR_UVERBS(MODIFY_QP) |
117 QEDR_UVERBS(QUERY_QP) |
Ram Amranie0290cc2016-10-10 13:15:35 +0300118 QEDR_UVERBS(DESTROY_QP) |
119 QEDR_UVERBS(REG_MR) |
Ram Amraniafa0e132016-10-10 13:15:36 +0300120 QEDR_UVERBS(DEREG_MR) |
121 QEDR_UVERBS(POLL_CQ) |
122 QEDR_UVERBS(POST_SEND) |
123 QEDR_UVERBS(POST_RECV);
Ram Amraniac1b36e2016-10-10 13:15:32 +0300124
125 dev->ibdev.phys_port_cnt = 1;
126 dev->ibdev.num_comp_vectors = dev->num_cnq;
127 dev->ibdev.node_type = RDMA_NODE_IB_CA;
128
129 dev->ibdev.query_device = qedr_query_device;
130 dev->ibdev.query_port = qedr_query_port;
131 dev->ibdev.modify_port = qedr_modify_port;
132
133 dev->ibdev.query_gid = qedr_query_gid;
134 dev->ibdev.add_gid = qedr_add_gid;
135 dev->ibdev.del_gid = qedr_del_gid;
136
137 dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
138 dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
139 dev->ibdev.mmap = qedr_mmap;
140
Ram Amrania7efd772016-10-10 13:15:33 +0300141 dev->ibdev.alloc_pd = qedr_alloc_pd;
142 dev->ibdev.dealloc_pd = qedr_dealloc_pd;
143
144 dev->ibdev.create_cq = qedr_create_cq;
145 dev->ibdev.destroy_cq = qedr_destroy_cq;
146 dev->ibdev.resize_cq = qedr_resize_cq;
147 dev->ibdev.req_notify_cq = qedr_arm_cq;
148
Ram Amranicecbcdd2016-10-10 13:15:34 +0300149 dev->ibdev.create_qp = qedr_create_qp;
150 dev->ibdev.modify_qp = qedr_modify_qp;
151 dev->ibdev.query_qp = qedr_query_qp;
152 dev->ibdev.destroy_qp = qedr_destroy_qp;
153
Ram Amrania7efd772016-10-10 13:15:33 +0300154 dev->ibdev.query_pkey = qedr_query_pkey;
155
Ram Amrani04886772016-10-10 13:15:38 +0300156 dev->ibdev.create_ah = qedr_create_ah;
157 dev->ibdev.destroy_ah = qedr_destroy_ah;
158
Ram Amranie0290cc2016-10-10 13:15:35 +0300159 dev->ibdev.get_dma_mr = qedr_get_dma_mr;
160 dev->ibdev.dereg_mr = qedr_dereg_mr;
161 dev->ibdev.reg_user_mr = qedr_reg_user_mr;
162 dev->ibdev.alloc_mr = qedr_alloc_mr;
163 dev->ibdev.map_mr_sg = qedr_map_mr_sg;
164
Ram Amraniafa0e132016-10-10 13:15:36 +0300165 dev->ibdev.poll_cq = qedr_poll_cq;
166 dev->ibdev.post_send = qedr_post_send;
167 dev->ibdev.post_recv = qedr_post_recv;
168
Ram Amrani993d1b52016-10-10 13:15:39 +0300169 dev->ibdev.process_mad = qedr_process_mad;
170 dev->ibdev.get_port_immutable = qedr_port_immutable;
171 dev->ibdev.get_netdev = qedr_get_netdev;
172
Bart Van Assche69117102017-01-20 13:04:25 -0800173 dev->ibdev.dev.parent = &dev->pdev->dev;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300174
175 dev->ibdev.get_link_layer = qedr_link_layer;
Ram Amraniec72fce2016-10-10 13:15:31 +0300176 dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300177
Ram Amrani993d1b52016-10-10 13:15:39 +0300178 return ib_register_device(&dev->ibdev, NULL);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300179}
180
Ram Amraniec72fce2016-10-10 13:15:31 +0300181/* This function allocates fast-path status block memory */
182static int qedr_alloc_mem_sb(struct qedr_dev *dev,
183 struct qed_sb_info *sb_info, u16 sb_id)
184{
185 struct status_block *sb_virt;
186 dma_addr_t sb_phys;
187 int rc;
188
189 sb_virt = dma_alloc_coherent(&dev->pdev->dev,
190 sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
191 if (!sb_virt)
192 return -ENOMEM;
193
194 rc = dev->ops->common->sb_init(dev->cdev, sb_info,
195 sb_virt, sb_phys, sb_id,
196 QED_SB_TYPE_CNQ);
197 if (rc) {
198 pr_err("Status block initialization failed\n");
199 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
200 sb_virt, sb_phys);
201 return rc;
202 }
203
204 return 0;
205}
206
207static void qedr_free_mem_sb(struct qedr_dev *dev,
208 struct qed_sb_info *sb_info, int sb_id)
209{
210 if (sb_info->sb_virt) {
211 dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
212 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
213 (void *)sb_info->sb_virt, sb_info->sb_phys);
214 }
215}
216
217static void qedr_free_resources(struct qedr_dev *dev)
218{
219 int i;
220
221 for (i = 0; i < dev->num_cnq; i++) {
222 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
223 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
224 }
225
226 kfree(dev->cnq_array);
227 kfree(dev->sb_array);
228 kfree(dev->sgid_tbl);
229}
230
231static int qedr_alloc_resources(struct qedr_dev *dev)
232{
233 struct qedr_cnq *cnq;
234 __le16 *cons_pi;
235 u16 n_entries;
236 int i, rc;
237
238 dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
239 QEDR_MAX_SGID, GFP_KERNEL);
240 if (!dev->sgid_tbl)
241 return -ENOMEM;
242
243 spin_lock_init(&dev->sgid_lock);
244
245 /* Allocate Status blocks for CNQ */
246 dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
247 GFP_KERNEL);
248 if (!dev->sb_array) {
249 rc = -ENOMEM;
250 goto err1;
251 }
252
253 dev->cnq_array = kcalloc(dev->num_cnq,
254 sizeof(*dev->cnq_array), GFP_KERNEL);
255 if (!dev->cnq_array) {
256 rc = -ENOMEM;
257 goto err2;
258 }
259
260 dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
261
262 /* Allocate CNQ PBLs */
263 n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
264 for (i = 0; i < dev->num_cnq; i++) {
265 cnq = &dev->cnq_array[i];
266
267 rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
268 dev->sb_start + i);
269 if (rc)
270 goto err3;
271
272 rc = dev->ops->common->chain_alloc(dev->cdev,
273 QED_CHAIN_USE_TO_CONSUME,
274 QED_CHAIN_MODE_PBL,
275 QED_CHAIN_CNT_TYPE_U16,
276 n_entries,
277 sizeof(struct regpair *),
278 &cnq->pbl);
279 if (rc)
280 goto err4;
281
282 cnq->dev = dev;
283 cnq->sb = &dev->sb_array[i];
284 cons_pi = dev->sb_array[i].sb_virt->pi_array;
285 cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
286 cnq->index = i;
287 sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
288
289 DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
290 i, qed_chain_get_cons_idx(&cnq->pbl));
291 }
292
293 return 0;
294err4:
295 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
296err3:
297 for (--i; i >= 0; i--) {
298 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
299 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
300 }
301 kfree(dev->cnq_array);
302err2:
303 kfree(dev->sb_array);
304err1:
305 kfree(dev->sgid_tbl);
306 return rc;
307}
308
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300309/* QEDR sysfs interface */
310static ssize_t show_rev(struct device *device, struct device_attribute *attr,
311 char *buf)
312{
313 struct qedr_dev *dev = dev_get_drvdata(device);
314
315 return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
316}
317
318static ssize_t show_hca_type(struct device *device,
319 struct device_attribute *attr, char *buf)
320{
321 return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
322}
323
324static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
325static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
326
327static struct device_attribute *qedr_attributes[] = {
328 &dev_attr_hw_rev,
329 &dev_attr_hca_type
330};
331
332static void qedr_remove_sysfiles(struct qedr_dev *dev)
333{
334 int i;
335
336 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
337 device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
338}
339
340static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
341{
342 struct pci_dev *bridge;
Amrani, Ramf92faab2017-04-27 13:35:32 +0300343 u32 ctl2, cap2;
344 u16 flags;
345 int rc;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300346
347 bridge = pdev->bus->self;
348 if (!bridge)
Amrani, Ramf92faab2017-04-27 13:35:32 +0300349 goto disable;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300350
Amrani, Ramf92faab2017-04-27 13:35:32 +0300351 /* Check atomic routing support all the way to root complex */
352 while (bridge->bus->parent) {
353 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
354 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
355 goto disable;
356
357 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
358 if (rc)
359 goto disable;
360
361 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2);
362 if (rc)
363 goto disable;
364
365 if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) ||
366 (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK))
367 goto disable;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300368 bridge = bridge->bus->parent->self;
369 }
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300370
Amrani, Ramf92faab2017-04-27 13:35:32 +0300371 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
372 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
373 goto disable;
374
375 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
376 if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64))
377 goto disable;
378
379 /* Set atomic operations */
380 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
381 PCI_EXP_DEVCTL2_ATOMIC_REQ);
382 dev->atomic_cap = IB_ATOMIC_GLOB;
383
384 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
385
386 return;
387
388disable:
389 pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
390 PCI_EXP_DEVCTL2_ATOMIC_REQ);
391 dev->atomic_cap = IB_ATOMIC_NONE;
392
393 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
394
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300395}
396
Ram Amraniec72fce2016-10-10 13:15:31 +0300397static const struct qed_rdma_ops *qed_ops;
398
399#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
400
401static irqreturn_t qedr_irq_handler(int irq, void *handle)
402{
403 u16 hw_comp_cons, sw_comp_cons;
404 struct qedr_cnq *cnq = handle;
Ram Amrania7efd772016-10-10 13:15:33 +0300405 struct regpair *cq_handle;
406 struct qedr_cq *cq;
Ram Amraniec72fce2016-10-10 13:15:31 +0300407
408 qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
409
410 qed_sb_update_sb_idx(cnq->sb);
411
412 hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
413 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
414
415 /* Align protocol-index and chain reads */
416 rmb();
417
418 while (sw_comp_cons != hw_comp_cons) {
Ram Amrania7efd772016-10-10 13:15:33 +0300419 cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
420 cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
421 cq_handle->lo);
422
423 if (cq == NULL) {
424 DP_ERR(cnq->dev,
425 "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
426 cq_handle->hi, cq_handle->lo, sw_comp_cons,
427 hw_comp_cons);
428
429 break;
430 }
431
432 if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
433 DP_ERR(cnq->dev,
434 "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
435 cq_handle->hi, cq_handle->lo, cq);
436 break;
437 }
438
439 cq->arm_flags = 0;
440
441 if (cq->ibcq.comp_handler)
442 (*cq->ibcq.comp_handler)
443 (&cq->ibcq, cq->ibcq.cq_context);
444
Ram Amraniec72fce2016-10-10 13:15:31 +0300445 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
Ram Amrania7efd772016-10-10 13:15:33 +0300446
Ram Amraniec72fce2016-10-10 13:15:31 +0300447 cnq->n_comp++;
Ram Amrania7efd772016-10-10 13:15:33 +0300448
Ram Amraniec72fce2016-10-10 13:15:31 +0300449 }
450
451 qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
452 sw_comp_cons);
453
454 qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
455
456 return IRQ_HANDLED;
457}
458
459static void qedr_sync_free_irqs(struct qedr_dev *dev)
460{
461 u32 vector;
462 int i;
463
464 for (i = 0; i < dev->int_info.used_cnt; i++) {
465 if (dev->int_info.msix_cnt) {
466 vector = dev->int_info.msix[i * dev->num_hwfns].vector;
467 synchronize_irq(vector);
468 free_irq(vector, &dev->cnq_array[i]);
469 }
470 }
471
472 dev->int_info.used_cnt = 0;
473}
474
475static int qedr_req_msix_irqs(struct qedr_dev *dev)
476{
477 int i, rc = 0;
478
479 if (dev->num_cnq > dev->int_info.msix_cnt) {
480 DP_ERR(dev,
481 "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
482 dev->num_cnq, dev->int_info.msix_cnt);
483 return -EINVAL;
484 }
485
486 for (i = 0; i < dev->num_cnq; i++) {
487 rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
488 qedr_irq_handler, 0, dev->cnq_array[i].name,
489 &dev->cnq_array[i]);
490 if (rc) {
491 DP_ERR(dev, "Request cnq %d irq failed\n", i);
492 qedr_sync_free_irqs(dev);
493 } else {
494 DP_DEBUG(dev, QEDR_MSG_INIT,
495 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
496 dev->cnq_array[i].name, i,
497 &dev->cnq_array[i]);
498 dev->int_info.used_cnt++;
499 }
500 }
501
502 return rc;
503}
504
505static int qedr_setup_irqs(struct qedr_dev *dev)
506{
507 int rc;
508
509 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
510
511 /* Learn Interrupt configuration */
512 rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
513 if (rc < 0)
514 return rc;
515
516 rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
517 if (rc) {
518 DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
519 return rc;
520 }
521
522 if (dev->int_info.msix_cnt) {
523 DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
524 dev->int_info.msix_cnt);
525 rc = qedr_req_msix_irqs(dev);
526 if (rc)
527 return rc;
528 }
529
530 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
531
532 return 0;
533}
534
535static int qedr_set_device_attr(struct qedr_dev *dev)
536{
537 struct qed_rdma_device *qed_attr;
538 struct qedr_device_attr *attr;
539 u32 page_size;
540
541 /* Part 1 - query core capabilities */
542 qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
543
544 /* Part 2 - check capabilities */
545 page_size = ~dev->attr.page_size_caps + 1;
546 if (page_size > PAGE_SIZE) {
547 DP_ERR(dev,
548 "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
549 PAGE_SIZE, page_size);
550 return -ENODEV;
551 }
552
553 /* Part 3 - copy and update capabilities */
554 attr = &dev->attr;
555 attr->vendor_id = qed_attr->vendor_id;
556 attr->vendor_part_id = qed_attr->vendor_part_id;
557 attr->hw_ver = qed_attr->hw_ver;
558 attr->fw_ver = qed_attr->fw_ver;
559 attr->node_guid = qed_attr->node_guid;
560 attr->sys_image_guid = qed_attr->sys_image_guid;
561 attr->max_cnq = qed_attr->max_cnq;
562 attr->max_sge = qed_attr->max_sge;
563 attr->max_inline = qed_attr->max_inline;
564 attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
565 attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
566 attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
567 attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
568 attr->max_dev_resp_rd_atomic_resc =
569 qed_attr->max_dev_resp_rd_atomic_resc;
570 attr->max_cq = qed_attr->max_cq;
571 attr->max_qp = qed_attr->max_qp;
572 attr->max_mr = qed_attr->max_mr;
573 attr->max_mr_size = qed_attr->max_mr_size;
574 attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
575 attr->max_mw = qed_attr->max_mw;
576 attr->max_fmr = qed_attr->max_fmr;
577 attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
578 attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
579 attr->max_pd = qed_attr->max_pd;
580 attr->max_ah = qed_attr->max_ah;
581 attr->max_pkey = qed_attr->max_pkey;
582 attr->max_srq = qed_attr->max_srq;
583 attr->max_srq_wr = qed_attr->max_srq_wr;
584 attr->dev_caps = qed_attr->dev_caps;
585 attr->page_size_caps = qed_attr->page_size_caps;
586 attr->dev_ack_delay = qed_attr->dev_ack_delay;
587 attr->reserved_lkey = qed_attr->reserved_lkey;
588 attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
589 attr->max_stats_queues = qed_attr->max_stats_queues;
590
591 return 0;
592}
593
Ram Amrani1a590752017-01-24 13:51:40 +0200594void qedr_unaffiliated_event(void *context, u8 event_code)
Ram Amrani993d1b52016-10-10 13:15:39 +0300595{
596 pr_err("unaffiliated event not implemented yet\n");
597}
598
599void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
600{
601#define EVENT_TYPE_NOT_DEFINED 0
602#define EVENT_TYPE_CQ 1
603#define EVENT_TYPE_QP 2
604 struct qedr_dev *dev = (struct qedr_dev *)context;
Mintz, Yuvalbe086e72017-03-11 18:39:18 +0200605 struct regpair *async_handle = (struct regpair *)fw_handle;
606 u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
Ram Amrani993d1b52016-10-10 13:15:39 +0300607 u8 event_type = EVENT_TYPE_NOT_DEFINED;
608 struct ib_event event;
609 struct ib_cq *ibcq;
610 struct ib_qp *ibqp;
611 struct qedr_cq *cq;
612 struct qedr_qp *qp;
613
614 switch (e_code) {
615 case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
616 event.event = IB_EVENT_CQ_ERR;
617 event_type = EVENT_TYPE_CQ;
618 break;
619 case ROCE_ASYNC_EVENT_SQ_DRAINED:
620 event.event = IB_EVENT_SQ_DRAINED;
621 event_type = EVENT_TYPE_QP;
622 break;
623 case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
624 event.event = IB_EVENT_QP_FATAL;
625 event_type = EVENT_TYPE_QP;
626 break;
627 case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
628 event.event = IB_EVENT_QP_REQ_ERR;
629 event_type = EVENT_TYPE_QP;
630 break;
631 case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
632 event.event = IB_EVENT_QP_ACCESS_ERR;
633 event_type = EVENT_TYPE_QP;
634 break;
635 default:
636 DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
637 roce_handle64);
638 }
639
640 switch (event_type) {
641 case EVENT_TYPE_CQ:
642 cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
643 if (cq) {
644 ibcq = &cq->ibcq;
645 if (ibcq->event_handler) {
646 event.device = ibcq->device;
647 event.element.cq = ibcq;
648 ibcq->event_handler(&event, ibcq->cq_context);
649 }
650 } else {
651 WARN(1,
652 "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
653 roce_handle64);
654 }
655 DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
656 break;
657 case EVENT_TYPE_QP:
658 qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
659 if (qp) {
660 ibqp = &qp->ibqp;
661 if (ibqp->event_handler) {
662 event.device = ibqp->device;
663 event.element.qp = ibqp;
664 ibqp->event_handler(&event, ibqp->qp_context);
665 }
666 } else {
667 WARN(1,
668 "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
669 roce_handle64);
670 }
671 DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
672 break;
673 default:
674 break;
675 }
676}
677
Ram Amraniec72fce2016-10-10 13:15:31 +0300678static int qedr_init_hw(struct qedr_dev *dev)
679{
680 struct qed_rdma_add_user_out_params out_params;
681 struct qed_rdma_start_in_params *in_params;
682 struct qed_rdma_cnq_params *cur_pbl;
683 struct qed_rdma_events events;
684 dma_addr_t p_phys_table;
685 u32 page_cnt;
686 int rc = 0;
687 int i;
688
689 in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
690 if (!in_params) {
691 rc = -ENOMEM;
692 goto out;
693 }
694
695 in_params->desired_cnq = dev->num_cnq;
696 for (i = 0; i < dev->num_cnq; i++) {
697 cur_pbl = &in_params->cnq_pbl_list[i];
698
699 page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
700 cur_pbl->num_pbl_pages = page_cnt;
701
702 p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
703 cur_pbl->pbl_ptr = (u64)p_phys_table;
704 }
705
Ram Amrani993d1b52016-10-10 13:15:39 +0300706 events.affiliated_event = qedr_affiliated_event;
707 events.unaffiliated_event = qedr_unaffiliated_event;
Ram Amraniec72fce2016-10-10 13:15:31 +0300708 events.context = dev;
709
710 in_params->events = &events;
711 in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
712 in_params->max_mtu = dev->ndev->mtu;
713 ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
714
715 rc = dev->ops->rdma_init(dev->cdev, in_params);
716 if (rc)
717 goto out;
718
719 rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
720 if (rc)
721 goto out;
722
723 dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
724 dev->db_phys_addr = out_params.dpi_phys_addr;
725 dev->db_size = out_params.dpi_size;
726 dev->dpi = out_params.dpi;
727
728 rc = qedr_set_device_attr(dev);
729out:
730 kfree(in_params);
731 if (rc)
732 DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
733
734 return rc;
735}
736
737void qedr_stop_hw(struct qedr_dev *dev)
738{
739 dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
740 dev->ops->rdma_stop(dev->rdma_ctx);
741}
742
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300743static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
744 struct net_device *ndev)
745{
Ram Amraniec72fce2016-10-10 13:15:31 +0300746 struct qed_dev_rdma_info dev_info;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300747 struct qedr_dev *dev;
748 int rc = 0, i;
749
750 dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
751 if (!dev) {
752 pr_err("Unable to allocate ib device\n");
753 return NULL;
754 }
755
756 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
757
758 dev->pdev = pdev;
759 dev->ndev = ndev;
760 dev->cdev = cdev;
761
Ram Amraniec72fce2016-10-10 13:15:31 +0300762 qed_ops = qed_get_rdma_ops();
763 if (!qed_ops) {
764 DP_ERR(dev, "Failed to get qed roce operations\n");
765 goto init_err;
766 }
767
768 dev->ops = qed_ops;
769 rc = qed_ops->fill_dev_info(cdev, &dev_info);
770 if (rc)
771 goto init_err;
772
773 dev->num_hwfns = dev_info.common.num_hwfns;
774 dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
775
776 dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
777 if (!dev->num_cnq) {
778 DP_ERR(dev, "not enough CNQ resources.\n");
779 goto init_err;
780 }
781
Ram Amranicecbcdd2016-10-10 13:15:34 +0300782 dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
783
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300784 qedr_pci_set_atomic(dev, pdev);
785
Ram Amraniec72fce2016-10-10 13:15:31 +0300786 rc = qedr_alloc_resources(dev);
787 if (rc)
788 goto init_err;
789
790 rc = qedr_init_hw(dev);
791 if (rc)
792 goto alloc_err;
793
794 rc = qedr_setup_irqs(dev);
795 if (rc)
796 goto irq_err;
797
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300798 rc = qedr_register_device(dev);
799 if (rc) {
800 DP_ERR(dev, "Unable to allocate register device\n");
Ram Amraniec72fce2016-10-10 13:15:31 +0300801 goto reg_err;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300802 }
803
804 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
805 if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
Ram Amrani993d1b52016-10-10 13:15:39 +0300806 goto sysfs_err;
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300807
Ram Amranif449c7a2017-01-24 13:51:43 +0200808 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
809 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
810
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300811 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
812 return dev;
813
Ram Amrani993d1b52016-10-10 13:15:39 +0300814sysfs_err:
815 ib_unregister_device(&dev->ibdev);
Ram Amraniec72fce2016-10-10 13:15:31 +0300816reg_err:
817 qedr_sync_free_irqs(dev);
818irq_err:
819 qedr_stop_hw(dev);
820alloc_err:
821 qedr_free_resources(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300822init_err:
823 ib_dealloc_device(&dev->ibdev);
824 DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
825
826 return NULL;
827}
828
829static void qedr_remove(struct qedr_dev *dev)
830{
831 /* First unregister with stack to stop all the active traffic
832 * of the registered clients.
833 */
834 qedr_remove_sysfiles(dev);
Ram Amrani993d1b52016-10-10 13:15:39 +0300835 ib_unregister_device(&dev->ibdev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300836
Ram Amraniec72fce2016-10-10 13:15:31 +0300837 qedr_stop_hw(dev);
838 qedr_sync_free_irqs(dev);
839 qedr_free_resources(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300840 ib_dealloc_device(&dev->ibdev);
841}
842
Ram Amranif449c7a2017-01-24 13:51:43 +0200843static void qedr_close(struct qedr_dev *dev)
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300844{
Ram Amranif449c7a2017-01-24 13:51:43 +0200845 if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
846 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300847}
848
849static void qedr_shutdown(struct qedr_dev *dev)
850{
851 qedr_close(dev);
852 qedr_remove(dev);
853}
854
Ram Amranif449c7a2017-01-24 13:51:43 +0200855static void qedr_open(struct qedr_dev *dev)
856{
857 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
858 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
859}
860
Ram Amrani1d1424c2016-10-10 13:15:37 +0300861static void qedr_mac_address_change(struct qedr_dev *dev)
862{
863 union ib_gid *sgid = &dev->sgid_tbl[0];
864 u8 guid[8], mac_addr[6];
865 int rc;
866
867 /* Update SGID */
868 ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
869 guid[0] = mac_addr[0] ^ 2;
870 guid[1] = mac_addr[1];
871 guid[2] = mac_addr[2];
872 guid[3] = 0xff;
873 guid[4] = 0xfe;
874 guid[5] = mac_addr[3];
875 guid[6] = mac_addr[4];
876 guid[7] = mac_addr[5];
877 sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
878 memcpy(&sgid->raw[8], guid, sizeof(guid));
879
880 /* Update LL2 */
881 rc = dev->ops->roce_ll2_set_mac_filter(dev->cdev,
882 dev->gsi_ll2_mac_address,
883 dev->ndev->dev_addr);
884
885 ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
886
Ram Amranif449c7a2017-01-24 13:51:43 +0200887 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
Ram Amrani1d1424c2016-10-10 13:15:37 +0300888
889 if (rc)
890 DP_ERR(dev, "Error updating mac filter\n");
891}
892
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300893/* event handling via NIC driver ensures that all the NIC specific
894 * initialization done before RoCE driver notifies
895 * event to stack.
896 */
897static void qedr_notify(struct qedr_dev *dev, enum qede_roce_event event)
898{
899 switch (event) {
900 case QEDE_UP:
Ram Amranif449c7a2017-01-24 13:51:43 +0200901 qedr_open(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300902 break;
903 case QEDE_DOWN:
904 qedr_close(dev);
905 break;
906 case QEDE_CLOSE:
907 qedr_shutdown(dev);
908 break;
909 case QEDE_CHANGE_ADDR:
Ram Amrani1d1424c2016-10-10 13:15:37 +0300910 qedr_mac_address_change(dev);
Ram Amrani2e0cbc42016-10-10 13:15:30 +0300911 break;
912 default:
913 pr_err("Event not supported\n");
914 }
915}
916
917static struct qedr_driver qedr_drv = {
918 .name = "qedr_driver",
919 .add = qedr_add,
920 .remove = qedr_remove,
921 .notify = qedr_notify,
922};
923
924static int __init qedr_init_module(void)
925{
926 return qede_roce_register_driver(&qedr_drv);
927}
928
929static void __exit qedr_exit_module(void)
930{
931 qede_roce_unregister_driver(&qedr_drv);
932}
933
934module_init(qedr_init_module);
935module_exit(qedr_exit_module);