blob: 0c190bd003b1fdca761cb8be047d00e915b9bd6d [file] [log] [blame]
Marcin Wojtas3f518502014-07-10 16:52:13 -03001/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/platform_device.h>
17#include <linux/skbuff.h>
18#include <linux/inetdevice.h>
19#include <linux/mbus.h>
20#include <linux/module.h>
21#include <linux/interrupt.h>
22#include <linux/cpumask.h>
23#include <linux/of.h>
24#include <linux/of_irq.h>
25#include <linux/of_mdio.h>
26#include <linux/of_net.h>
27#include <linux/of_address.h>
Thomas Petazzonifaca9242017-03-07 16:53:06 +010028#include <linux/of_device.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030029#include <linux/phy.h>
30#include <linux/clk.h>
Marcin Wojtasedc660f2015-08-06 19:00:30 +020031#include <linux/hrtimer.h>
32#include <linux/ktime.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030033#include <uapi/linux/ppp_defs.h>
34#include <net/ip.h>
35#include <net/ipv6.h>
36
37/* RX Fifo Registers */
38#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
39#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
40#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
41#define MVPP2_RX_FIFO_INIT_REG 0x64
42
43/* RX DMA Top Registers */
44#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
45#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
46#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
47#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
48#define MVPP2_POOL_BUF_SIZE_OFFSET 5
49#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
50#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
51#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
52#define MVPP2_RXQ_POOL_SHORT_OFFS 20
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010053#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
54#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
Marcin Wojtas3f518502014-07-10 16:52:13 -030055#define MVPP2_RXQ_POOL_LONG_OFFS 24
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010056#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
57#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
Marcin Wojtas3f518502014-07-10 16:52:13 -030058#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
59#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
60#define MVPP2_RXQ_DISABLE_MASK BIT(31)
61
62/* Parser Registers */
63#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
64#define MVPP2_PRS_PORT_LU_MAX 0xf
65#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
66#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
67#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
68#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
69#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
70#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
71#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
72#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
73#define MVPP2_PRS_TCAM_IDX_REG 0x1100
74#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
75#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
76#define MVPP2_PRS_SRAM_IDX_REG 0x1200
77#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
78#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
79#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
80
81/* Classifier Registers */
82#define MVPP2_CLS_MODE_REG 0x1800
83#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
84#define MVPP2_CLS_PORT_WAY_REG 0x1810
85#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
86#define MVPP2_CLS_LKP_INDEX_REG 0x1814
87#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
88#define MVPP2_CLS_LKP_TBL_REG 0x1818
89#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
90#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
91#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
92#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
93#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
94#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
95#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
96#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
97#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
98#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
99#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
100#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
101
102/* Descriptor Manager Top Registers */
103#define MVPP2_RXQ_NUM_REG 0x2040
104#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100105#define MVPP22_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300106#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
107#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
108#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
109#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
110#define MVPP2_RXQ_NUM_NEW_OFFSET 16
111#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
112#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
113#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
114#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
115#define MVPP2_RXQ_THRESH_REG 0x204c
116#define MVPP2_OCCUPIED_THRESH_OFFSET 0
117#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
118#define MVPP2_RXQ_INDEX_REG 0x2050
119#define MVPP2_TXQ_NUM_REG 0x2080
120#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
121#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
122#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
123#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
Marcin Wojtas3f518502014-07-10 16:52:13 -0300124#define MVPP2_TXQ_INDEX_REG 0x2098
125#define MVPP2_TXQ_PREF_BUF_REG 0x209c
126#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
127#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
128#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
129#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
130#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
131#define MVPP2_TXQ_PENDING_REG 0x20a0
132#define MVPP2_TXQ_PENDING_MASK 0x3fff
133#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
134#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
135#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
136#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
137#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
138#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
139#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
140#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
141#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
142#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
143#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100144#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300145#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
146#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
147#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
148#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
149#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
150
151/* MBUS bridge registers */
152#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
153#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
154#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
155#define MVPP2_BASE_ADDR_ENABLE 0x4060
156
Thomas Petazzoni6763ce32017-03-07 16:53:15 +0100157/* AXI Bridge Registers */
158#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
159#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
160#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
161#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
162#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
163#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
164#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
165#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
166#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
167#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
168#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
169#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
170
171/* Values for AXI Bridge registers */
172#define MVPP22_AXI_ATTR_CACHE_OFFS 0
173#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
174
175#define MVPP22_AXI_CODE_CACHE_OFFS 0
176#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
177
178#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
179#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
180#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
181
182#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
183#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
184
Marcin Wojtas3f518502014-07-10 16:52:13 -0300185/* Interrupt Cause and Mask registers */
186#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
Thomas Petazzoniab426762017-02-21 11:28:04 +0100187#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100188#define MVPP21_ISR_RXQ_GROUP_REG(rxq) (0x5400 + 4 * (rxq))
189
190#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
191#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
192#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
193#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
194
195#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
196#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
197
198#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
199#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
200#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
201#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
202
Marcin Wojtas3f518502014-07-10 16:52:13 -0300203#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
204#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
205#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
206#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
207#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
208#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
209#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
210#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
211#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
212#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
213#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
214#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
215#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
216#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
217#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
218#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
219#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
220#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
221
222/* Buffer Manager registers */
223#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
224#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
225#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
226#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
227#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
228#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
229#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
230#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
231#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
232#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
233#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
234#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
235#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
236#define MVPP2_BM_START_MASK BIT(0)
237#define MVPP2_BM_STOP_MASK BIT(1)
238#define MVPP2_BM_STATE_MASK BIT(4)
239#define MVPP2_BM_LOW_THRESH_OFFS 8
240#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
241#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
242 MVPP2_BM_LOW_THRESH_OFFS)
243#define MVPP2_BM_HIGH_THRESH_OFFS 16
244#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
245#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
246 MVPP2_BM_HIGH_THRESH_OFFS)
247#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
248#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
249#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
250#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
251#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
252#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
253#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
254#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
255#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
256#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100257#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
258#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
259#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
260#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300261#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
262#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
263#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
264#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
265#define MVPP2_BM_VIRT_RLS_REG 0x64c0
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100266#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
267#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
268#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
269#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300270
271/* TX Scheduler registers */
272#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
273#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
274#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
275#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
276#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
277#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
278#define MVPP2_TXP_SCHED_MTU_REG 0x801c
279#define MVPP2_TXP_MTU_MAX 0x7FFFF
280#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
281#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
282#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
283#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
284#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
285#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
286#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
287#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
288#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
289#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
290#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
291#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
292#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
293#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
294
295/* TX general registers */
296#define MVPP2_TX_SNOOP_REG 0x8800
297#define MVPP2_TX_PORT_FLUSH_REG 0x8810
298#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
299
300/* LMS registers */
301#define MVPP2_SRC_ADDR_MIDDLE 0x24
302#define MVPP2_SRC_ADDR_HIGH 0x28
Marcin Wojtas08a23752014-07-21 13:48:12 -0300303#define MVPP2_PHY_AN_CFG0_REG 0x34
304#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300305#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
Thomas Petazzoni31d76772017-02-21 11:28:10 +0100306#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
Marcin Wojtas3f518502014-07-10 16:52:13 -0300307
308/* Per-port registers */
309#define MVPP2_GMAC_CTRL_0_REG 0x0
310#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
311#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
312#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
313#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
314#define MVPP2_GMAC_CTRL_1_REG 0x4
Marcin Wojtasb5c0a802014-07-21 13:48:11 -0300315#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300316#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
317#define MVPP2_GMAC_PCS_LB_EN_BIT 6
318#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
319#define MVPP2_GMAC_SA_LOW_OFFS 7
320#define MVPP2_GMAC_CTRL_2_REG 0x8
321#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
322#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
323#define MVPP2_GMAC_PORT_RGMII_MASK BIT(4)
324#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
325#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
326#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
327#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
328#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
329#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
330#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
Marcin Wojtas08a23752014-07-21 13:48:12 -0300331#define MVPP2_GMAC_FC_ADV_EN BIT(9)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300332#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
333#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
334#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
335#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
336#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
337#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
338 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100339#define MVPP22_GMAC_CTRL_4_REG 0x90
340#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
341#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
342#define MVPP22_CTRL4_SYNC_BYPASS BIT(6)
343#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
344
345/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
346 * relative to port->base.
347 */
348#define MVPP22_XLG_CTRL3_REG 0x11c
349#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
350#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
351
352/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
353#define MVPP22_SMI_MISC_CFG_REG 0x1204
354#define MVPP22_SMI_POLLING_EN BIT(10)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300355
Thomas Petazzonia7868412017-03-07 16:53:13 +0100356#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
357
Marcin Wojtas3f518502014-07-10 16:52:13 -0300358#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
359
360/* Descriptor ring Macros */
361#define MVPP2_QUEUE_NEXT_DESC(q, index) \
362 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
363
364/* Various constants */
365
366/* Coalescing */
367#define MVPP2_TXDONE_COAL_PKTS_THRESH 15
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200368#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
Marcin Wojtas3f518502014-07-10 16:52:13 -0300369#define MVPP2_RX_COAL_PKTS 32
370#define MVPP2_RX_COAL_USEC 100
371
372/* The two bytes Marvell header. Either contains a special value used
373 * by Marvell switches when a specific hardware mode is enabled (not
374 * supported by this driver) or is filled automatically by zeroes on
375 * the RX side. Those two bytes being at the front of the Ethernet
376 * header, they allow to have the IP header aligned on a 4 bytes
377 * boundary automatically: the hardware skips those two bytes on its
378 * own.
379 */
380#define MVPP2_MH_SIZE 2
381#define MVPP2_ETH_TYPE_LEN 2
382#define MVPP2_PPPOE_HDR_SIZE 8
383#define MVPP2_VLAN_TAG_LEN 4
384
385/* Lbtd 802.3 type */
386#define MVPP2_IP_LBDT_TYPE 0xfffa
387
Marcin Wojtas3f518502014-07-10 16:52:13 -0300388#define MVPP2_TX_CSUM_MAX_SIZE 9800
389
390/* Timeout constants */
391#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
392#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
393
394#define MVPP2_TX_MTU_MAX 0x7ffff
395
396/* Maximum number of T-CONTs of PON port */
397#define MVPP2_MAX_TCONT 16
398
399/* Maximum number of supported ports */
400#define MVPP2_MAX_PORTS 4
401
402/* Maximum number of TXQs used by single port */
403#define MVPP2_MAX_TXQ 8
404
Marcin Wojtas3f518502014-07-10 16:52:13 -0300405/* Dfault number of RXQs in use */
406#define MVPP2_DEFAULT_RXQ 4
407
Marcin Wojtas3f518502014-07-10 16:52:13 -0300408/* Max number of Rx descriptors */
409#define MVPP2_MAX_RXD 128
410
411/* Max number of Tx descriptors */
412#define MVPP2_MAX_TXD 1024
413
414/* Amount of Tx descriptors that can be reserved at once by CPU */
415#define MVPP2_CPU_DESC_CHUNK 64
416
417/* Max number of Tx descriptors in each aggregated queue */
418#define MVPP2_AGGR_TXQ_SIZE 256
419
420/* Descriptor aligned size */
421#define MVPP2_DESC_ALIGNED_SIZE 32
422
423/* Descriptor alignment mask */
424#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
425
426/* RX FIFO constants */
427#define MVPP2_RX_FIFO_PORT_DATA_SIZE 0x2000
428#define MVPP2_RX_FIFO_PORT_ATTR_SIZE 0x80
429#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
430
431/* RX buffer constants */
432#define MVPP2_SKB_SHINFO_SIZE \
433 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
434
435#define MVPP2_RX_PKT_SIZE(mtu) \
436 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
Jisheng Zhang4a0a12d2016-04-01 17:11:05 +0800437 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
Marcin Wojtas3f518502014-07-10 16:52:13 -0300438
439#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
440#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
441#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
442 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
443
444#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
445
446/* IPv6 max L3 address size */
447#define MVPP2_MAX_L3_ADDR_SIZE 16
448
449/* Port flags */
450#define MVPP2_F_LOOPBACK BIT(0)
451
452/* Marvell tag types */
453enum mvpp2_tag_type {
454 MVPP2_TAG_TYPE_NONE = 0,
455 MVPP2_TAG_TYPE_MH = 1,
456 MVPP2_TAG_TYPE_DSA = 2,
457 MVPP2_TAG_TYPE_EDSA = 3,
458 MVPP2_TAG_TYPE_VLAN = 4,
459 MVPP2_TAG_TYPE_LAST = 5
460};
461
462/* Parser constants */
463#define MVPP2_PRS_TCAM_SRAM_SIZE 256
464#define MVPP2_PRS_TCAM_WORDS 6
465#define MVPP2_PRS_SRAM_WORDS 4
466#define MVPP2_PRS_FLOW_ID_SIZE 64
467#define MVPP2_PRS_FLOW_ID_MASK 0x3f
468#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
469#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
470#define MVPP2_PRS_IPV4_HEAD 0x40
471#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
472#define MVPP2_PRS_IPV4_MC 0xe0
473#define MVPP2_PRS_IPV4_MC_MASK 0xf0
474#define MVPP2_PRS_IPV4_BC_MASK 0xff
475#define MVPP2_PRS_IPV4_IHL 0x5
476#define MVPP2_PRS_IPV4_IHL_MASK 0xf
477#define MVPP2_PRS_IPV6_MC 0xff
478#define MVPP2_PRS_IPV6_MC_MASK 0xff
479#define MVPP2_PRS_IPV6_HOP_MASK 0xff
480#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
481#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
482#define MVPP2_PRS_DBL_VLANS_MAX 100
483
484/* Tcam structure:
485 * - lookup ID - 4 bits
486 * - port ID - 1 byte
487 * - additional information - 1 byte
488 * - header data - 8 bytes
489 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
490 */
491#define MVPP2_PRS_AI_BITS 8
492#define MVPP2_PRS_PORT_MASK 0xff
493#define MVPP2_PRS_LU_MASK 0xf
494#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
495 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
496#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
497 (((offs) * 2) - ((offs) % 2) + 2)
498#define MVPP2_PRS_TCAM_AI_BYTE 16
499#define MVPP2_PRS_TCAM_PORT_BYTE 17
500#define MVPP2_PRS_TCAM_LU_BYTE 20
501#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
502#define MVPP2_PRS_TCAM_INV_WORD 5
503/* Tcam entries ID */
504#define MVPP2_PE_DROP_ALL 0
505#define MVPP2_PE_FIRST_FREE_TID 1
506#define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
507#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
508#define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
509#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
510#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
511#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26)
512#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
513#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
514#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
515#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
516#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
517#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
518#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
519#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
520#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
521#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
522#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
523#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
524#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
525#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
526#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
527#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4)
528#define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
529#define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
530#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
531
532/* Sram structure
533 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
534 */
535#define MVPP2_PRS_SRAM_RI_OFFS 0
536#define MVPP2_PRS_SRAM_RI_WORD 0
537#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
538#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
539#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
540#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
541#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
542#define MVPP2_PRS_SRAM_UDF_OFFS 73
543#define MVPP2_PRS_SRAM_UDF_BITS 8
544#define MVPP2_PRS_SRAM_UDF_MASK 0xff
545#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
546#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
547#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
548#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
549#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
550#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
551#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
552#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
553#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
554#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
555#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
556#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
557#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
558#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
559#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
560#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
561#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
562#define MVPP2_PRS_SRAM_AI_OFFS 90
563#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
564#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
565#define MVPP2_PRS_SRAM_AI_MASK 0xff
566#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
567#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
568#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
569#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
570
571/* Sram result info bits assignment */
572#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
573#define MVPP2_PRS_RI_DSA_MASK 0x2
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100574#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
575#define MVPP2_PRS_RI_VLAN_NONE 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300576#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
577#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
578#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
579#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
580#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100581#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
582#define MVPP2_PRS_RI_L2_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300583#define MVPP2_PRS_RI_L2_MCAST BIT(9)
584#define MVPP2_PRS_RI_L2_BCAST BIT(10)
585#define MVPP2_PRS_RI_PPPOE_MASK 0x800
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100586#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
587#define MVPP2_PRS_RI_L3_UN 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300588#define MVPP2_PRS_RI_L3_IP4 BIT(12)
589#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
590#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
591#define MVPP2_PRS_RI_L3_IP6 BIT(14)
592#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
593#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100594#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
595#define MVPP2_PRS_RI_L3_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300596#define MVPP2_PRS_RI_L3_MCAST BIT(15)
597#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
598#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
599#define MVPP2_PRS_RI_UDF3_MASK 0x300000
600#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
601#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
602#define MVPP2_PRS_RI_L4_TCP BIT(22)
603#define MVPP2_PRS_RI_L4_UDP BIT(23)
604#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
605#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
606#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
607#define MVPP2_PRS_RI_DROP_MASK 0x80000000
608
609/* Sram additional info bits assignment */
610#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
611#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
612#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
613#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
614#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
615#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
616#define MVPP2_PRS_SINGLE_VLAN_AI 0
617#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
618
619/* DSA/EDSA type */
620#define MVPP2_PRS_TAGGED true
621#define MVPP2_PRS_UNTAGGED false
622#define MVPP2_PRS_EDSA true
623#define MVPP2_PRS_DSA false
624
625/* MAC entries, shadow udf */
626enum mvpp2_prs_udf {
627 MVPP2_PRS_UDF_MAC_DEF,
628 MVPP2_PRS_UDF_MAC_RANGE,
629 MVPP2_PRS_UDF_L2_DEF,
630 MVPP2_PRS_UDF_L2_DEF_COPY,
631 MVPP2_PRS_UDF_L2_USER,
632};
633
634/* Lookup ID */
635enum mvpp2_prs_lookup {
636 MVPP2_PRS_LU_MH,
637 MVPP2_PRS_LU_MAC,
638 MVPP2_PRS_LU_DSA,
639 MVPP2_PRS_LU_VLAN,
640 MVPP2_PRS_LU_L2,
641 MVPP2_PRS_LU_PPPOE,
642 MVPP2_PRS_LU_IP4,
643 MVPP2_PRS_LU_IP6,
644 MVPP2_PRS_LU_FLOWS,
645 MVPP2_PRS_LU_LAST,
646};
647
648/* L3 cast enum */
649enum mvpp2_prs_l3_cast {
650 MVPP2_PRS_L3_UNI_CAST,
651 MVPP2_PRS_L3_MULTI_CAST,
652 MVPP2_PRS_L3_BROAD_CAST
653};
654
655/* Classifier constants */
656#define MVPP2_CLS_FLOWS_TBL_SIZE 512
657#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
658#define MVPP2_CLS_LKP_TBL_SIZE 64
659
660/* BM constants */
661#define MVPP2_BM_POOLS_NUM 8
662#define MVPP2_BM_LONG_BUF_NUM 1024
663#define MVPP2_BM_SHORT_BUF_NUM 2048
664#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
665#define MVPP2_BM_POOL_PTR_ALIGN 128
666#define MVPP2_BM_SWF_LONG_POOL(port) ((port > 2) ? 2 : port)
667#define MVPP2_BM_SWF_SHORT_POOL 3
668
669/* BM cookie (32 bits) definition */
670#define MVPP2_BM_COOKIE_POOL_OFFS 8
671#define MVPP2_BM_COOKIE_CPU_OFFS 24
672
673/* BM short pool packet size
674 * These value assure that for SWF the total number
675 * of bytes allocated for each buffer will be 512
676 */
677#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512)
678
Thomas Petazzonia7868412017-03-07 16:53:13 +0100679#define MVPP21_ADDR_SPACE_SZ 0
680#define MVPP22_ADDR_SPACE_SZ SZ_64K
681
682#define MVPP2_MAX_CPUS 4
683
Marcin Wojtas3f518502014-07-10 16:52:13 -0300684enum mvpp2_bm_type {
685 MVPP2_BM_FREE,
686 MVPP2_BM_SWF_LONG,
687 MVPP2_BM_SWF_SHORT
688};
689
690/* Definitions */
691
692/* Shared Packet Processor resources */
693struct mvpp2 {
694 /* Shared registers' base addresses */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300695 void __iomem *lms_base;
Thomas Petazzonia7868412017-03-07 16:53:13 +0100696 void __iomem *iface_base;
697
698 /* On PPv2.2, each CPU can access the base register through a
699 * separate address space, each 64 KB apart from each
700 * other.
701 */
702 void __iomem *cpu_base[MVPP2_MAX_CPUS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300703
704 /* Common clocks */
705 struct clk *pp_clk;
706 struct clk *gop_clk;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +0100707 struct clk *mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300708
709 /* List of pointers to port structures */
710 struct mvpp2_port **port_list;
711
712 /* Aggregated TXQs */
713 struct mvpp2_tx_queue *aggr_txqs;
714
715 /* BM pools */
716 struct mvpp2_bm_pool *bm_pools;
717
718 /* PRS shadow table */
719 struct mvpp2_prs_shadow *prs_shadow;
720 /* PRS auxiliary table for double vlan entries control */
721 bool *prs_double_vlans;
722
723 /* Tclk value */
724 u32 tclk;
Thomas Petazzonifaca9242017-03-07 16:53:06 +0100725
726 /* HW version */
727 enum { MVPP21, MVPP22 } hw_version;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +0100728
729 /* Maximum number of RXQs per port */
730 unsigned int max_port_rxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300731};
732
733struct mvpp2_pcpu_stats {
734 struct u64_stats_sync syncp;
735 u64 rx_packets;
736 u64 rx_bytes;
737 u64 tx_packets;
738 u64 tx_bytes;
739};
740
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200741/* Per-CPU port control */
742struct mvpp2_port_pcpu {
743 struct hrtimer tx_done_timer;
744 bool timer_scheduled;
745 /* Tasklet for egress finalization */
746 struct tasklet_struct tx_done_tasklet;
747};
748
Marcin Wojtas3f518502014-07-10 16:52:13 -0300749struct mvpp2_port {
750 u8 id;
751
Thomas Petazzonia7868412017-03-07 16:53:13 +0100752 /* Index of the port from the "group of ports" complex point
753 * of view
754 */
755 int gop_id;
756
Marcin Wojtas3f518502014-07-10 16:52:13 -0300757 int irq;
758
759 struct mvpp2 *priv;
760
761 /* Per-port registers' base address */
762 void __iomem *base;
763
764 struct mvpp2_rx_queue **rxqs;
765 struct mvpp2_tx_queue **txqs;
766 struct net_device *dev;
767
768 int pkt_size;
769
770 u32 pending_cause_rx;
771 struct napi_struct napi;
772
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200773 /* Per-CPU port control */
774 struct mvpp2_port_pcpu __percpu *pcpu;
775
Marcin Wojtas3f518502014-07-10 16:52:13 -0300776 /* Flags */
777 unsigned long flags;
778
779 u16 tx_ring_size;
780 u16 rx_ring_size;
781 struct mvpp2_pcpu_stats __percpu *stats;
782
Marcin Wojtas3f518502014-07-10 16:52:13 -0300783 phy_interface_t phy_interface;
784 struct device_node *phy_node;
785 unsigned int link;
786 unsigned int duplex;
787 unsigned int speed;
788
789 struct mvpp2_bm_pool *pool_long;
790 struct mvpp2_bm_pool *pool_short;
791
792 /* Index of first port's physical RXQ */
793 u8 first_rxq;
794};
795
796/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
797 * layout of the transmit and reception DMA descriptors, and their
798 * layout is therefore defined by the hardware design
799 */
800
801#define MVPP2_TXD_L3_OFF_SHIFT 0
802#define MVPP2_TXD_IP_HLEN_SHIFT 8
803#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
804#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
805#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
806#define MVPP2_TXD_PADDING_DISABLE BIT(23)
807#define MVPP2_TXD_L4_UDP BIT(24)
808#define MVPP2_TXD_L3_IP6 BIT(26)
809#define MVPP2_TXD_L_DESC BIT(28)
810#define MVPP2_TXD_F_DESC BIT(29)
811
812#define MVPP2_RXD_ERR_SUMMARY BIT(15)
813#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
814#define MVPP2_RXD_ERR_CRC 0x0
815#define MVPP2_RXD_ERR_OVERRUN BIT(13)
816#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
817#define MVPP2_RXD_BM_POOL_ID_OFFS 16
818#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
819#define MVPP2_RXD_HWF_SYNC BIT(21)
820#define MVPP2_RXD_L4_CSUM_OK BIT(22)
821#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
822#define MVPP2_RXD_L4_TCP BIT(25)
823#define MVPP2_RXD_L4_UDP BIT(26)
824#define MVPP2_RXD_L3_IP4 BIT(28)
825#define MVPP2_RXD_L3_IP6 BIT(30)
826#define MVPP2_RXD_BUF_HDR BIT(31)
827
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100828/* HW TX descriptor for PPv2.1 */
829struct mvpp21_tx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300830 u32 command; /* Options used by HW for packet transmitting.*/
831 u8 packet_offset; /* the offset from the buffer beginning */
832 u8 phys_txq; /* destination queue ID */
833 u16 data_size; /* data size of transmitted packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100834 u32 buf_dma_addr; /* physical addr of transmitted buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300835 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
836 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
837 u32 reserved2; /* reserved (for future use) */
838};
839
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100840/* HW RX descriptor for PPv2.1 */
841struct mvpp21_rx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300842 u32 status; /* info about received packet */
843 u16 reserved1; /* parser_info (for future use, PnC) */
844 u16 data_size; /* size of received packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100845 u32 buf_dma_addr; /* physical address of the buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300846 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
847 u16 reserved2; /* gem_port_id (for future use, PON) */
848 u16 reserved3; /* csum_l4 (for future use, PnC) */
849 u8 reserved4; /* bm_qset (for future use, BM) */
850 u8 reserved5;
851 u16 reserved6; /* classify_info (for future use, PnC) */
852 u32 reserved7; /* flow_id (for future use, PnC) */
853 u32 reserved8;
854};
855
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100856/* HW TX descriptor for PPv2.2 */
857struct mvpp22_tx_desc {
858 u32 command;
859 u8 packet_offset;
860 u8 phys_txq;
861 u16 data_size;
862 u64 reserved1;
863 u64 buf_dma_addr_ptp;
864 u64 buf_cookie_misc;
865};
866
867/* HW RX descriptor for PPv2.2 */
868struct mvpp22_rx_desc {
869 u32 status;
870 u16 reserved1;
871 u16 data_size;
872 u32 reserved2;
873 u32 reserved3;
874 u64 buf_dma_addr_key_hash;
875 u64 buf_cookie_misc;
876};
877
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100878/* Opaque type used by the driver to manipulate the HW TX and RX
879 * descriptors
880 */
881struct mvpp2_tx_desc {
882 union {
883 struct mvpp21_tx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100884 struct mvpp22_tx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100885 };
886};
887
888struct mvpp2_rx_desc {
889 union {
890 struct mvpp21_rx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100891 struct mvpp22_rx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100892 };
893};
894
Thomas Petazzoni83544912016-12-21 11:28:49 +0100895struct mvpp2_txq_pcpu_buf {
896 /* Transmitted SKB */
897 struct sk_buff *skb;
898
899 /* Physical address of transmitted buffer */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100900 dma_addr_t dma;
Thomas Petazzoni83544912016-12-21 11:28:49 +0100901
902 /* Size transmitted */
903 size_t size;
904};
905
Marcin Wojtas3f518502014-07-10 16:52:13 -0300906/* Per-CPU Tx queue control */
907struct mvpp2_txq_pcpu {
908 int cpu;
909
910 /* Number of Tx DMA descriptors in the descriptor ring */
911 int size;
912
913 /* Number of currently used Tx DMA descriptor in the
914 * descriptor ring
915 */
916 int count;
917
918 /* Number of Tx DMA descriptors reserved for each CPU */
919 int reserved_num;
920
Thomas Petazzoni83544912016-12-21 11:28:49 +0100921 /* Infos about transmitted buffers */
922 struct mvpp2_txq_pcpu_buf *buffs;
Marcin Wojtas71ce3912015-08-06 19:00:29 +0200923
Marcin Wojtas3f518502014-07-10 16:52:13 -0300924 /* Index of last TX DMA descriptor that was inserted */
925 int txq_put_index;
926
927 /* Index of the TX DMA descriptor to be cleaned up */
928 int txq_get_index;
929};
930
931struct mvpp2_tx_queue {
932 /* Physical number of this Tx queue */
933 u8 id;
934
935 /* Logical number of this Tx queue */
936 u8 log_id;
937
938 /* Number of Tx DMA descriptors in the descriptor ring */
939 int size;
940
941 /* Number of currently used Tx DMA descriptor in the descriptor ring */
942 int count;
943
944 /* Per-CPU control of physical Tx queues */
945 struct mvpp2_txq_pcpu __percpu *pcpu;
946
Marcin Wojtas3f518502014-07-10 16:52:13 -0300947 u32 done_pkts_coal;
948
949 /* Virtual address of thex Tx DMA descriptors array */
950 struct mvpp2_tx_desc *descs;
951
952 /* DMA address of the Tx DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100953 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300954
955 /* Index of the last Tx DMA descriptor */
956 int last_desc;
957
958 /* Index of the next Tx DMA descriptor to process */
959 int next_desc_to_proc;
960};
961
962struct mvpp2_rx_queue {
963 /* RX queue number, in the range 0-31 for physical RXQs */
964 u8 id;
965
966 /* Num of rx descriptors in the rx descriptor ring */
967 int size;
968
969 u32 pkts_coal;
970 u32 time_coal;
971
972 /* Virtual address of the RX DMA descriptors array */
973 struct mvpp2_rx_desc *descs;
974
975 /* DMA address of the RX DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100976 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300977
978 /* Index of the last RX DMA descriptor */
979 int last_desc;
980
981 /* Index of the next RX DMA descriptor to process */
982 int next_desc_to_proc;
983
984 /* ID of port to which physical RXQ is mapped */
985 int port;
986
987 /* Port's logic RXQ number to which physical RXQ is mapped */
988 int logic_rxq;
989};
990
991union mvpp2_prs_tcam_entry {
992 u32 word[MVPP2_PRS_TCAM_WORDS];
993 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
994};
995
996union mvpp2_prs_sram_entry {
997 u32 word[MVPP2_PRS_SRAM_WORDS];
998 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
999};
1000
1001struct mvpp2_prs_entry {
1002 u32 index;
1003 union mvpp2_prs_tcam_entry tcam;
1004 union mvpp2_prs_sram_entry sram;
1005};
1006
1007struct mvpp2_prs_shadow {
1008 bool valid;
1009 bool finish;
1010
1011 /* Lookup ID */
1012 int lu;
1013
1014 /* User defined offset */
1015 int udf;
1016
1017 /* Result info */
1018 u32 ri;
1019 u32 ri_mask;
1020};
1021
1022struct mvpp2_cls_flow_entry {
1023 u32 index;
1024 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1025};
1026
1027struct mvpp2_cls_lookup_entry {
1028 u32 lkpid;
1029 u32 way;
1030 u32 data;
1031};
1032
1033struct mvpp2_bm_pool {
1034 /* Pool number in the range 0-7 */
1035 int id;
1036 enum mvpp2_bm_type type;
1037
1038 /* Buffer Pointers Pool External (BPPE) size */
1039 int size;
Thomas Petazzonid01524d2017-03-07 16:53:09 +01001040 /* BPPE size in bytes */
1041 int size_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001042 /* Number of buffers for this pool */
1043 int buf_num;
1044 /* Pool buffer size */
1045 int buf_size;
1046 /* Packet size */
1047 int pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01001048 int frag_size;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001049
1050 /* BPPE virtual base address */
1051 u32 *virt_addr;
Thomas Petazzoni20396132017-03-07 16:53:00 +01001052 /* BPPE DMA base address */
1053 dma_addr_t dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001054
1055 /* Ports using BM pool */
1056 u32 port_map;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001057};
1058
Marcin Wojtas3f518502014-07-10 16:52:13 -03001059/* Static declaractions */
1060
1061/* Number of RXQs used by single port */
1062static int rxq_number = MVPP2_DEFAULT_RXQ;
1063/* Number of TXQs used by single port */
1064static int txq_number = MVPP2_MAX_TXQ;
1065
1066#define MVPP2_DRIVER_NAME "mvpp2"
1067#define MVPP2_DRIVER_VERSION "1.0"
1068
1069/* Utility/helper methods */
1070
1071static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1072{
Thomas Petazzonia7868412017-03-07 16:53:13 +01001073 writel(data, priv->cpu_base[0] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001074}
1075
1076static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1077{
Thomas Petazzonia7868412017-03-07 16:53:13 +01001078 return readl(priv->cpu_base[0] + offset);
1079}
1080
1081/* These accessors should be used to access:
1082 *
1083 * - per-CPU registers, where each CPU has its own copy of the
1084 * register.
1085 *
1086 * MVPP2_BM_VIRT_ALLOC_REG
1087 * MVPP2_BM_ADDR_HIGH_ALLOC
1088 * MVPP22_BM_ADDR_HIGH_RLS_REG
1089 * MVPP2_BM_VIRT_RLS_REG
1090 * MVPP2_ISR_RX_TX_CAUSE_REG
1091 * MVPP2_ISR_RX_TX_MASK_REG
1092 * MVPP2_TXQ_NUM_REG
1093 * MVPP2_AGGR_TXQ_UPDATE_REG
1094 * MVPP2_TXQ_RSVD_REQ_REG
1095 * MVPP2_TXQ_RSVD_RSLT_REG
1096 * MVPP2_TXQ_SENT_REG
1097 * MVPP2_RXQ_NUM_REG
1098 *
1099 * - global registers that must be accessed through a specific CPU
1100 * window, because they are related to an access to a per-CPU
1101 * register
1102 *
1103 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1104 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1105 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1106 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1107 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1108 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1109 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1110 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1111 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1112 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1113 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1114 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1115 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1116 */
1117static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1118 u32 offset, u32 data)
1119{
1120 writel(data, priv->cpu_base[cpu] + offset);
1121}
1122
1123static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1124 u32 offset)
1125{
1126 return readl(priv->cpu_base[cpu] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001127}
1128
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001129static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1130 struct mvpp2_tx_desc *tx_desc)
1131{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001132 if (port->priv->hw_version == MVPP21)
1133 return tx_desc->pp21.buf_dma_addr;
1134 else
1135 return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001136}
1137
1138static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1139 struct mvpp2_tx_desc *tx_desc,
1140 dma_addr_t dma_addr)
1141{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001142 if (port->priv->hw_version == MVPP21) {
1143 tx_desc->pp21.buf_dma_addr = dma_addr;
1144 } else {
1145 u64 val = (u64)dma_addr;
1146
1147 tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1148 tx_desc->pp22.buf_dma_addr_ptp |= val;
1149 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001150}
1151
1152static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1153 struct mvpp2_tx_desc *tx_desc)
1154{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001155 if (port->priv->hw_version == MVPP21)
1156 return tx_desc->pp21.data_size;
1157 else
1158 return tx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001159}
1160
1161static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1162 struct mvpp2_tx_desc *tx_desc,
1163 size_t size)
1164{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001165 if (port->priv->hw_version == MVPP21)
1166 tx_desc->pp21.data_size = size;
1167 else
1168 tx_desc->pp22.data_size = size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001169}
1170
1171static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1172 struct mvpp2_tx_desc *tx_desc,
1173 unsigned int txq)
1174{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001175 if (port->priv->hw_version == MVPP21)
1176 tx_desc->pp21.phys_txq = txq;
1177 else
1178 tx_desc->pp22.phys_txq = txq;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001179}
1180
1181static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1182 struct mvpp2_tx_desc *tx_desc,
1183 unsigned int command)
1184{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001185 if (port->priv->hw_version == MVPP21)
1186 tx_desc->pp21.command = command;
1187 else
1188 tx_desc->pp22.command = command;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001189}
1190
1191static void mvpp2_txdesc_offset_set(struct mvpp2_port *port,
1192 struct mvpp2_tx_desc *tx_desc,
1193 unsigned int offset)
1194{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001195 if (port->priv->hw_version == MVPP21)
1196 tx_desc->pp21.packet_offset = offset;
1197 else
1198 tx_desc->pp22.packet_offset = offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001199}
1200
1201static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1202 struct mvpp2_tx_desc *tx_desc)
1203{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001204 if (port->priv->hw_version == MVPP21)
1205 return tx_desc->pp21.packet_offset;
1206 else
1207 return tx_desc->pp22.packet_offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001208}
1209
1210static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1211 struct mvpp2_rx_desc *rx_desc)
1212{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001213 if (port->priv->hw_version == MVPP21)
1214 return rx_desc->pp21.buf_dma_addr;
1215 else
1216 return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001217}
1218
1219static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1220 struct mvpp2_rx_desc *rx_desc)
1221{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001222 if (port->priv->hw_version == MVPP21)
1223 return rx_desc->pp21.buf_cookie;
1224 else
1225 return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001226}
1227
1228static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1229 struct mvpp2_rx_desc *rx_desc)
1230{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001231 if (port->priv->hw_version == MVPP21)
1232 return rx_desc->pp21.data_size;
1233 else
1234 return rx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001235}
1236
1237static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1238 struct mvpp2_rx_desc *rx_desc)
1239{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001240 if (port->priv->hw_version == MVPP21)
1241 return rx_desc->pp21.status;
1242 else
1243 return rx_desc->pp22.status;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001244}
1245
Marcin Wojtas3f518502014-07-10 16:52:13 -03001246static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1247{
1248 txq_pcpu->txq_get_index++;
1249 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1250 txq_pcpu->txq_get_index = 0;
1251}
1252
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001253static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1254 struct mvpp2_txq_pcpu *txq_pcpu,
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001255 struct sk_buff *skb,
1256 struct mvpp2_tx_desc *tx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001257{
Thomas Petazzoni83544912016-12-21 11:28:49 +01001258 struct mvpp2_txq_pcpu_buf *tx_buf =
1259 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1260 tx_buf->skb = skb;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001261 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1262 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1263 mvpp2_txdesc_offset_get(port, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001264 txq_pcpu->txq_put_index++;
1265 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1266 txq_pcpu->txq_put_index = 0;
1267}
1268
1269/* Get number of physical egress port */
1270static inline int mvpp2_egress_port(struct mvpp2_port *port)
1271{
1272 return MVPP2_MAX_TCONT + port->id;
1273}
1274
1275/* Get number of physical TXQ */
1276static inline int mvpp2_txq_phys(int port, int txq)
1277{
1278 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1279}
1280
1281/* Parser configuration routines */
1282
1283/* Update parser tcam and sram hw entries */
1284static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1285{
1286 int i;
1287
1288 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1289 return -EINVAL;
1290
1291 /* Clear entry invalidation bit */
1292 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1293
1294 /* Write tcam index - indirect access */
1295 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1296 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1297 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1298
1299 /* Write sram index - indirect access */
1300 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1301 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1302 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1303
1304 return 0;
1305}
1306
1307/* Read tcam entry from hw */
1308static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1309{
1310 int i;
1311
1312 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1313 return -EINVAL;
1314
1315 /* Write tcam index - indirect access */
1316 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1317
1318 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1319 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1320 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1321 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1322
1323 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1324 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1325
1326 /* Write sram index - indirect access */
1327 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1328 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1329 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1330
1331 return 0;
1332}
1333
1334/* Invalidate tcam hw entry */
1335static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1336{
1337 /* Write index - indirect access */
1338 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1339 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1340 MVPP2_PRS_TCAM_INV_MASK);
1341}
1342
1343/* Enable shadow table entry and set its lookup ID */
1344static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1345{
1346 priv->prs_shadow[index].valid = true;
1347 priv->prs_shadow[index].lu = lu;
1348}
1349
1350/* Update ri fields in shadow table entry */
1351static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1352 unsigned int ri, unsigned int ri_mask)
1353{
1354 priv->prs_shadow[index].ri_mask = ri_mask;
1355 priv->prs_shadow[index].ri = ri;
1356}
1357
1358/* Update lookup field in tcam sw entry */
1359static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1360{
1361 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1362
1363 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1364 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1365}
1366
1367/* Update mask for single port in tcam sw entry */
1368static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1369 unsigned int port, bool add)
1370{
1371 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1372
1373 if (add)
1374 pe->tcam.byte[enable_off] &= ~(1 << port);
1375 else
1376 pe->tcam.byte[enable_off] |= 1 << port;
1377}
1378
1379/* Update port map in tcam sw entry */
1380static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1381 unsigned int ports)
1382{
1383 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1384 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1385
1386 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1387 pe->tcam.byte[enable_off] &= ~port_mask;
1388 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1389}
1390
1391/* Obtain port map from tcam sw entry */
1392static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1393{
1394 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1395
1396 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1397}
1398
1399/* Set byte of data and its enable bits in tcam sw entry */
1400static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1401 unsigned int offs, unsigned char byte,
1402 unsigned char enable)
1403{
1404 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1405 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1406}
1407
1408/* Get byte of data and its enable bits from tcam sw entry */
1409static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1410 unsigned int offs, unsigned char *byte,
1411 unsigned char *enable)
1412{
1413 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1414 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1415}
1416
1417/* Compare tcam data bytes with a pattern */
1418static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1419 u16 data)
1420{
1421 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1422 u16 tcam_data;
1423
1424 tcam_data = (8 << pe->tcam.byte[off + 1]) | pe->tcam.byte[off];
1425 if (tcam_data != data)
1426 return false;
1427 return true;
1428}
1429
1430/* Update ai bits in tcam sw entry */
1431static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1432 unsigned int bits, unsigned int enable)
1433{
1434 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1435
1436 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1437
1438 if (!(enable & BIT(i)))
1439 continue;
1440
1441 if (bits & BIT(i))
1442 pe->tcam.byte[ai_idx] |= 1 << i;
1443 else
1444 pe->tcam.byte[ai_idx] &= ~(1 << i);
1445 }
1446
1447 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1448}
1449
1450/* Get ai bits from tcam sw entry */
1451static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1452{
1453 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1454}
1455
1456/* Set ethertype in tcam sw entry */
1457static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1458 unsigned short ethertype)
1459{
1460 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1461 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1462}
1463
1464/* Set bits in sram sw entry */
1465static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1466 int val)
1467{
1468 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1469}
1470
1471/* Clear bits in sram sw entry */
1472static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1473 int val)
1474{
1475 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1476}
1477
1478/* Update ri bits in sram sw entry */
1479static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1480 unsigned int bits, unsigned int mask)
1481{
1482 unsigned int i;
1483
1484 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1485 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1486
1487 if (!(mask & BIT(i)))
1488 continue;
1489
1490 if (bits & BIT(i))
1491 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1492 else
1493 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1494
1495 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1496 }
1497}
1498
1499/* Obtain ri bits from sram sw entry */
1500static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1501{
1502 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1503}
1504
1505/* Update ai bits in sram sw entry */
1506static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1507 unsigned int bits, unsigned int mask)
1508{
1509 unsigned int i;
1510 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1511
1512 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1513
1514 if (!(mask & BIT(i)))
1515 continue;
1516
1517 if (bits & BIT(i))
1518 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1519 else
1520 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1521
1522 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1523 }
1524}
1525
1526/* Read ai bits from sram sw entry */
1527static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1528{
1529 u8 bits;
1530 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1531 int ai_en_off = ai_off + 1;
1532 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1533
1534 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1535 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1536
1537 return bits;
1538}
1539
1540/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1541 * lookup interation
1542 */
1543static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1544 unsigned int lu)
1545{
1546 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1547
1548 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1549 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1550 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1551}
1552
1553/* In the sram sw entry set sign and value of the next lookup offset
1554 * and the offset value generated to the classifier
1555 */
1556static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1557 unsigned int op)
1558{
1559 /* Set sign */
1560 if (shift < 0) {
1561 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1562 shift = 0 - shift;
1563 } else {
1564 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1565 }
1566
1567 /* Set value */
1568 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1569 (unsigned char)shift;
1570
1571 /* Reset and set operation */
1572 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1573 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1574 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1575
1576 /* Set base offset as current */
1577 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1578}
1579
1580/* In the sram sw entry set sign and value of the user defined offset
1581 * generated to the classifier
1582 */
1583static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1584 unsigned int type, int offset,
1585 unsigned int op)
1586{
1587 /* Set sign */
1588 if (offset < 0) {
1589 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1590 offset = 0 - offset;
1591 } else {
1592 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1593 }
1594
1595 /* Set value */
1596 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1597 MVPP2_PRS_SRAM_UDF_MASK);
1598 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1599 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1600 MVPP2_PRS_SRAM_UDF_BITS)] &=
1601 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1602 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1603 MVPP2_PRS_SRAM_UDF_BITS)] |=
1604 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1605
1606 /* Set offset type */
1607 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1608 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1609 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1610
1611 /* Set offset operation */
1612 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1613 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1614 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1615
1616 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1617 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1618 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1619 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1620
1621 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1622 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1623 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1624
1625 /* Set base offset as current */
1626 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1627}
1628
1629/* Find parser flow entry */
1630static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
1631{
1632 struct mvpp2_prs_entry *pe;
1633 int tid;
1634
1635 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1636 if (!pe)
1637 return NULL;
1638 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
1639
1640 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1641 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1642 u8 bits;
1643
1644 if (!priv->prs_shadow[tid].valid ||
1645 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1646 continue;
1647
1648 pe->index = tid;
1649 mvpp2_prs_hw_read(priv, pe);
1650 bits = mvpp2_prs_sram_ai_get(pe);
1651
1652 /* Sram store classification lookup ID in AI bits [5:0] */
1653 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
1654 return pe;
1655 }
1656 kfree(pe);
1657
1658 return NULL;
1659}
1660
1661/* Return first free tcam index, seeking from start to end */
1662static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1663 unsigned char end)
1664{
1665 int tid;
1666
1667 if (start > end)
1668 swap(start, end);
1669
1670 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1671 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1672
1673 for (tid = start; tid <= end; tid++) {
1674 if (!priv->prs_shadow[tid].valid)
1675 return tid;
1676 }
1677
1678 return -EINVAL;
1679}
1680
1681/* Enable/disable dropping all mac da's */
1682static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1683{
1684 struct mvpp2_prs_entry pe;
1685
1686 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1687 /* Entry exist - update port only */
1688 pe.index = MVPP2_PE_DROP_ALL;
1689 mvpp2_prs_hw_read(priv, &pe);
1690 } else {
1691 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001692 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001693 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1694 pe.index = MVPP2_PE_DROP_ALL;
1695
1696 /* Non-promiscuous mode for all ports - DROP unknown packets */
1697 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1698 MVPP2_PRS_RI_DROP_MASK);
1699
1700 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1701 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1702
1703 /* Update shadow table */
1704 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1705
1706 /* Mask all ports */
1707 mvpp2_prs_tcam_port_map_set(&pe, 0);
1708 }
1709
1710 /* Update port mask */
1711 mvpp2_prs_tcam_port_set(&pe, port, add);
1712
1713 mvpp2_prs_hw_write(priv, &pe);
1714}
1715
1716/* Set port to promiscuous mode */
1717static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
1718{
1719 struct mvpp2_prs_entry pe;
1720
Joe Perchesdbedd442015-03-06 20:49:12 -08001721 /* Promiscuous mode - Accept unknown packets */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001722
1723 if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
1724 /* Entry exist - update port only */
1725 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1726 mvpp2_prs_hw_read(priv, &pe);
1727 } else {
1728 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001729 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001730 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1731 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1732
1733 /* Continue - set next lookup */
1734 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1735
1736 /* Set result info bits */
1737 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
1738 MVPP2_PRS_RI_L2_CAST_MASK);
1739
1740 /* Shift to ethertype */
1741 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1742 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1743
1744 /* Mask all ports */
1745 mvpp2_prs_tcam_port_map_set(&pe, 0);
1746
1747 /* Update shadow table */
1748 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1749 }
1750
1751 /* Update port mask */
1752 mvpp2_prs_tcam_port_set(&pe, port, add);
1753
1754 mvpp2_prs_hw_write(priv, &pe);
1755}
1756
1757/* Accept multicast */
1758static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
1759 bool add)
1760{
1761 struct mvpp2_prs_entry pe;
1762 unsigned char da_mc;
1763
1764 /* Ethernet multicast address first byte is
1765 * 0x01 for IPv4 and 0x33 for IPv6
1766 */
1767 da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
1768
1769 if (priv->prs_shadow[index].valid) {
1770 /* Entry exist - update port only */
1771 pe.index = index;
1772 mvpp2_prs_hw_read(priv, &pe);
1773 } else {
1774 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001775 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001776 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1777 pe.index = index;
1778
1779 /* Continue - set next lookup */
1780 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1781
1782 /* Set result info bits */
1783 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
1784 MVPP2_PRS_RI_L2_CAST_MASK);
1785
1786 /* Update tcam entry data first byte */
1787 mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
1788
1789 /* Shift to ethertype */
1790 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1791 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1792
1793 /* Mask all ports */
1794 mvpp2_prs_tcam_port_map_set(&pe, 0);
1795
1796 /* Update shadow table */
1797 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1798 }
1799
1800 /* Update port mask */
1801 mvpp2_prs_tcam_port_set(&pe, port, add);
1802
1803 mvpp2_prs_hw_write(priv, &pe);
1804}
1805
1806/* Set entry for dsa packets */
1807static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
1808 bool tagged, bool extend)
1809{
1810 struct mvpp2_prs_entry pe;
1811 int tid, shift;
1812
1813 if (extend) {
1814 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
1815 shift = 8;
1816 } else {
1817 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
1818 shift = 4;
1819 }
1820
1821 if (priv->prs_shadow[tid].valid) {
1822 /* Entry exist - update port only */
1823 pe.index = tid;
1824 mvpp2_prs_hw_read(priv, &pe);
1825 } else {
1826 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001827 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001828 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
1829 pe.index = tid;
1830
1831 /* Shift 4 bytes if DSA tag or 8 bytes in case of EDSA tag*/
1832 mvpp2_prs_sram_shift_set(&pe, shift,
1833 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1834
1835 /* Update shadow table */
1836 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
1837
1838 if (tagged) {
1839 /* Set tagged bit in DSA tag */
1840 mvpp2_prs_tcam_data_byte_set(&pe, 0,
1841 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
1842 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
1843 /* Clear all ai bits for next iteration */
1844 mvpp2_prs_sram_ai_update(&pe, 0,
1845 MVPP2_PRS_SRAM_AI_MASK);
1846 /* If packet is tagged continue check vlans */
1847 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
1848 } else {
1849 /* Set result info bits to 'no vlans' */
1850 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
1851 MVPP2_PRS_RI_VLAN_MASK);
1852 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
1853 }
1854
1855 /* Mask all ports */
1856 mvpp2_prs_tcam_port_map_set(&pe, 0);
1857 }
1858
1859 /* Update port mask */
1860 mvpp2_prs_tcam_port_set(&pe, port, add);
1861
1862 mvpp2_prs_hw_write(priv, &pe);
1863}
1864
1865/* Set entry for dsa ethertype */
1866static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
1867 bool add, bool tagged, bool extend)
1868{
1869 struct mvpp2_prs_entry pe;
1870 int tid, shift, port_mask;
1871
1872 if (extend) {
1873 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
1874 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
1875 port_mask = 0;
1876 shift = 8;
1877 } else {
1878 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
1879 MVPP2_PE_ETYPE_DSA_UNTAGGED;
1880 port_mask = MVPP2_PRS_PORT_MASK;
1881 shift = 4;
1882 }
1883
1884 if (priv->prs_shadow[tid].valid) {
1885 /* Entry exist - update port only */
1886 pe.index = tid;
1887 mvpp2_prs_hw_read(priv, &pe);
1888 } else {
1889 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001890 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001891 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
1892 pe.index = tid;
1893
1894 /* Set ethertype */
1895 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
1896 mvpp2_prs_match_etype(&pe, 2, 0);
1897
1898 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
1899 MVPP2_PRS_RI_DSA_MASK);
1900 /* Shift ethertype + 2 byte reserved + tag*/
1901 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
1902 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1903
1904 /* Update shadow table */
1905 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
1906
1907 if (tagged) {
1908 /* Set tagged bit in DSA tag */
1909 mvpp2_prs_tcam_data_byte_set(&pe,
1910 MVPP2_ETH_TYPE_LEN + 2 + 3,
1911 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
1912 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
1913 /* Clear all ai bits for next iteration */
1914 mvpp2_prs_sram_ai_update(&pe, 0,
1915 MVPP2_PRS_SRAM_AI_MASK);
1916 /* If packet is tagged continue check vlans */
1917 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
1918 } else {
1919 /* Set result info bits to 'no vlans' */
1920 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
1921 MVPP2_PRS_RI_VLAN_MASK);
1922 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
1923 }
1924 /* Mask/unmask all ports, depending on dsa type */
1925 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
1926 }
1927
1928 /* Update port mask */
1929 mvpp2_prs_tcam_port_set(&pe, port, add);
1930
1931 mvpp2_prs_hw_write(priv, &pe);
1932}
1933
1934/* Search for existing single/triple vlan entry */
1935static struct mvpp2_prs_entry *mvpp2_prs_vlan_find(struct mvpp2 *priv,
1936 unsigned short tpid, int ai)
1937{
1938 struct mvpp2_prs_entry *pe;
1939 int tid;
1940
1941 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1942 if (!pe)
1943 return NULL;
1944 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
1945
1946 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
1947 for (tid = MVPP2_PE_FIRST_FREE_TID;
1948 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
1949 unsigned int ri_bits, ai_bits;
1950 bool match;
1951
1952 if (!priv->prs_shadow[tid].valid ||
1953 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
1954 continue;
1955
1956 pe->index = tid;
1957
1958 mvpp2_prs_hw_read(priv, pe);
1959 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid));
1960 if (!match)
1961 continue;
1962
1963 /* Get vlan type */
1964 ri_bits = mvpp2_prs_sram_ri_get(pe);
1965 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
1966
1967 /* Get current ai value from tcam */
1968 ai_bits = mvpp2_prs_tcam_ai_get(pe);
1969 /* Clear double vlan bit */
1970 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
1971
1972 if (ai != ai_bits)
1973 continue;
1974
1975 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
1976 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
1977 return pe;
1978 }
1979 kfree(pe);
1980
1981 return NULL;
1982}
1983
1984/* Add/update single/triple vlan entry */
1985static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
1986 unsigned int port_map)
1987{
1988 struct mvpp2_prs_entry *pe;
1989 int tid_aux, tid;
Sudip Mukherjee43737472014-11-01 16:59:34 +05301990 int ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001991
1992 pe = mvpp2_prs_vlan_find(priv, tpid, ai);
1993
1994 if (!pe) {
1995 /* Create new tcam entry */
1996 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
1997 MVPP2_PE_FIRST_FREE_TID);
1998 if (tid < 0)
1999 return tid;
2000
2001 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2002 if (!pe)
2003 return -ENOMEM;
2004
2005 /* Get last double vlan tid */
2006 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2007 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2008 unsigned int ri_bits;
2009
2010 if (!priv->prs_shadow[tid_aux].valid ||
2011 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2012 continue;
2013
2014 pe->index = tid_aux;
2015 mvpp2_prs_hw_read(priv, pe);
2016 ri_bits = mvpp2_prs_sram_ri_get(pe);
2017 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2018 MVPP2_PRS_RI_VLAN_DOUBLE)
2019 break;
2020 }
2021
Sudip Mukherjee43737472014-11-01 16:59:34 +05302022 if (tid <= tid_aux) {
2023 ret = -EINVAL;
2024 goto error;
2025 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002026
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002027 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002028 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2029 pe->index = tid;
2030
2031 mvpp2_prs_match_etype(pe, 0, tpid);
2032
2033 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_L2);
2034 /* Shift 4 bytes - skip 1 vlan tag */
2035 mvpp2_prs_sram_shift_set(pe, MVPP2_VLAN_TAG_LEN,
2036 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2037 /* Clear all ai bits for next iteration */
2038 mvpp2_prs_sram_ai_update(pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2039
2040 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
2041 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_SINGLE,
2042 MVPP2_PRS_RI_VLAN_MASK);
2043 } else {
2044 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
2045 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_TRIPLE,
2046 MVPP2_PRS_RI_VLAN_MASK);
2047 }
2048 mvpp2_prs_tcam_ai_update(pe, ai, MVPP2_PRS_SRAM_AI_MASK);
2049
2050 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2051 }
2052 /* Update ports' mask */
2053 mvpp2_prs_tcam_port_map_set(pe, port_map);
2054
2055 mvpp2_prs_hw_write(priv, pe);
2056
Sudip Mukherjee43737472014-11-01 16:59:34 +05302057error:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002058 kfree(pe);
2059
Sudip Mukherjee43737472014-11-01 16:59:34 +05302060 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002061}
2062
2063/* Get first free double vlan ai number */
2064static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2065{
2066 int i;
2067
2068 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2069 if (!priv->prs_double_vlans[i])
2070 return i;
2071 }
2072
2073 return -EINVAL;
2074}
2075
2076/* Search for existing double vlan entry */
2077static struct mvpp2_prs_entry *mvpp2_prs_double_vlan_find(struct mvpp2 *priv,
2078 unsigned short tpid1,
2079 unsigned short tpid2)
2080{
2081 struct mvpp2_prs_entry *pe;
2082 int tid;
2083
2084 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2085 if (!pe)
2086 return NULL;
2087 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2088
2089 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2090 for (tid = MVPP2_PE_FIRST_FREE_TID;
2091 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2092 unsigned int ri_mask;
2093 bool match;
2094
2095 if (!priv->prs_shadow[tid].valid ||
2096 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2097 continue;
2098
2099 pe->index = tid;
2100 mvpp2_prs_hw_read(priv, pe);
2101
2102 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid1))
2103 && mvpp2_prs_tcam_data_cmp(pe, 4, swab16(tpid2));
2104
2105 if (!match)
2106 continue;
2107
2108 ri_mask = mvpp2_prs_sram_ri_get(pe) & MVPP2_PRS_RI_VLAN_MASK;
2109 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
2110 return pe;
2111 }
2112 kfree(pe);
2113
2114 return NULL;
2115}
2116
2117/* Add or update double vlan entry */
2118static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2119 unsigned short tpid2,
2120 unsigned int port_map)
2121{
2122 struct mvpp2_prs_entry *pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302123 int tid_aux, tid, ai, ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002124
2125 pe = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
2126
2127 if (!pe) {
2128 /* Create new tcam entry */
2129 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2130 MVPP2_PE_LAST_FREE_TID);
2131 if (tid < 0)
2132 return tid;
2133
2134 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2135 if (!pe)
2136 return -ENOMEM;
2137
2138 /* Set ai value for new double vlan entry */
2139 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302140 if (ai < 0) {
2141 ret = ai;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002142 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302143 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002144
2145 /* Get first single/triple vlan tid */
2146 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2147 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2148 unsigned int ri_bits;
2149
2150 if (!priv->prs_shadow[tid_aux].valid ||
2151 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2152 continue;
2153
2154 pe->index = tid_aux;
2155 mvpp2_prs_hw_read(priv, pe);
2156 ri_bits = mvpp2_prs_sram_ri_get(pe);
2157 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2158 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2159 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2160 break;
2161 }
2162
Sudip Mukherjee43737472014-11-01 16:59:34 +05302163 if (tid >= tid_aux) {
2164 ret = -ERANGE;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002165 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302166 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002167
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002168 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002169 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2170 pe->index = tid;
2171
2172 priv->prs_double_vlans[ai] = true;
2173
2174 mvpp2_prs_match_etype(pe, 0, tpid1);
2175 mvpp2_prs_match_etype(pe, 4, tpid2);
2176
2177 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_VLAN);
2178 /* Shift 8 bytes - skip 2 vlan tags */
2179 mvpp2_prs_sram_shift_set(pe, 2 * MVPP2_VLAN_TAG_LEN,
2180 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2181 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2182 MVPP2_PRS_RI_VLAN_MASK);
2183 mvpp2_prs_sram_ai_update(pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
2184 MVPP2_PRS_SRAM_AI_MASK);
2185
2186 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2187 }
2188
2189 /* Update ports' mask */
2190 mvpp2_prs_tcam_port_map_set(pe, port_map);
2191 mvpp2_prs_hw_write(priv, pe);
Markus Elfringc9a7e122017-04-17 13:03:49 +02002192free_pe:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002193 kfree(pe);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302194 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002195}
2196
2197/* IPv4 header parsing for fragmentation and L4 offset */
2198static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2199 unsigned int ri, unsigned int ri_mask)
2200{
2201 struct mvpp2_prs_entry pe;
2202 int tid;
2203
2204 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2205 (proto != IPPROTO_IGMP))
2206 return -EINVAL;
2207
2208 /* Fragmented packet */
2209 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2210 MVPP2_PE_LAST_FREE_TID);
2211 if (tid < 0)
2212 return tid;
2213
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002214 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002215 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2216 pe.index = tid;
2217
2218 /* Set next lu to IPv4 */
2219 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2220 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2221 /* Set L4 offset */
2222 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2223 sizeof(struct iphdr) - 4,
2224 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2225 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2226 MVPP2_PRS_IPV4_DIP_AI_BIT);
2227 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_MASK,
2228 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2229
2230 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2231 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2232 /* Unmask all ports */
2233 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2234
2235 /* Update shadow table and hw entry */
2236 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2237 mvpp2_prs_hw_write(priv, &pe);
2238
2239 /* Not fragmented packet */
2240 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2241 MVPP2_PE_LAST_FREE_TID);
2242 if (tid < 0)
2243 return tid;
2244
2245 pe.index = tid;
2246 /* Clear ri before updating */
2247 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2248 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2249 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2250
2251 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, MVPP2_PRS_TCAM_PROTO_MASK_L);
2252 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, MVPP2_PRS_TCAM_PROTO_MASK);
2253
2254 /* Update shadow table and hw entry */
2255 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2256 mvpp2_prs_hw_write(priv, &pe);
2257
2258 return 0;
2259}
2260
2261/* IPv4 L3 multicast or broadcast */
2262static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2263{
2264 struct mvpp2_prs_entry pe;
2265 int mask, tid;
2266
2267 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2268 MVPP2_PE_LAST_FREE_TID);
2269 if (tid < 0)
2270 return tid;
2271
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002272 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002273 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2274 pe.index = tid;
2275
2276 switch (l3_cast) {
2277 case MVPP2_PRS_L3_MULTI_CAST:
2278 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2279 MVPP2_PRS_IPV4_MC_MASK);
2280 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2281 MVPP2_PRS_RI_L3_ADDR_MASK);
2282 break;
2283 case MVPP2_PRS_L3_BROAD_CAST:
2284 mask = MVPP2_PRS_IPV4_BC_MASK;
2285 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2286 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2287 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2288 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2289 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2290 MVPP2_PRS_RI_L3_ADDR_MASK);
2291 break;
2292 default:
2293 return -EINVAL;
2294 }
2295
2296 /* Finished: go to flowid generation */
2297 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2298 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2299
2300 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2301 MVPP2_PRS_IPV4_DIP_AI_BIT);
2302 /* Unmask all ports */
2303 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2304
2305 /* Update shadow table and hw entry */
2306 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2307 mvpp2_prs_hw_write(priv, &pe);
2308
2309 return 0;
2310}
2311
2312/* Set entries for protocols over IPv6 */
2313static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2314 unsigned int ri, unsigned int ri_mask)
2315{
2316 struct mvpp2_prs_entry pe;
2317 int tid;
2318
2319 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2320 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2321 return -EINVAL;
2322
2323 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2324 MVPP2_PE_LAST_FREE_TID);
2325 if (tid < 0)
2326 return tid;
2327
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002328 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002329 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2330 pe.index = tid;
2331
2332 /* Finished: go to flowid generation */
2333 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2334 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2335 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2336 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2337 sizeof(struct ipv6hdr) - 6,
2338 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2339
2340 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2341 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2342 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2343 /* Unmask all ports */
2344 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2345
2346 /* Write HW */
2347 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2348 mvpp2_prs_hw_write(priv, &pe);
2349
2350 return 0;
2351}
2352
2353/* IPv6 L3 multicast entry */
2354static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2355{
2356 struct mvpp2_prs_entry pe;
2357 int tid;
2358
2359 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2360 return -EINVAL;
2361
2362 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2363 MVPP2_PE_LAST_FREE_TID);
2364 if (tid < 0)
2365 return tid;
2366
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002367 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002368 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2369 pe.index = tid;
2370
2371 /* Finished: go to flowid generation */
2372 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2373 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2374 MVPP2_PRS_RI_L3_ADDR_MASK);
2375 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2376 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2377 /* Shift back to IPv6 NH */
2378 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2379
2380 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2381 MVPP2_PRS_IPV6_MC_MASK);
2382 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2383 /* Unmask all ports */
2384 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2385
2386 /* Update shadow table and hw entry */
2387 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2388 mvpp2_prs_hw_write(priv, &pe);
2389
2390 return 0;
2391}
2392
2393/* Parser per-port initialization */
2394static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2395 int lu_max, int offset)
2396{
2397 u32 val;
2398
2399 /* Set lookup ID */
2400 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2401 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2402 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2403 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2404
2405 /* Set maximum number of loops for packet received from port */
2406 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2407 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2408 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2409 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2410
2411 /* Set initial offset for packet header extraction for the first
2412 * searching loop
2413 */
2414 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2415 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2416 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2417 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2418}
2419
2420/* Default flow entries initialization for all ports */
2421static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2422{
2423 struct mvpp2_prs_entry pe;
2424 int port;
2425
2426 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002427 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002428 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2429 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2430
2431 /* Mask all ports */
2432 mvpp2_prs_tcam_port_map_set(&pe, 0);
2433
2434 /* Set flow ID*/
2435 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2436 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2437
2438 /* Update shadow table and hw entry */
2439 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2440 mvpp2_prs_hw_write(priv, &pe);
2441 }
2442}
2443
2444/* Set default entry for Marvell Header field */
2445static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2446{
2447 struct mvpp2_prs_entry pe;
2448
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002449 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002450
2451 pe.index = MVPP2_PE_MH_DEFAULT;
2452 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2453 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2454 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2455 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2456
2457 /* Unmask all ports */
2458 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2459
2460 /* Update shadow table and hw entry */
2461 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2462 mvpp2_prs_hw_write(priv, &pe);
2463}
2464
2465/* Set default entires (place holder) for promiscuous, non-promiscuous and
2466 * multicast MAC addresses
2467 */
2468static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2469{
2470 struct mvpp2_prs_entry pe;
2471
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002472 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002473
2474 /* Non-promiscuous mode for all ports - DROP unknown packets */
2475 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2476 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2477
2478 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2479 MVPP2_PRS_RI_DROP_MASK);
2480 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2481 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2482
2483 /* Unmask all ports */
2484 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2485
2486 /* Update shadow table and hw entry */
2487 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2488 mvpp2_prs_hw_write(priv, &pe);
2489
2490 /* place holders only - no ports */
2491 mvpp2_prs_mac_drop_all_set(priv, 0, false);
2492 mvpp2_prs_mac_promisc_set(priv, 0, false);
2493 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false);
2494 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false);
2495}
2496
2497/* Set default entries for various types of dsa packets */
2498static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2499{
2500 struct mvpp2_prs_entry pe;
2501
2502 /* None tagged EDSA entry - place holder */
2503 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2504 MVPP2_PRS_EDSA);
2505
2506 /* Tagged EDSA entry - place holder */
2507 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2508
2509 /* None tagged DSA entry - place holder */
2510 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2511 MVPP2_PRS_DSA);
2512
2513 /* Tagged DSA entry - place holder */
2514 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2515
2516 /* None tagged EDSA ethertype entry - place holder*/
2517 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2518 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2519
2520 /* Tagged EDSA ethertype entry - place holder*/
2521 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2522 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2523
2524 /* None tagged DSA ethertype entry */
2525 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2526 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2527
2528 /* Tagged DSA ethertype entry */
2529 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2530 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2531
2532 /* Set default entry, in case DSA or EDSA tag not found */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002533 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002534 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2535 pe.index = MVPP2_PE_DSA_DEFAULT;
2536 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2537
2538 /* Shift 0 bytes */
2539 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2540 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2541
2542 /* Clear all sram ai bits for next iteration */
2543 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2544
2545 /* Unmask all ports */
2546 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2547
2548 mvpp2_prs_hw_write(priv, &pe);
2549}
2550
2551/* Match basic ethertypes */
2552static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2553{
2554 struct mvpp2_prs_entry pe;
2555 int tid;
2556
2557 /* Ethertype: PPPoE */
2558 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2559 MVPP2_PE_LAST_FREE_TID);
2560 if (tid < 0)
2561 return tid;
2562
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002563 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002564 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2565 pe.index = tid;
2566
2567 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2568
2569 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2570 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2571 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2572 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2573 MVPP2_PRS_RI_PPPOE_MASK);
2574
2575 /* Update shadow table and hw entry */
2576 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2577 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2578 priv->prs_shadow[pe.index].finish = false;
2579 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2580 MVPP2_PRS_RI_PPPOE_MASK);
2581 mvpp2_prs_hw_write(priv, &pe);
2582
2583 /* Ethertype: ARP */
2584 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2585 MVPP2_PE_LAST_FREE_TID);
2586 if (tid < 0)
2587 return tid;
2588
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002589 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002590 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2591 pe.index = tid;
2592
2593 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2594
2595 /* Generate flow in the next iteration*/
2596 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2597 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2598 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2599 MVPP2_PRS_RI_L3_PROTO_MASK);
2600 /* Set L3 offset */
2601 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2602 MVPP2_ETH_TYPE_LEN,
2603 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2604
2605 /* Update shadow table and hw entry */
2606 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2607 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2608 priv->prs_shadow[pe.index].finish = true;
2609 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2610 MVPP2_PRS_RI_L3_PROTO_MASK);
2611 mvpp2_prs_hw_write(priv, &pe);
2612
2613 /* Ethertype: LBTD */
2614 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2615 MVPP2_PE_LAST_FREE_TID);
2616 if (tid < 0)
2617 return tid;
2618
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002619 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002620 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2621 pe.index = tid;
2622
2623 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2624
2625 /* Generate flow in the next iteration*/
2626 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2627 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2628 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2629 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2630 MVPP2_PRS_RI_CPU_CODE_MASK |
2631 MVPP2_PRS_RI_UDF3_MASK);
2632 /* Set L3 offset */
2633 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2634 MVPP2_ETH_TYPE_LEN,
2635 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2636
2637 /* Update shadow table and hw entry */
2638 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2639 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2640 priv->prs_shadow[pe.index].finish = true;
2641 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2642 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2643 MVPP2_PRS_RI_CPU_CODE_MASK |
2644 MVPP2_PRS_RI_UDF3_MASK);
2645 mvpp2_prs_hw_write(priv, &pe);
2646
2647 /* Ethertype: IPv4 without options */
2648 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2649 MVPP2_PE_LAST_FREE_TID);
2650 if (tid < 0)
2651 return tid;
2652
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002653 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002654 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2655 pe.index = tid;
2656
2657 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2658 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2659 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2660 MVPP2_PRS_IPV4_HEAD_MASK |
2661 MVPP2_PRS_IPV4_IHL_MASK);
2662
2663 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2664 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2665 MVPP2_PRS_RI_L3_PROTO_MASK);
2666 /* Skip eth_type + 4 bytes of IP header */
2667 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2668 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2669 /* Set L3 offset */
2670 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2671 MVPP2_ETH_TYPE_LEN,
2672 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2673
2674 /* Update shadow table and hw entry */
2675 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2676 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2677 priv->prs_shadow[pe.index].finish = false;
2678 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2679 MVPP2_PRS_RI_L3_PROTO_MASK);
2680 mvpp2_prs_hw_write(priv, &pe);
2681
2682 /* Ethertype: IPv4 with options */
2683 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2684 MVPP2_PE_LAST_FREE_TID);
2685 if (tid < 0)
2686 return tid;
2687
2688 pe.index = tid;
2689
2690 /* Clear tcam data before updating */
2691 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2692 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2693
2694 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2695 MVPP2_PRS_IPV4_HEAD,
2696 MVPP2_PRS_IPV4_HEAD_MASK);
2697
2698 /* Clear ri before updating */
2699 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2700 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2701 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2702 MVPP2_PRS_RI_L3_PROTO_MASK);
2703
2704 /* Update shadow table and hw entry */
2705 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2706 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2707 priv->prs_shadow[pe.index].finish = false;
2708 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
2709 MVPP2_PRS_RI_L3_PROTO_MASK);
2710 mvpp2_prs_hw_write(priv, &pe);
2711
2712 /* Ethertype: IPv6 without options */
2713 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2714 MVPP2_PE_LAST_FREE_TID);
2715 if (tid < 0)
2716 return tid;
2717
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002718 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002719 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2720 pe.index = tid;
2721
2722 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
2723
2724 /* Skip DIP of IPV6 header */
2725 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
2726 MVPP2_MAX_L3_ADDR_SIZE,
2727 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2728 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2729 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2730 MVPP2_PRS_RI_L3_PROTO_MASK);
2731 /* Set L3 offset */
2732 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2733 MVPP2_ETH_TYPE_LEN,
2734 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2735
2736 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2737 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2738 priv->prs_shadow[pe.index].finish = false;
2739 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
2740 MVPP2_PRS_RI_L3_PROTO_MASK);
2741 mvpp2_prs_hw_write(priv, &pe);
2742
2743 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
2744 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2745 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2746 pe.index = MVPP2_PE_ETH_TYPE_UN;
2747
2748 /* Unmask all ports */
2749 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2750
2751 /* Generate flow in the next iteration*/
2752 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2753 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2754 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2755 MVPP2_PRS_RI_L3_PROTO_MASK);
2756 /* Set L3 offset even it's unknown L3 */
2757 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2758 MVPP2_ETH_TYPE_LEN,
2759 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2760
2761 /* Update shadow table and hw entry */
2762 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2763 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2764 priv->prs_shadow[pe.index].finish = true;
2765 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
2766 MVPP2_PRS_RI_L3_PROTO_MASK);
2767 mvpp2_prs_hw_write(priv, &pe);
2768
2769 return 0;
2770}
2771
2772/* Configure vlan entries and detect up to 2 successive VLAN tags.
2773 * Possible options:
2774 * 0x8100, 0x88A8
2775 * 0x8100, 0x8100
2776 * 0x8100
2777 * 0x88A8
2778 */
2779static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
2780{
2781 struct mvpp2_prs_entry pe;
2782 int err;
2783
2784 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
2785 MVPP2_PRS_DBL_VLANS_MAX,
2786 GFP_KERNEL);
2787 if (!priv->prs_double_vlans)
2788 return -ENOMEM;
2789
2790 /* Double VLAN: 0x8100, 0x88A8 */
2791 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
2792 MVPP2_PRS_PORT_MASK);
2793 if (err)
2794 return err;
2795
2796 /* Double VLAN: 0x8100, 0x8100 */
2797 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
2798 MVPP2_PRS_PORT_MASK);
2799 if (err)
2800 return err;
2801
2802 /* Single VLAN: 0x88a8 */
2803 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
2804 MVPP2_PRS_PORT_MASK);
2805 if (err)
2806 return err;
2807
2808 /* Single VLAN: 0x8100 */
2809 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
2810 MVPP2_PRS_PORT_MASK);
2811 if (err)
2812 return err;
2813
2814 /* Set default double vlan entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002815 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002816 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2817 pe.index = MVPP2_PE_VLAN_DBL;
2818
2819 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2820 /* Clear ai for next iterations */
2821 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2822 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2823 MVPP2_PRS_RI_VLAN_MASK);
2824
2825 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
2826 MVPP2_PRS_DBL_VLAN_AI_BIT);
2827 /* Unmask all ports */
2828 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2829
2830 /* Update shadow table and hw entry */
2831 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2832 mvpp2_prs_hw_write(priv, &pe);
2833
2834 /* Set default vlan none entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002835 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002836 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2837 pe.index = MVPP2_PE_VLAN_NONE;
2838
2839 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2840 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2841 MVPP2_PRS_RI_VLAN_MASK);
2842
2843 /* Unmask all ports */
2844 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2845
2846 /* Update shadow table and hw entry */
2847 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2848 mvpp2_prs_hw_write(priv, &pe);
2849
2850 return 0;
2851}
2852
2853/* Set entries for PPPoE ethertype */
2854static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
2855{
2856 struct mvpp2_prs_entry pe;
2857 int tid;
2858
2859 /* IPv4 over PPPoE with options */
2860 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2861 MVPP2_PE_LAST_FREE_TID);
2862 if (tid < 0)
2863 return tid;
2864
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002865 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002866 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2867 pe.index = tid;
2868
2869 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
2870
2871 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2872 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2873 MVPP2_PRS_RI_L3_PROTO_MASK);
2874 /* Skip eth_type + 4 bytes of IP header */
2875 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2876 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2877 /* Set L3 offset */
2878 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2879 MVPP2_ETH_TYPE_LEN,
2880 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2881
2882 /* Update shadow table and hw entry */
2883 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2884 mvpp2_prs_hw_write(priv, &pe);
2885
2886 /* IPv4 over PPPoE without options */
2887 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2888 MVPP2_PE_LAST_FREE_TID);
2889 if (tid < 0)
2890 return tid;
2891
2892 pe.index = tid;
2893
2894 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2895 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2896 MVPP2_PRS_IPV4_HEAD_MASK |
2897 MVPP2_PRS_IPV4_IHL_MASK);
2898
2899 /* Clear ri before updating */
2900 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2901 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2902 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2903 MVPP2_PRS_RI_L3_PROTO_MASK);
2904
2905 /* Update shadow table and hw entry */
2906 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2907 mvpp2_prs_hw_write(priv, &pe);
2908
2909 /* IPv6 over PPPoE */
2910 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2911 MVPP2_PE_LAST_FREE_TID);
2912 if (tid < 0)
2913 return tid;
2914
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002915 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002916 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2917 pe.index = tid;
2918
2919 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
2920
2921 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2922 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2923 MVPP2_PRS_RI_L3_PROTO_MASK);
2924 /* Skip eth_type + 4 bytes of IPv6 header */
2925 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2926 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2927 /* Set L3 offset */
2928 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2929 MVPP2_ETH_TYPE_LEN,
2930 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2931
2932 /* Update shadow table and hw entry */
2933 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2934 mvpp2_prs_hw_write(priv, &pe);
2935
2936 /* Non-IP over PPPoE */
2937 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2938 MVPP2_PE_LAST_FREE_TID);
2939 if (tid < 0)
2940 return tid;
2941
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002942 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002943 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2944 pe.index = tid;
2945
2946 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2947 MVPP2_PRS_RI_L3_PROTO_MASK);
2948
2949 /* Finished: go to flowid generation */
2950 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2951 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2952 /* Set L3 offset even if it's unknown L3 */
2953 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2954 MVPP2_ETH_TYPE_LEN,
2955 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2956
2957 /* Update shadow table and hw entry */
2958 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2959 mvpp2_prs_hw_write(priv, &pe);
2960
2961 return 0;
2962}
2963
2964/* Initialize entries for IPv4 */
2965static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
2966{
2967 struct mvpp2_prs_entry pe;
2968 int err;
2969
2970 /* Set entries for TCP, UDP and IGMP over IPv4 */
2971 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
2972 MVPP2_PRS_RI_L4_PROTO_MASK);
2973 if (err)
2974 return err;
2975
2976 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
2977 MVPP2_PRS_RI_L4_PROTO_MASK);
2978 if (err)
2979 return err;
2980
2981 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
2982 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2983 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2984 MVPP2_PRS_RI_CPU_CODE_MASK |
2985 MVPP2_PRS_RI_UDF3_MASK);
2986 if (err)
2987 return err;
2988
2989 /* IPv4 Broadcast */
2990 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
2991 if (err)
2992 return err;
2993
2994 /* IPv4 Multicast */
2995 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
2996 if (err)
2997 return err;
2998
2999 /* Default IPv4 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003000 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003001 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3002 pe.index = MVPP2_PE_IP4_PROTO_UN;
3003
3004 /* Set next lu to IPv4 */
3005 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3006 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3007 /* Set L4 offset */
3008 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3009 sizeof(struct iphdr) - 4,
3010 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3011 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3012 MVPP2_PRS_IPV4_DIP_AI_BIT);
3013 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3014 MVPP2_PRS_RI_L4_PROTO_MASK);
3015
3016 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3017 /* Unmask all ports */
3018 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3019
3020 /* Update shadow table and hw entry */
3021 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3022 mvpp2_prs_hw_write(priv, &pe);
3023
3024 /* Default IPv4 entry for unicast address */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003025 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003026 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3027 pe.index = MVPP2_PE_IP4_ADDR_UN;
3028
3029 /* Finished: go to flowid generation */
3030 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3031 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3032 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3033 MVPP2_PRS_RI_L3_ADDR_MASK);
3034
3035 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3036 MVPP2_PRS_IPV4_DIP_AI_BIT);
3037 /* Unmask all ports */
3038 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3039
3040 /* Update shadow table and hw entry */
3041 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3042 mvpp2_prs_hw_write(priv, &pe);
3043
3044 return 0;
3045}
3046
3047/* Initialize entries for IPv6 */
3048static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3049{
3050 struct mvpp2_prs_entry pe;
3051 int tid, err;
3052
3053 /* Set entries for TCP, UDP and ICMP over IPv6 */
3054 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3055 MVPP2_PRS_RI_L4_TCP,
3056 MVPP2_PRS_RI_L4_PROTO_MASK);
3057 if (err)
3058 return err;
3059
3060 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3061 MVPP2_PRS_RI_L4_UDP,
3062 MVPP2_PRS_RI_L4_PROTO_MASK);
3063 if (err)
3064 return err;
3065
3066 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3067 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3068 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3069 MVPP2_PRS_RI_CPU_CODE_MASK |
3070 MVPP2_PRS_RI_UDF3_MASK);
3071 if (err)
3072 return err;
3073
3074 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3075 /* Result Info: UDF7=1, DS lite */
3076 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3077 MVPP2_PRS_RI_UDF7_IP6_LITE,
3078 MVPP2_PRS_RI_UDF7_MASK);
3079 if (err)
3080 return err;
3081
3082 /* IPv6 multicast */
3083 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3084 if (err)
3085 return err;
3086
3087 /* Entry for checking hop limit */
3088 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3089 MVPP2_PE_LAST_FREE_TID);
3090 if (tid < 0)
3091 return tid;
3092
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003093 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003094 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3095 pe.index = tid;
3096
3097 /* Finished: go to flowid generation */
3098 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3099 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3100 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3101 MVPP2_PRS_RI_DROP_MASK,
3102 MVPP2_PRS_RI_L3_PROTO_MASK |
3103 MVPP2_PRS_RI_DROP_MASK);
3104
3105 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3106 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3107 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3108
3109 /* Update shadow table and hw entry */
3110 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3111 mvpp2_prs_hw_write(priv, &pe);
3112
3113 /* Default IPv6 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003114 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003115 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3116 pe.index = MVPP2_PE_IP6_PROTO_UN;
3117
3118 /* Finished: go to flowid generation */
3119 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3120 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3121 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3122 MVPP2_PRS_RI_L4_PROTO_MASK);
3123 /* Set L4 offset relatively to our current place */
3124 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3125 sizeof(struct ipv6hdr) - 4,
3126 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3127
3128 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3129 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3130 /* Unmask all ports */
3131 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3132
3133 /* Update shadow table and hw entry */
3134 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3135 mvpp2_prs_hw_write(priv, &pe);
3136
3137 /* Default IPv6 entry for unknown ext protocols */
3138 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3139 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3140 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3141
3142 /* Finished: go to flowid generation */
3143 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3144 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3145 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3146 MVPP2_PRS_RI_L4_PROTO_MASK);
3147
3148 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3149 MVPP2_PRS_IPV6_EXT_AI_BIT);
3150 /* Unmask all ports */
3151 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3152
3153 /* Update shadow table and hw entry */
3154 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3155 mvpp2_prs_hw_write(priv, &pe);
3156
3157 /* Default IPv6 entry for unicast address */
3158 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3159 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3160 pe.index = MVPP2_PE_IP6_ADDR_UN;
3161
3162 /* Finished: go to IPv6 again */
3163 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3164 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3165 MVPP2_PRS_RI_L3_ADDR_MASK);
3166 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3167 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3168 /* Shift back to IPV6 NH */
3169 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3170
3171 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3172 /* Unmask all ports */
3173 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3174
3175 /* Update shadow table and hw entry */
3176 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3177 mvpp2_prs_hw_write(priv, &pe);
3178
3179 return 0;
3180}
3181
3182/* Parser default initialization */
3183static int mvpp2_prs_default_init(struct platform_device *pdev,
3184 struct mvpp2 *priv)
3185{
3186 int err, index, i;
3187
3188 /* Enable tcam table */
3189 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3190
3191 /* Clear all tcam and sram entries */
3192 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3193 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3194 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3195 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3196
3197 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3198 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3199 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3200 }
3201
3202 /* Invalidate all tcam entries */
3203 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3204 mvpp2_prs_hw_inv(priv, index);
3205
3206 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
Markus Elfring37df25e2017-04-17 09:12:34 +02003207 sizeof(*priv->prs_shadow),
Marcin Wojtas3f518502014-07-10 16:52:13 -03003208 GFP_KERNEL);
3209 if (!priv->prs_shadow)
3210 return -ENOMEM;
3211
3212 /* Always start from lookup = 0 */
3213 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3214 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3215 MVPP2_PRS_PORT_LU_MAX, 0);
3216
3217 mvpp2_prs_def_flow_init(priv);
3218
3219 mvpp2_prs_mh_init(priv);
3220
3221 mvpp2_prs_mac_init(priv);
3222
3223 mvpp2_prs_dsa_init(priv);
3224
3225 err = mvpp2_prs_etype_init(priv);
3226 if (err)
3227 return err;
3228
3229 err = mvpp2_prs_vlan_init(pdev, priv);
3230 if (err)
3231 return err;
3232
3233 err = mvpp2_prs_pppoe_init(priv);
3234 if (err)
3235 return err;
3236
3237 err = mvpp2_prs_ip6_init(priv);
3238 if (err)
3239 return err;
3240
3241 err = mvpp2_prs_ip4_init(priv);
3242 if (err)
3243 return err;
3244
3245 return 0;
3246}
3247
3248/* Compare MAC DA with tcam entry data */
3249static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3250 const u8 *da, unsigned char *mask)
3251{
3252 unsigned char tcam_byte, tcam_mask;
3253 int index;
3254
3255 for (index = 0; index < ETH_ALEN; index++) {
3256 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3257 if (tcam_mask != mask[index])
3258 return false;
3259
3260 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3261 return false;
3262 }
3263
3264 return true;
3265}
3266
3267/* Find tcam entry with matched pair <MAC DA, port> */
3268static struct mvpp2_prs_entry *
3269mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3270 unsigned char *mask, int udf_type)
3271{
3272 struct mvpp2_prs_entry *pe;
3273 int tid;
3274
3275 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3276 if (!pe)
3277 return NULL;
3278 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3279
3280 /* Go through the all entires with MVPP2_PRS_LU_MAC */
3281 for (tid = MVPP2_PE_FIRST_FREE_TID;
3282 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3283 unsigned int entry_pmap;
3284
3285 if (!priv->prs_shadow[tid].valid ||
3286 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3287 (priv->prs_shadow[tid].udf != udf_type))
3288 continue;
3289
3290 pe->index = tid;
3291 mvpp2_prs_hw_read(priv, pe);
3292 entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
3293
3294 if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
3295 entry_pmap == pmap)
3296 return pe;
3297 }
3298 kfree(pe);
3299
3300 return NULL;
3301}
3302
3303/* Update parser's mac da entry */
3304static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
3305 const u8 *da, bool add)
3306{
3307 struct mvpp2_prs_entry *pe;
3308 unsigned int pmap, len, ri;
3309 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
3310 int tid;
3311
3312 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
3313 pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
3314 MVPP2_PRS_UDF_MAC_DEF);
3315
3316 /* No such entry */
3317 if (!pe) {
3318 if (!add)
3319 return 0;
3320
3321 /* Create new TCAM entry */
3322 /* Find first range mac entry*/
3323 for (tid = MVPP2_PE_FIRST_FREE_TID;
3324 tid <= MVPP2_PE_LAST_FREE_TID; tid++)
3325 if (priv->prs_shadow[tid].valid &&
3326 (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
3327 (priv->prs_shadow[tid].udf ==
3328 MVPP2_PRS_UDF_MAC_RANGE))
3329 break;
3330
3331 /* Go through the all entries from first to last */
3332 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3333 tid - 1);
3334 if (tid < 0)
3335 return tid;
3336
3337 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3338 if (!pe)
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303339 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003340 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3341 pe->index = tid;
3342
3343 /* Mask all ports */
3344 mvpp2_prs_tcam_port_map_set(pe, 0);
3345 }
3346
3347 /* Update port mask */
3348 mvpp2_prs_tcam_port_set(pe, port, add);
3349
3350 /* Invalidate the entry if no ports are left enabled */
3351 pmap = mvpp2_prs_tcam_port_map_get(pe);
3352 if (pmap == 0) {
3353 if (add) {
3354 kfree(pe);
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303355 return -EINVAL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003356 }
3357 mvpp2_prs_hw_inv(priv, pe->index);
3358 priv->prs_shadow[pe->index].valid = false;
3359 kfree(pe);
3360 return 0;
3361 }
3362
3363 /* Continue - set next lookup */
3364 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
3365
3366 /* Set match on DA */
3367 len = ETH_ALEN;
3368 while (len--)
3369 mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
3370
3371 /* Set result info bits */
3372 if (is_broadcast_ether_addr(da))
3373 ri = MVPP2_PRS_RI_L2_BCAST;
3374 else if (is_multicast_ether_addr(da))
3375 ri = MVPP2_PRS_RI_L2_MCAST;
3376 else
3377 ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
3378
3379 mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3380 MVPP2_PRS_RI_MAC_ME_MASK);
3381 mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3382 MVPP2_PRS_RI_MAC_ME_MASK);
3383
3384 /* Shift to ethertype */
3385 mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
3386 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3387
3388 /* Update shadow table and hw entry */
3389 priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
3390 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
3391 mvpp2_prs_hw_write(priv, pe);
3392
3393 kfree(pe);
3394
3395 return 0;
3396}
3397
3398static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3399{
3400 struct mvpp2_port *port = netdev_priv(dev);
3401 int err;
3402
3403 /* Remove old parser entry */
3404 err = mvpp2_prs_mac_da_accept(port->priv, port->id, dev->dev_addr,
3405 false);
3406 if (err)
3407 return err;
3408
3409 /* Add new parser entry */
3410 err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
3411 if (err)
3412 return err;
3413
3414 /* Set addr in the device */
3415 ether_addr_copy(dev->dev_addr, da);
3416
3417 return 0;
3418}
3419
3420/* Delete all port's multicast simple (not range) entries */
3421static void mvpp2_prs_mcast_del_all(struct mvpp2 *priv, int port)
3422{
3423 struct mvpp2_prs_entry pe;
3424 int index, tid;
3425
3426 for (tid = MVPP2_PE_FIRST_FREE_TID;
3427 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3428 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3429
3430 if (!priv->prs_shadow[tid].valid ||
3431 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3432 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3433 continue;
3434
3435 /* Only simple mac entries */
3436 pe.index = tid;
3437 mvpp2_prs_hw_read(priv, &pe);
3438
3439 /* Read mac addr from entry */
3440 for (index = 0; index < ETH_ALEN; index++)
3441 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3442 &da_mask[index]);
3443
3444 if (is_multicast_ether_addr(da) && !is_broadcast_ether_addr(da))
3445 /* Delete this entry */
3446 mvpp2_prs_mac_da_accept(priv, port, da, false);
3447 }
3448}
3449
3450static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3451{
3452 switch (type) {
3453 case MVPP2_TAG_TYPE_EDSA:
3454 /* Add port to EDSA entries */
3455 mvpp2_prs_dsa_tag_set(priv, port, true,
3456 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3457 mvpp2_prs_dsa_tag_set(priv, port, true,
3458 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3459 /* Remove port from DSA entries */
3460 mvpp2_prs_dsa_tag_set(priv, port, false,
3461 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3462 mvpp2_prs_dsa_tag_set(priv, port, false,
3463 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3464 break;
3465
3466 case MVPP2_TAG_TYPE_DSA:
3467 /* Add port to DSA entries */
3468 mvpp2_prs_dsa_tag_set(priv, port, true,
3469 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3470 mvpp2_prs_dsa_tag_set(priv, port, true,
3471 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3472 /* Remove port from EDSA entries */
3473 mvpp2_prs_dsa_tag_set(priv, port, false,
3474 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3475 mvpp2_prs_dsa_tag_set(priv, port, false,
3476 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3477 break;
3478
3479 case MVPP2_TAG_TYPE_MH:
3480 case MVPP2_TAG_TYPE_NONE:
3481 /* Remove port form EDSA and DSA entries */
3482 mvpp2_prs_dsa_tag_set(priv, port, false,
3483 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3484 mvpp2_prs_dsa_tag_set(priv, port, false,
3485 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3486 mvpp2_prs_dsa_tag_set(priv, port, false,
3487 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3488 mvpp2_prs_dsa_tag_set(priv, port, false,
3489 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3490 break;
3491
3492 default:
3493 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
3494 return -EINVAL;
3495 }
3496
3497 return 0;
3498}
3499
3500/* Set prs flow for the port */
3501static int mvpp2_prs_def_flow(struct mvpp2_port *port)
3502{
3503 struct mvpp2_prs_entry *pe;
3504 int tid;
3505
3506 pe = mvpp2_prs_flow_find(port->priv, port->id);
3507
3508 /* Such entry not exist */
3509 if (!pe) {
3510 /* Go through the all entires from last to first */
3511 tid = mvpp2_prs_tcam_first_free(port->priv,
3512 MVPP2_PE_LAST_FREE_TID,
3513 MVPP2_PE_FIRST_FREE_TID);
3514 if (tid < 0)
3515 return tid;
3516
3517 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3518 if (!pe)
3519 return -ENOMEM;
3520
3521 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
3522 pe->index = tid;
3523
3524 /* Set flow ID*/
3525 mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
3526 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
3527
3528 /* Update shadow table */
3529 mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
3530 }
3531
3532 mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
3533 mvpp2_prs_hw_write(port->priv, pe);
3534 kfree(pe);
3535
3536 return 0;
3537}
3538
3539/* Classifier configuration routines */
3540
3541/* Update classification flow table registers */
3542static void mvpp2_cls_flow_write(struct mvpp2 *priv,
3543 struct mvpp2_cls_flow_entry *fe)
3544{
3545 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
3546 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
3547 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
3548 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
3549}
3550
3551/* Update classification lookup table register */
3552static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
3553 struct mvpp2_cls_lookup_entry *le)
3554{
3555 u32 val;
3556
3557 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
3558 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
3559 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
3560}
3561
3562/* Classifier default initialization */
3563static void mvpp2_cls_init(struct mvpp2 *priv)
3564{
3565 struct mvpp2_cls_lookup_entry le;
3566 struct mvpp2_cls_flow_entry fe;
3567 int index;
3568
3569 /* Enable classifier */
3570 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
3571
3572 /* Clear classifier flow table */
Arnd Bergmanne8f967c2016-11-24 17:28:12 +01003573 memset(&fe.data, 0, sizeof(fe.data));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003574 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
3575 fe.index = index;
3576 mvpp2_cls_flow_write(priv, &fe);
3577 }
3578
3579 /* Clear classifier lookup table */
3580 le.data = 0;
3581 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
3582 le.lkpid = index;
3583 le.way = 0;
3584 mvpp2_cls_lookup_write(priv, &le);
3585
3586 le.way = 1;
3587 mvpp2_cls_lookup_write(priv, &le);
3588 }
3589}
3590
3591static void mvpp2_cls_port_config(struct mvpp2_port *port)
3592{
3593 struct mvpp2_cls_lookup_entry le;
3594 u32 val;
3595
3596 /* Set way for the port */
3597 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
3598 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
3599 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
3600
3601 /* Pick the entry to be accessed in lookup ID decoding table
3602 * according to the way and lkpid.
3603 */
3604 le.lkpid = port->id;
3605 le.way = 0;
3606 le.data = 0;
3607
3608 /* Set initial CPU queue for receiving packets */
3609 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
3610 le.data |= port->first_rxq;
3611
3612 /* Disable classification engines */
3613 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
3614
3615 /* Update lookup ID table entry */
3616 mvpp2_cls_lookup_write(port->priv, &le);
3617}
3618
3619/* Set CPU queue number for oversize packets */
3620static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
3621{
3622 u32 val;
3623
3624 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
3625 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
3626
3627 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
3628 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
3629
3630 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
3631 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
3632 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
3633}
3634
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003635static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
3636{
3637 if (likely(pool->frag_size <= PAGE_SIZE))
3638 return netdev_alloc_frag(pool->frag_size);
3639 else
3640 return kmalloc(pool->frag_size, GFP_ATOMIC);
3641}
3642
3643static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
3644{
3645 if (likely(pool->frag_size <= PAGE_SIZE))
3646 skb_free_frag(data);
3647 else
3648 kfree(data);
3649}
3650
Marcin Wojtas3f518502014-07-10 16:52:13 -03003651/* Buffer Manager configuration routines */
3652
3653/* Create pool */
3654static int mvpp2_bm_pool_create(struct platform_device *pdev,
3655 struct mvpp2 *priv,
3656 struct mvpp2_bm_pool *bm_pool, int size)
3657{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003658 u32 val;
3659
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003660 /* Number of buffer pointers must be a multiple of 16, as per
3661 * hardware constraints
3662 */
3663 if (!IS_ALIGNED(size, 16))
3664 return -EINVAL;
3665
3666 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
3667 * bytes per buffer pointer
3668 */
3669 if (priv->hw_version == MVPP21)
3670 bm_pool->size_bytes = 2 * sizeof(u32) * size;
3671 else
3672 bm_pool->size_bytes = 2 * sizeof(u64) * size;
3673
3674 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003675 &bm_pool->dma_addr,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003676 GFP_KERNEL);
3677 if (!bm_pool->virt_addr)
3678 return -ENOMEM;
3679
Thomas Petazzonid3158802017-02-21 11:28:13 +01003680 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
3681 MVPP2_BM_POOL_PTR_ALIGN)) {
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003682 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
3683 bm_pool->virt_addr, bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003684 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
3685 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
3686 return -ENOMEM;
3687 }
3688
3689 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003690 lower_32_bits(bm_pool->dma_addr));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003691 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
3692
3693 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3694 val |= MVPP2_BM_START_MASK;
3695 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3696
3697 bm_pool->type = MVPP2_BM_FREE;
3698 bm_pool->size = size;
3699 bm_pool->pkt_size = 0;
3700 bm_pool->buf_num = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003701
3702 return 0;
3703}
3704
3705/* Set pool buffer size */
3706static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
3707 struct mvpp2_bm_pool *bm_pool,
3708 int buf_size)
3709{
3710 u32 val;
3711
3712 bm_pool->buf_size = buf_size;
3713
3714 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
3715 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
3716}
3717
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003718static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
3719 struct mvpp2_bm_pool *bm_pool,
3720 dma_addr_t *dma_addr,
3721 phys_addr_t *phys_addr)
3722{
Thomas Petazzonia7868412017-03-07 16:53:13 +01003723 int cpu = smp_processor_id();
3724
3725 *dma_addr = mvpp2_percpu_read(priv, cpu,
3726 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
3727 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003728
3729 if (priv->hw_version == MVPP22) {
3730 u32 val;
3731 u32 dma_addr_highbits, phys_addr_highbits;
3732
Thomas Petazzonia7868412017-03-07 16:53:13 +01003733 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003734 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
3735 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
3736 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
3737
3738 if (sizeof(dma_addr_t) == 8)
3739 *dma_addr |= (u64)dma_addr_highbits << 32;
3740
3741 if (sizeof(phys_addr_t) == 8)
3742 *phys_addr |= (u64)phys_addr_highbits << 32;
3743 }
3744}
3745
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003746/* Free all buffers from the pool */
Marcin Wojtas4229d502015-12-03 15:20:50 +01003747static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
3748 struct mvpp2_bm_pool *bm_pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003749{
3750 int i;
3751
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003752 for (i = 0; i < bm_pool->buf_num; i++) {
Thomas Petazzoni20396132017-03-07 16:53:00 +01003753 dma_addr_t buf_dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003754 phys_addr_t buf_phys_addr;
3755 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003756
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003757 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
3758 &buf_dma_addr, &buf_phys_addr);
Marcin Wojtas4229d502015-12-03 15:20:50 +01003759
Thomas Petazzoni20396132017-03-07 16:53:00 +01003760 dma_unmap_single(dev, buf_dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01003761 bm_pool->buf_size, DMA_FROM_DEVICE);
3762
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003763 data = (void *)phys_to_virt(buf_phys_addr);
3764 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003765 break;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003766
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003767 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003768 }
3769
3770 /* Update BM driver with number of buffers removed from pool */
3771 bm_pool->buf_num -= i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003772}
3773
3774/* Cleanup pool */
3775static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
3776 struct mvpp2 *priv,
3777 struct mvpp2_bm_pool *bm_pool)
3778{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003779 u32 val;
3780
Marcin Wojtas4229d502015-12-03 15:20:50 +01003781 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03003782 if (bm_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003783 WARN(1, "cannot free all buffers in pool %d\n", bm_pool->id);
3784 return 0;
3785 }
3786
3787 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3788 val |= MVPP2_BM_STOP_MASK;
3789 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3790
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003791 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003792 bm_pool->virt_addr,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003793 bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003794 return 0;
3795}
3796
3797static int mvpp2_bm_pools_init(struct platform_device *pdev,
3798 struct mvpp2 *priv)
3799{
3800 int i, err, size;
3801 struct mvpp2_bm_pool *bm_pool;
3802
3803 /* Create all pools with maximum size */
3804 size = MVPP2_BM_POOL_SIZE_MAX;
3805 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3806 bm_pool = &priv->bm_pools[i];
3807 bm_pool->id = i;
3808 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
3809 if (err)
3810 goto err_unroll_pools;
3811 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
3812 }
3813 return 0;
3814
3815err_unroll_pools:
3816 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
3817 for (i = i - 1; i >= 0; i--)
3818 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
3819 return err;
3820}
3821
3822static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
3823{
3824 int i, err;
3825
3826 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3827 /* Mask BM all interrupts */
3828 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
3829 /* Clear BM cause register */
3830 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
3831 }
3832
3833 /* Allocate and initialize BM pools */
3834 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
Markus Elfring81f915e2017-04-17 09:06:33 +02003835 sizeof(*priv->bm_pools), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003836 if (!priv->bm_pools)
3837 return -ENOMEM;
3838
3839 err = mvpp2_bm_pools_init(pdev, priv);
3840 if (err < 0)
3841 return err;
3842 return 0;
3843}
3844
3845/* Attach long pool to rxq */
3846static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
3847 int lrxq, int long_pool)
3848{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003849 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003850 int prxq;
3851
3852 /* Get queue physical ID */
3853 prxq = port->rxqs[lrxq]->id;
3854
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003855 if (port->priv->hw_version == MVPP21)
3856 mask = MVPP21_RXQ_POOL_LONG_MASK;
3857 else
3858 mask = MVPP22_RXQ_POOL_LONG_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003859
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003860 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3861 val &= ~mask;
3862 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003863 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3864}
3865
3866/* Attach short pool to rxq */
3867static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
3868 int lrxq, int short_pool)
3869{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003870 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003871 int prxq;
3872
3873 /* Get queue physical ID */
3874 prxq = port->rxqs[lrxq]->id;
3875
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003876 if (port->priv->hw_version == MVPP21)
3877 mask = MVPP21_RXQ_POOL_SHORT_MASK;
3878 else
3879 mask = MVPP22_RXQ_POOL_SHORT_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003880
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003881 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3882 val &= ~mask;
3883 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003884 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3885}
3886
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003887static void *mvpp2_buf_alloc(struct mvpp2_port *port,
3888 struct mvpp2_bm_pool *bm_pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003889 dma_addr_t *buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003890 phys_addr_t *buf_phys_addr,
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003891 gfp_t gfp_mask)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003892{
Thomas Petazzoni20396132017-03-07 16:53:00 +01003893 dma_addr_t dma_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003894 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003895
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003896 data = mvpp2_frag_alloc(bm_pool);
3897 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003898 return NULL;
3899
Thomas Petazzoni20396132017-03-07 16:53:00 +01003900 dma_addr = dma_map_single(port->dev->dev.parent, data,
3901 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
3902 DMA_FROM_DEVICE);
3903 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003904 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003905 return NULL;
3906 }
Thomas Petazzoni20396132017-03-07 16:53:00 +01003907 *buf_dma_addr = dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003908 *buf_phys_addr = virt_to_phys(data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003909
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003910 return data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003911}
3912
3913/* Set pool number in a BM cookie */
3914static inline u32 mvpp2_bm_cookie_pool_set(u32 cookie, int pool)
3915{
3916 u32 bm;
3917
3918 bm = cookie & ~(0xFF << MVPP2_BM_COOKIE_POOL_OFFS);
3919 bm |= ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS);
3920
3921 return bm;
3922}
3923
3924/* Get pool number from a BM cookie */
Thomas Petazzonid3158802017-02-21 11:28:13 +01003925static inline int mvpp2_bm_cookie_pool_get(unsigned long cookie)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003926{
3927 return (cookie >> MVPP2_BM_COOKIE_POOL_OFFS) & 0xFF;
3928}
3929
3930/* Release buffer to BM */
3931static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003932 dma_addr_t buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003933 phys_addr_t buf_phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003934{
Thomas Petazzonia7868412017-03-07 16:53:13 +01003935 int cpu = smp_processor_id();
3936
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003937 if (port->priv->hw_version == MVPP22) {
3938 u32 val = 0;
3939
3940 if (sizeof(dma_addr_t) == 8)
3941 val |= upper_32_bits(buf_dma_addr) &
3942 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
3943
3944 if (sizeof(phys_addr_t) == 8)
3945 val |= (upper_32_bits(buf_phys_addr)
3946 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
3947 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
3948
Thomas Petazzonia7868412017-03-07 16:53:13 +01003949 mvpp2_percpu_write(port->priv, cpu,
3950 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003951 }
3952
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003953 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
3954 * returned in the "cookie" field of the RX
3955 * descriptor. Instead of storing the virtual address, we
3956 * store the physical address
3957 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01003958 mvpp2_percpu_write(port->priv, cpu,
3959 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
3960 mvpp2_percpu_write(port->priv, cpu,
3961 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003962}
3963
Marcin Wojtas3f518502014-07-10 16:52:13 -03003964/* Refill BM pool */
3965static void mvpp2_pool_refill(struct mvpp2_port *port, u32 bm,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003966 dma_addr_t dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003967 phys_addr_t phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003968{
3969 int pool = mvpp2_bm_cookie_pool_get(bm);
3970
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003971 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003972}
3973
3974/* Allocate buffers for the pool */
3975static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
3976 struct mvpp2_bm_pool *bm_pool, int buf_num)
3977{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003978 int i, buf_size, total_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01003979 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003980 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003981 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003982
3983 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
3984 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
3985
3986 if (buf_num < 0 ||
3987 (buf_num + bm_pool->buf_num > bm_pool->size)) {
3988 netdev_err(port->dev,
3989 "cannot allocate %d buffers for pool %d\n",
3990 buf_num, bm_pool->id);
3991 return 0;
3992 }
3993
Marcin Wojtas3f518502014-07-10 16:52:13 -03003994 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003995 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
3996 &phys_addr, GFP_KERNEL);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003997 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003998 break;
3999
Thomas Petazzoni20396132017-03-07 16:53:00 +01004000 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004001 phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004002 }
4003
4004 /* Update BM driver with number of buffers added to pool */
4005 bm_pool->buf_num += i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004006
4007 netdev_dbg(port->dev,
4008 "%s pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
4009 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4010 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4011
4012 netdev_dbg(port->dev,
4013 "%s pool %d: %d of %d buffers added\n",
4014 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4015 bm_pool->id, i, buf_num);
4016 return i;
4017}
4018
4019/* Notify the driver that BM pool is being used as specific type and return the
4020 * pool pointer on success
4021 */
4022static struct mvpp2_bm_pool *
4023mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
4024 int pkt_size)
4025{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004026 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4027 int num;
4028
4029 if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
4030 netdev_err(port->dev, "mixing pool types is forbidden\n");
4031 return NULL;
4032 }
4033
Marcin Wojtas3f518502014-07-10 16:52:13 -03004034 if (new_pool->type == MVPP2_BM_FREE)
4035 new_pool->type = type;
4036
4037 /* Allocate buffers in case BM pool is used as long pool, but packet
4038 * size doesn't match MTU or BM pool hasn't being used yet
4039 */
4040 if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
4041 (new_pool->pkt_size == 0)) {
4042 int pkts_num;
4043
4044 /* Set default buffer number or free all the buffers in case
4045 * the pool is not empty
4046 */
4047 pkts_num = new_pool->buf_num;
4048 if (pkts_num == 0)
4049 pkts_num = type == MVPP2_BM_SWF_LONG ?
4050 MVPP2_BM_LONG_BUF_NUM :
4051 MVPP2_BM_SHORT_BUF_NUM;
4052 else
Marcin Wojtas4229d502015-12-03 15:20:50 +01004053 mvpp2_bm_bufs_free(port->dev->dev.parent,
4054 port->priv, new_pool);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004055
4056 new_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004057 new_pool->frag_size =
4058 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4059 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004060
4061 /* Allocate buffers for this pool */
4062 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4063 if (num != pkts_num) {
4064 WARN(1, "pool %d: %d of %d allocated\n",
4065 new_pool->id, num, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004066 return NULL;
4067 }
4068 }
4069
4070 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4071 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4072
Marcin Wojtas3f518502014-07-10 16:52:13 -03004073 return new_pool;
4074}
4075
4076/* Initialize pools for swf */
4077static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4078{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004079 int rxq;
4080
4081 if (!port->pool_long) {
4082 port->pool_long =
4083 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
4084 MVPP2_BM_SWF_LONG,
4085 port->pkt_size);
4086 if (!port->pool_long)
4087 return -ENOMEM;
4088
Marcin Wojtas3f518502014-07-10 16:52:13 -03004089 port->pool_long->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004090
4091 for (rxq = 0; rxq < rxq_number; rxq++)
4092 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4093 }
4094
4095 if (!port->pool_short) {
4096 port->pool_short =
4097 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_SHORT_POOL,
4098 MVPP2_BM_SWF_SHORT,
4099 MVPP2_BM_SHORT_PKT_SIZE);
4100 if (!port->pool_short)
4101 return -ENOMEM;
4102
Marcin Wojtas3f518502014-07-10 16:52:13 -03004103 port->pool_short->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004104
4105 for (rxq = 0; rxq < rxq_number; rxq++)
4106 mvpp2_rxq_short_pool_set(port, rxq,
4107 port->pool_short->id);
4108 }
4109
4110 return 0;
4111}
4112
4113static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4114{
4115 struct mvpp2_port *port = netdev_priv(dev);
4116 struct mvpp2_bm_pool *port_pool = port->pool_long;
4117 int num, pkts_num = port_pool->buf_num;
4118 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
4119
4120 /* Update BM pool with new buffer size */
Marcin Wojtas4229d502015-12-03 15:20:50 +01004121 mvpp2_bm_bufs_free(dev->dev.parent, port->priv, port_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03004122 if (port_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004123 WARN(1, "cannot free all buffers in pool %d\n", port_pool->id);
4124 return -EIO;
4125 }
4126
4127 port_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004128 port_pool->frag_size = SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4129 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004130 num = mvpp2_bm_bufs_add(port, port_pool, pkts_num);
4131 if (num != pkts_num) {
4132 WARN(1, "pool %d: %d of %d allocated\n",
4133 port_pool->id, num, pkts_num);
4134 return -EIO;
4135 }
4136
4137 mvpp2_bm_pool_bufsize_set(port->priv, port_pool,
4138 MVPP2_RX_BUF_SIZE(port_pool->pkt_size));
4139 dev->mtu = mtu;
4140 netdev_update_features(dev);
4141 return 0;
4142}
4143
4144static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4145{
4146 int cpu, cpu_mask = 0;
4147
4148 for_each_present_cpu(cpu)
4149 cpu_mask |= 1 << cpu;
4150 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4151 MVPP2_ISR_ENABLE_INTERRUPT(cpu_mask));
4152}
4153
4154static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4155{
4156 int cpu, cpu_mask = 0;
4157
4158 for_each_present_cpu(cpu)
4159 cpu_mask |= 1 << cpu;
4160 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4161 MVPP2_ISR_DISABLE_INTERRUPT(cpu_mask));
4162}
4163
4164/* Mask the current CPU's Rx/Tx interrupts */
4165static void mvpp2_interrupts_mask(void *arg)
4166{
4167 struct mvpp2_port *port = arg;
4168
Thomas Petazzonia7868412017-03-07 16:53:13 +01004169 mvpp2_percpu_write(port->priv, smp_processor_id(),
4170 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004171}
4172
4173/* Unmask the current CPU's Rx/Tx interrupts */
4174static void mvpp2_interrupts_unmask(void *arg)
4175{
4176 struct mvpp2_port *port = arg;
4177
Thomas Petazzonia7868412017-03-07 16:53:13 +01004178 mvpp2_percpu_write(port->priv, smp_processor_id(),
4179 MVPP2_ISR_RX_TX_MASK_REG(port->id),
4180 (MVPP2_CAUSE_MISC_SUM_MASK |
4181 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004182}
4183
4184/* Port configuration routines */
4185
Thomas Petazzoni26975822017-03-07 16:53:14 +01004186static void mvpp22_port_mii_set(struct mvpp2_port *port)
4187{
4188 u32 val;
4189
4190 return;
4191
4192 /* Only GOP port 0 has an XLG MAC */
4193 if (port->gop_id == 0) {
4194 val = readl(port->base + MVPP22_XLG_CTRL3_REG);
4195 val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
4196 val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
4197 writel(val, port->base + MVPP22_XLG_CTRL3_REG);
4198 }
4199
4200 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4201 if (port->phy_interface == PHY_INTERFACE_MODE_RGMII)
4202 val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4203 else
4204 val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4205 val &= ~MVPP22_CTRL4_DP_CLK_SEL;
4206 val |= MVPP22_CTRL4_SYNC_BYPASS;
4207 val |= MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4208 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4209}
4210
Marcin Wojtas3f518502014-07-10 16:52:13 -03004211static void mvpp2_port_mii_set(struct mvpp2_port *port)
4212{
Marcin Wojtas08a23752014-07-21 13:48:12 -03004213 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004214
Thomas Petazzoni26975822017-03-07 16:53:14 +01004215 if (port->priv->hw_version == MVPP22)
4216 mvpp22_port_mii_set(port);
4217
Marcin Wojtas08a23752014-07-21 13:48:12 -03004218 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004219
Marcin Wojtas08a23752014-07-21 13:48:12 -03004220 switch (port->phy_interface) {
4221 case PHY_INTERFACE_MODE_SGMII:
4222 val |= MVPP2_GMAC_INBAND_AN_MASK;
4223 break;
4224 case PHY_INTERFACE_MODE_RGMII:
4225 val |= MVPP2_GMAC_PORT_RGMII_MASK;
4226 default:
4227 val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
4228 }
4229
4230 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4231}
4232
4233static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
4234{
4235 u32 val;
4236
4237 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4238 val |= MVPP2_GMAC_FC_ADV_EN;
4239 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004240}
4241
4242static void mvpp2_port_enable(struct mvpp2_port *port)
4243{
4244 u32 val;
4245
4246 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4247 val |= MVPP2_GMAC_PORT_EN_MASK;
4248 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
4249 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4250}
4251
4252static void mvpp2_port_disable(struct mvpp2_port *port)
4253{
4254 u32 val;
4255
4256 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4257 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
4258 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4259}
4260
4261/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
4262static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
4263{
4264 u32 val;
4265
4266 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
4267 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
4268 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4269}
4270
4271/* Configure loopback port */
4272static void mvpp2_port_loopback_set(struct mvpp2_port *port)
4273{
4274 u32 val;
4275
4276 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
4277
4278 if (port->speed == 1000)
4279 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
4280 else
4281 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
4282
4283 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4284 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
4285 else
4286 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
4287
4288 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4289}
4290
4291static void mvpp2_port_reset(struct mvpp2_port *port)
4292{
4293 u32 val;
4294
4295 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4296 ~MVPP2_GMAC_PORT_RESET_MASK;
4297 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4298
4299 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4300 MVPP2_GMAC_PORT_RESET_MASK)
4301 continue;
4302}
4303
4304/* Change maximum receive size of the port */
4305static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
4306{
4307 u32 val;
4308
4309 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4310 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
4311 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
4312 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
4313 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4314}
4315
4316/* Set defaults to the MVPP2 port */
4317static void mvpp2_defaults_set(struct mvpp2_port *port)
4318{
4319 int tx_port_num, val, queue, ptxq, lrxq;
4320
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004321 if (port->priv->hw_version == MVPP21) {
4322 /* Configure port to loopback if needed */
4323 if (port->flags & MVPP2_F_LOOPBACK)
4324 mvpp2_port_loopback_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004325
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004326 /* Update TX FIFO MIN Threshold */
4327 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4328 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
4329 /* Min. TX threshold must be less than minimal packet length */
4330 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
4331 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4332 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004333
4334 /* Disable Legacy WRR, Disable EJP, Release from reset */
4335 tx_port_num = mvpp2_egress_port(port);
4336 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
4337 tx_port_num);
4338 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
4339
4340 /* Close bandwidth for all queues */
4341 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
4342 ptxq = mvpp2_txq_phys(port->id, queue);
4343 mvpp2_write(port->priv,
4344 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
4345 }
4346
4347 /* Set refill period to 1 usec, refill tokens
4348 * and bucket size to maximum
4349 */
4350 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
4351 port->priv->tclk / USEC_PER_SEC);
4352 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
4353 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
4354 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
4355 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
4356 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
4357 val = MVPP2_TXP_TOKEN_SIZE_MAX;
4358 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4359
4360 /* Set MaximumLowLatencyPacketSize value to 256 */
4361 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
4362 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
4363 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
4364
4365 /* Enable Rx cache snoop */
4366 for (lrxq = 0; lrxq < rxq_number; lrxq++) {
4367 queue = port->rxqs[lrxq]->id;
4368 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4369 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
4370 MVPP2_SNOOP_BUF_HDR_MASK;
4371 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4372 }
4373
4374 /* At default, mask all interrupts to all present cpus */
4375 mvpp2_interrupts_disable(port);
4376}
4377
4378/* Enable/disable receiving packets */
4379static void mvpp2_ingress_enable(struct mvpp2_port *port)
4380{
4381 u32 val;
4382 int lrxq, queue;
4383
4384 for (lrxq = 0; lrxq < rxq_number; lrxq++) {
4385 queue = port->rxqs[lrxq]->id;
4386 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4387 val &= ~MVPP2_RXQ_DISABLE_MASK;
4388 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4389 }
4390}
4391
4392static void mvpp2_ingress_disable(struct mvpp2_port *port)
4393{
4394 u32 val;
4395 int lrxq, queue;
4396
4397 for (lrxq = 0; lrxq < rxq_number; lrxq++) {
4398 queue = port->rxqs[lrxq]->id;
4399 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4400 val |= MVPP2_RXQ_DISABLE_MASK;
4401 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4402 }
4403}
4404
4405/* Enable transmit via physical egress queue
4406 * - HW starts take descriptors from DRAM
4407 */
4408static void mvpp2_egress_enable(struct mvpp2_port *port)
4409{
4410 u32 qmap;
4411 int queue;
4412 int tx_port_num = mvpp2_egress_port(port);
4413
4414 /* Enable all initialized TXs. */
4415 qmap = 0;
4416 for (queue = 0; queue < txq_number; queue++) {
4417 struct mvpp2_tx_queue *txq = port->txqs[queue];
4418
4419 if (txq->descs != NULL)
4420 qmap |= (1 << queue);
4421 }
4422
4423 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4424 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
4425}
4426
4427/* Disable transmit via physical egress queue
4428 * - HW doesn't take descriptors from DRAM
4429 */
4430static void mvpp2_egress_disable(struct mvpp2_port *port)
4431{
4432 u32 reg_data;
4433 int delay;
4434 int tx_port_num = mvpp2_egress_port(port);
4435
4436 /* Issue stop command for active channels only */
4437 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4438 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
4439 MVPP2_TXP_SCHED_ENQ_MASK;
4440 if (reg_data != 0)
4441 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
4442 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
4443
4444 /* Wait for all Tx activity to terminate. */
4445 delay = 0;
4446 do {
4447 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
4448 netdev_warn(port->dev,
4449 "Tx stop timed out, status=0x%08x\n",
4450 reg_data);
4451 break;
4452 }
4453 mdelay(1);
4454 delay++;
4455
4456 /* Check port TX Command register that all
4457 * Tx queues are stopped
4458 */
4459 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
4460 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
4461}
4462
4463/* Rx descriptors helper methods */
4464
4465/* Get number of Rx descriptors occupied by received packets */
4466static inline int
4467mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
4468{
4469 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
4470
4471 return val & MVPP2_RXQ_OCCUPIED_MASK;
4472}
4473
4474/* Update Rx queue status with the number of occupied and available
4475 * Rx descriptor slots.
4476 */
4477static inline void
4478mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
4479 int used_count, int free_count)
4480{
4481 /* Decrement the number of used descriptors and increment count
4482 * increment the number of free descriptors.
4483 */
4484 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
4485
4486 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
4487}
4488
4489/* Get pointer to next RX descriptor to be processed by SW */
4490static inline struct mvpp2_rx_desc *
4491mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
4492{
4493 int rx_desc = rxq->next_desc_to_proc;
4494
4495 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
4496 prefetch(rxq->descs + rxq->next_desc_to_proc);
4497 return rxq->descs + rx_desc;
4498}
4499
4500/* Set rx queue offset */
4501static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
4502 int prxq, int offset)
4503{
4504 u32 val;
4505
4506 /* Convert offset from bytes to units of 32 bytes */
4507 offset = offset >> 5;
4508
4509 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4510 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
4511
4512 /* Offset is in */
4513 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
4514 MVPP2_RXQ_PACKET_OFFSET_MASK);
4515
4516 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4517}
4518
4519/* Obtain BM cookie information from descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004520static u32 mvpp2_bm_cookie_build(struct mvpp2_port *port,
4521 struct mvpp2_rx_desc *rx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004522{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004523 int cpu = smp_processor_id();
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004524 int pool;
4525
4526 pool = (mvpp2_rxdesc_status_get(port, rx_desc) &
4527 MVPP2_RXD_BM_POOL_ID_MASK) >>
4528 MVPP2_RXD_BM_POOL_ID_OFFS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004529
4530 return ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS) |
4531 ((cpu & 0xFF) << MVPP2_BM_COOKIE_CPU_OFFS);
4532}
4533
4534/* Tx descriptors helper methods */
4535
Marcin Wojtas3f518502014-07-10 16:52:13 -03004536/* Get pointer to next Tx descriptor to be processed (send) by HW */
4537static struct mvpp2_tx_desc *
4538mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
4539{
4540 int tx_desc = txq->next_desc_to_proc;
4541
4542 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
4543 return txq->descs + tx_desc;
4544}
4545
4546/* Update HW with number of aggregated Tx descriptors to be sent */
4547static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
4548{
4549 /* aggregated access - relevant TXQ number is written in TX desc */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004550 mvpp2_percpu_write(port->priv, smp_processor_id(),
4551 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004552}
4553
4554
4555/* Check if there are enough free descriptors in aggregated txq.
4556 * If not, update the number of occupied descriptors and repeat the check.
4557 */
4558static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
4559 struct mvpp2_tx_queue *aggr_txq, int num)
4560{
4561 if ((aggr_txq->count + num) > aggr_txq->size) {
4562 /* Update number of occupied aggregated Tx descriptors */
4563 int cpu = smp_processor_id();
4564 u32 val = mvpp2_read(priv, MVPP2_AGGR_TXQ_STATUS_REG(cpu));
4565
4566 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
4567 }
4568
4569 if ((aggr_txq->count + num) > aggr_txq->size)
4570 return -ENOMEM;
4571
4572 return 0;
4573}
4574
4575/* Reserved Tx descriptors allocation request */
4576static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
4577 struct mvpp2_tx_queue *txq, int num)
4578{
4579 u32 val;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004580 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03004581
4582 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004583 mvpp2_percpu_write(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004584
Thomas Petazzonia7868412017-03-07 16:53:13 +01004585 val = mvpp2_percpu_read(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004586
4587 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
4588}
4589
4590/* Check if there are enough reserved descriptors for transmission.
4591 * If not, request chunk of reserved descriptors and check again.
4592 */
4593static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
4594 struct mvpp2_tx_queue *txq,
4595 struct mvpp2_txq_pcpu *txq_pcpu,
4596 int num)
4597{
4598 int req, cpu, desc_count;
4599
4600 if (txq_pcpu->reserved_num >= num)
4601 return 0;
4602
4603 /* Not enough descriptors reserved! Update the reserved descriptor
4604 * count and check again.
4605 */
4606
4607 desc_count = 0;
4608 /* Compute total of used descriptors */
4609 for_each_present_cpu(cpu) {
4610 struct mvpp2_txq_pcpu *txq_pcpu_aux;
4611
4612 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
4613 desc_count += txq_pcpu_aux->count;
4614 desc_count += txq_pcpu_aux->reserved_num;
4615 }
4616
4617 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
4618 desc_count += req;
4619
4620 if (desc_count >
4621 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
4622 return -ENOMEM;
4623
4624 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
4625
4626 /* OK, the descriptor cound has been updated: check again. */
4627 if (txq_pcpu->reserved_num < num)
4628 return -ENOMEM;
4629 return 0;
4630}
4631
4632/* Release the last allocated Tx descriptor. Useful to handle DMA
4633 * mapping failures in the Tx path.
4634 */
4635static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
4636{
4637 if (txq->next_desc_to_proc == 0)
4638 txq->next_desc_to_proc = txq->last_desc - 1;
4639 else
4640 txq->next_desc_to_proc--;
4641}
4642
4643/* Set Tx descriptors fields relevant for CSUM calculation */
4644static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
4645 int ip_hdr_len, int l4_proto)
4646{
4647 u32 command;
4648
4649 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
4650 * G_L4_chk, L4_type required only for checksum calculation
4651 */
4652 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
4653 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
4654 command |= MVPP2_TXD_IP_CSUM_DISABLE;
4655
4656 if (l3_proto == swab16(ETH_P_IP)) {
4657 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
4658 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
4659 } else {
4660 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
4661 }
4662
4663 if (l4_proto == IPPROTO_TCP) {
4664 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
4665 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
4666 } else if (l4_proto == IPPROTO_UDP) {
4667 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
4668 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
4669 } else {
4670 command |= MVPP2_TXD_L4_CSUM_NOT;
4671 }
4672
4673 return command;
4674}
4675
4676/* Get number of sent descriptors and decrement counter.
4677 * The number of sent descriptors is returned.
4678 * Per-CPU access
4679 */
4680static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
4681 struct mvpp2_tx_queue *txq)
4682{
4683 u32 val;
4684
4685 /* Reading status reg resets transmitted descriptor counter */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004686 val = mvpp2_percpu_read(port->priv, smp_processor_id(),
4687 MVPP2_TXQ_SENT_REG(txq->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004688
4689 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
4690 MVPP2_TRANSMITTED_COUNT_OFFSET;
4691}
4692
4693static void mvpp2_txq_sent_counter_clear(void *arg)
4694{
4695 struct mvpp2_port *port = arg;
4696 int queue;
4697
4698 for (queue = 0; queue < txq_number; queue++) {
4699 int id = port->txqs[queue]->id;
4700
Thomas Petazzonia7868412017-03-07 16:53:13 +01004701 mvpp2_percpu_read(port->priv, smp_processor_id(),
4702 MVPP2_TXQ_SENT_REG(id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004703 }
4704}
4705
4706/* Set max sizes for Tx queues */
4707static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
4708{
4709 u32 val, size, mtu;
4710 int txq, tx_port_num;
4711
4712 mtu = port->pkt_size * 8;
4713 if (mtu > MVPP2_TXP_MTU_MAX)
4714 mtu = MVPP2_TXP_MTU_MAX;
4715
4716 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
4717 mtu = 3 * mtu;
4718
4719 /* Indirect access to registers */
4720 tx_port_num = mvpp2_egress_port(port);
4721 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4722
4723 /* Set MTU */
4724 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
4725 val &= ~MVPP2_TXP_MTU_MAX;
4726 val |= mtu;
4727 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
4728
4729 /* TXP token size and all TXQs token size must be larger that MTU */
4730 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
4731 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
4732 if (size < mtu) {
4733 size = mtu;
4734 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
4735 val |= size;
4736 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4737 }
4738
4739 for (txq = 0; txq < txq_number; txq++) {
4740 val = mvpp2_read(port->priv,
4741 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
4742 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
4743
4744 if (size < mtu) {
4745 size = mtu;
4746 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
4747 val |= size;
4748 mvpp2_write(port->priv,
4749 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
4750 val);
4751 }
4752 }
4753}
4754
4755/* Set the number of packets that will be received before Rx interrupt
4756 * will be generated by HW.
4757 */
4758static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01004759 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004760{
Thomas Petazzonia7868412017-03-07 16:53:13 +01004761 int cpu = smp_processor_id();
4762
Thomas Petazzonif8b0d5f2017-02-21 11:28:03 +01004763 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
4764 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004765
Thomas Petazzonia7868412017-03-07 16:53:13 +01004766 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
4767 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
4768 rxq->pkts_coal);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004769}
4770
Thomas Petazzoniab426762017-02-21 11:28:04 +01004771static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
4772{
4773 u64 tmp = (u64)clk_hz * usec;
4774
4775 do_div(tmp, USEC_PER_SEC);
4776
4777 return tmp > U32_MAX ? U32_MAX : tmp;
4778}
4779
4780static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
4781{
4782 u64 tmp = (u64)cycles * USEC_PER_SEC;
4783
4784 do_div(tmp, clk_hz);
4785
4786 return tmp > U32_MAX ? U32_MAX : tmp;
4787}
4788
Marcin Wojtas3f518502014-07-10 16:52:13 -03004789/* Set the time delay in usec before Rx interrupt */
4790static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01004791 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004792{
Thomas Petazzoniab426762017-02-21 11:28:04 +01004793 unsigned long freq = port->priv->tclk;
4794 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004795
Thomas Petazzoniab426762017-02-21 11:28:04 +01004796 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
4797 rxq->time_coal =
4798 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
4799
4800 /* re-evaluate to get actual register value */
4801 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
4802 }
4803
Marcin Wojtas3f518502014-07-10 16:52:13 -03004804 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004805}
4806
Marcin Wojtas3f518502014-07-10 16:52:13 -03004807/* Free Tx queue skbuffs */
4808static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
4809 struct mvpp2_tx_queue *txq,
4810 struct mvpp2_txq_pcpu *txq_pcpu, int num)
4811{
4812 int i;
4813
4814 for (i = 0; i < num; i++) {
Thomas Petazzoni83544912016-12-21 11:28:49 +01004815 struct mvpp2_txq_pcpu_buf *tx_buf =
4816 txq_pcpu->buffs + txq_pcpu->txq_get_index;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004817
Thomas Petazzoni20396132017-03-07 16:53:00 +01004818 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
Thomas Petazzoni83544912016-12-21 11:28:49 +01004819 tx_buf->size, DMA_TO_DEVICE);
Thomas Petazzoni36fb7432017-02-21 11:28:05 +01004820 if (tx_buf->skb)
4821 dev_kfree_skb_any(tx_buf->skb);
4822
4823 mvpp2_txq_inc_get(txq_pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004824 }
4825}
4826
4827static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
4828 u32 cause)
4829{
4830 int queue = fls(cause) - 1;
4831
4832 return port->rxqs[queue];
4833}
4834
4835static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
4836 u32 cause)
4837{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02004838 int queue = fls(cause) - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004839
4840 return port->txqs[queue];
4841}
4842
4843/* Handle end of transmission */
4844static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
4845 struct mvpp2_txq_pcpu *txq_pcpu)
4846{
4847 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
4848 int tx_done;
4849
4850 if (txq_pcpu->cpu != smp_processor_id())
4851 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
4852
4853 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
4854 if (!tx_done)
4855 return;
4856 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
4857
4858 txq_pcpu->count -= tx_done;
4859
4860 if (netif_tx_queue_stopped(nq))
4861 if (txq_pcpu->size - txq_pcpu->count >= MAX_SKB_FRAGS + 1)
4862 netif_tx_wake_queue(nq);
4863}
4864
Marcin Wojtasedc660f2015-08-06 19:00:30 +02004865static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause)
4866{
4867 struct mvpp2_tx_queue *txq;
4868 struct mvpp2_txq_pcpu *txq_pcpu;
4869 unsigned int tx_todo = 0;
4870
4871 while (cause) {
4872 txq = mvpp2_get_tx_queue(port, cause);
4873 if (!txq)
4874 break;
4875
4876 txq_pcpu = this_cpu_ptr(txq->pcpu);
4877
4878 if (txq_pcpu->count) {
4879 mvpp2_txq_done(port, txq, txq_pcpu);
4880 tx_todo += txq_pcpu->count;
4881 }
4882
4883 cause &= ~(1 << txq->log_id);
4884 }
4885 return tx_todo;
4886}
4887
Marcin Wojtas3f518502014-07-10 16:52:13 -03004888/* Rx/Tx queue initialization/cleanup methods */
4889
4890/* Allocate and initialize descriptors for aggr TXQ */
4891static int mvpp2_aggr_txq_init(struct platform_device *pdev,
4892 struct mvpp2_tx_queue *aggr_txq,
4893 int desc_num, int cpu,
4894 struct mvpp2 *priv)
4895{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004896 u32 txq_dma;
4897
Marcin Wojtas3f518502014-07-10 16:52:13 -03004898 /* Allocate memory for TX descriptors */
4899 aggr_txq->descs = dma_alloc_coherent(&pdev->dev,
4900 desc_num * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004901 &aggr_txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004902 if (!aggr_txq->descs)
4903 return -ENOMEM;
4904
Marcin Wojtas3f518502014-07-10 16:52:13 -03004905 aggr_txq->last_desc = aggr_txq->size - 1;
4906
4907 /* Aggr TXQ no reset WA */
4908 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
4909 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
4910
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004911 /* Set Tx descriptors queue starting address indirect
4912 * access
4913 */
4914 if (priv->hw_version == MVPP21)
4915 txq_dma = aggr_txq->descs_dma;
4916 else
4917 txq_dma = aggr_txq->descs_dma >>
4918 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
4919
4920 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004921 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu), desc_num);
4922
4923 return 0;
4924}
4925
4926/* Create a specified Rx queue */
4927static int mvpp2_rxq_init(struct mvpp2_port *port,
4928 struct mvpp2_rx_queue *rxq)
4929
4930{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004931 u32 rxq_dma;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004932 int cpu;
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004933
Marcin Wojtas3f518502014-07-10 16:52:13 -03004934 rxq->size = port->rx_ring_size;
4935
4936 /* Allocate memory for RX descriptors */
4937 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
4938 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004939 &rxq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004940 if (!rxq->descs)
4941 return -ENOMEM;
4942
Marcin Wojtas3f518502014-07-10 16:52:13 -03004943 rxq->last_desc = rxq->size - 1;
4944
4945 /* Zero occupied and non-occupied counters - direct access */
4946 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
4947
4948 /* Set Rx descriptors queue starting address - indirect access */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004949 cpu = smp_processor_id();
4950 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004951 if (port->priv->hw_version == MVPP21)
4952 rxq_dma = rxq->descs_dma;
4953 else
4954 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004955 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
4956 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
4957 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004958
4959 /* Set Offset */
4960 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
4961
4962 /* Set coalescing pkts and time */
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01004963 mvpp2_rx_pkts_coal_set(port, rxq);
4964 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004965
4966 /* Add number of descriptors ready for receiving packets */
4967 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
4968
4969 return 0;
4970}
4971
4972/* Push packets received by the RXQ to BM pool */
4973static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
4974 struct mvpp2_rx_queue *rxq)
4975{
4976 int rx_received, i;
4977
4978 rx_received = mvpp2_rxq_received(port, rxq->id);
4979 if (!rx_received)
4980 return;
4981
4982 for (i = 0; i < rx_received; i++) {
4983 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004984 u32 bm = mvpp2_bm_cookie_build(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004985
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004986 mvpp2_pool_refill(port, bm,
4987 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
4988 mvpp2_rxdesc_cookie_get(port, rx_desc));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004989 }
4990 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
4991}
4992
4993/* Cleanup Rx queue */
4994static void mvpp2_rxq_deinit(struct mvpp2_port *port,
4995 struct mvpp2_rx_queue *rxq)
4996{
Thomas Petazzonia7868412017-03-07 16:53:13 +01004997 int cpu;
4998
Marcin Wojtas3f518502014-07-10 16:52:13 -03004999 mvpp2_rxq_drop_pkts(port, rxq);
5000
5001 if (rxq->descs)
5002 dma_free_coherent(port->dev->dev.parent,
5003 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
5004 rxq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005005 rxq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005006
5007 rxq->descs = NULL;
5008 rxq->last_desc = 0;
5009 rxq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005010 rxq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005011
5012 /* Clear Rx descriptors queue starting address and size;
5013 * free descriptor number
5014 */
5015 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01005016 cpu = smp_processor_id();
5017 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5018 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
5019 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005020}
5021
5022/* Create and initialize a Tx queue */
5023static int mvpp2_txq_init(struct mvpp2_port *port,
5024 struct mvpp2_tx_queue *txq)
5025{
5026 u32 val;
5027 int cpu, desc, desc_per_txq, tx_port_num;
5028 struct mvpp2_txq_pcpu *txq_pcpu;
5029
5030 txq->size = port->tx_ring_size;
5031
5032 /* Allocate memory for Tx descriptors */
5033 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
5034 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005035 &txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005036 if (!txq->descs)
5037 return -ENOMEM;
5038
Marcin Wojtas3f518502014-07-10 16:52:13 -03005039 txq->last_desc = txq->size - 1;
5040
5041 /* Set Tx descriptors queue starting address - indirect access */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005042 cpu = smp_processor_id();
5043 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5044 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
5045 txq->descs_dma);
5046 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
5047 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
5048 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
5049 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
5050 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
5051 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005052 val &= ~MVPP2_TXQ_PENDING_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005053 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005054
5055 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
5056 * for each existing TXQ.
5057 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
5058 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
5059 */
5060 desc_per_txq = 16;
5061 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
5062 (txq->log_id * desc_per_txq);
5063
Thomas Petazzonia7868412017-03-07 16:53:13 +01005064 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
5065 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
5066 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005067
5068 /* WRR / EJP configuration - indirect access */
5069 tx_port_num = mvpp2_egress_port(port);
5070 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5071
5072 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
5073 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
5074 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
5075 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
5076 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
5077
5078 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
5079 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
5080 val);
5081
5082 for_each_present_cpu(cpu) {
5083 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5084 txq_pcpu->size = txq->size;
Markus Elfring02c91ec2017-04-17 08:09:07 +02005085 txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
5086 sizeof(*txq_pcpu->buffs),
5087 GFP_KERNEL);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005088 if (!txq_pcpu->buffs)
Markus Elfring20b1e162017-04-17 12:58:33 +02005089 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005090
5091 txq_pcpu->count = 0;
5092 txq_pcpu->reserved_num = 0;
5093 txq_pcpu->txq_put_index = 0;
5094 txq_pcpu->txq_get_index = 0;
5095 }
5096
5097 return 0;
Markus Elfring20b1e162017-04-17 12:58:33 +02005098cleanup:
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005099 for_each_present_cpu(cpu) {
5100 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005101 kfree(txq_pcpu->buffs);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005102 }
5103
5104 dma_free_coherent(port->dev->dev.parent,
5105 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005106 txq->descs, txq->descs_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005107
5108 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005109}
5110
5111/* Free allocated TXQ resources */
5112static void mvpp2_txq_deinit(struct mvpp2_port *port,
5113 struct mvpp2_tx_queue *txq)
5114{
5115 struct mvpp2_txq_pcpu *txq_pcpu;
5116 int cpu;
5117
5118 for_each_present_cpu(cpu) {
5119 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005120 kfree(txq_pcpu->buffs);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005121 }
5122
5123 if (txq->descs)
5124 dma_free_coherent(port->dev->dev.parent,
5125 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005126 txq->descs, txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005127
5128 txq->descs = NULL;
5129 txq->last_desc = 0;
5130 txq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005131 txq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005132
5133 /* Set minimum bandwidth for disabled TXQs */
5134 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
5135
5136 /* Set Tx descriptors queue starting address and size */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005137 cpu = smp_processor_id();
5138 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5139 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
5140 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005141}
5142
5143/* Cleanup Tx ports */
5144static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
5145{
5146 struct mvpp2_txq_pcpu *txq_pcpu;
5147 int delay, pending, cpu;
5148 u32 val;
5149
Thomas Petazzonia7868412017-03-07 16:53:13 +01005150 cpu = smp_processor_id();
5151 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5152 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005153 val |= MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005154 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005155
5156 /* The napi queue has been stopped so wait for all packets
5157 * to be transmitted.
5158 */
5159 delay = 0;
5160 do {
5161 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
5162 netdev_warn(port->dev,
5163 "port %d: cleaning queue %d timed out\n",
5164 port->id, txq->log_id);
5165 break;
5166 }
5167 mdelay(1);
5168 delay++;
5169
Thomas Petazzonia7868412017-03-07 16:53:13 +01005170 pending = mvpp2_percpu_read(port->priv, cpu,
5171 MVPP2_TXQ_PENDING_REG);
5172 pending &= MVPP2_TXQ_PENDING_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005173 } while (pending);
5174
5175 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005176 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005177
5178 for_each_present_cpu(cpu) {
5179 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5180
5181 /* Release all packets */
5182 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
5183
5184 /* Reset queue */
5185 txq_pcpu->count = 0;
5186 txq_pcpu->txq_put_index = 0;
5187 txq_pcpu->txq_get_index = 0;
5188 }
5189}
5190
5191/* Cleanup all Tx queues */
5192static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
5193{
5194 struct mvpp2_tx_queue *txq;
5195 int queue;
5196 u32 val;
5197
5198 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
5199
5200 /* Reset Tx ports and delete Tx queues */
5201 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
5202 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5203
5204 for (queue = 0; queue < txq_number; queue++) {
5205 txq = port->txqs[queue];
5206 mvpp2_txq_clean(port, txq);
5207 mvpp2_txq_deinit(port, txq);
5208 }
5209
5210 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5211
5212 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
5213 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5214}
5215
5216/* Cleanup all Rx queues */
5217static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
5218{
5219 int queue;
5220
5221 for (queue = 0; queue < rxq_number; queue++)
5222 mvpp2_rxq_deinit(port, port->rxqs[queue]);
5223}
5224
5225/* Init all Rx queues for port */
5226static int mvpp2_setup_rxqs(struct mvpp2_port *port)
5227{
5228 int queue, err;
5229
5230 for (queue = 0; queue < rxq_number; queue++) {
5231 err = mvpp2_rxq_init(port, port->rxqs[queue]);
5232 if (err)
5233 goto err_cleanup;
5234 }
5235 return 0;
5236
5237err_cleanup:
5238 mvpp2_cleanup_rxqs(port);
5239 return err;
5240}
5241
5242/* Init all tx queues for port */
5243static int mvpp2_setup_txqs(struct mvpp2_port *port)
5244{
5245 struct mvpp2_tx_queue *txq;
5246 int queue, err;
5247
5248 for (queue = 0; queue < txq_number; queue++) {
5249 txq = port->txqs[queue];
5250 err = mvpp2_txq_init(port, txq);
5251 if (err)
5252 goto err_cleanup;
5253 }
5254
Marcin Wojtas3f518502014-07-10 16:52:13 -03005255 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5256 return 0;
5257
5258err_cleanup:
5259 mvpp2_cleanup_txqs(port);
5260 return err;
5261}
5262
5263/* The callback for per-port interrupt */
5264static irqreturn_t mvpp2_isr(int irq, void *dev_id)
5265{
5266 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
5267
5268 mvpp2_interrupts_disable(port);
5269
5270 napi_schedule(&port->napi);
5271
5272 return IRQ_HANDLED;
5273}
5274
5275/* Adjust link */
5276static void mvpp2_link_event(struct net_device *dev)
5277{
5278 struct mvpp2_port *port = netdev_priv(dev);
Philippe Reynes8e072692016-06-28 00:08:11 +02005279 struct phy_device *phydev = dev->phydev;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005280 int status_change = 0;
5281 u32 val;
5282
5283 if (phydev->link) {
5284 if ((port->speed != phydev->speed) ||
5285 (port->duplex != phydev->duplex)) {
5286 u32 val;
5287
5288 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5289 val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
5290 MVPP2_GMAC_CONFIG_GMII_SPEED |
5291 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
5292 MVPP2_GMAC_AN_SPEED_EN |
5293 MVPP2_GMAC_AN_DUPLEX_EN);
5294
5295 if (phydev->duplex)
5296 val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
5297
5298 if (phydev->speed == SPEED_1000)
5299 val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
Thomas Petazzoni2add5112014-07-27 23:21:35 +02005300 else if (phydev->speed == SPEED_100)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005301 val |= MVPP2_GMAC_CONFIG_MII_SPEED;
5302
5303 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5304
5305 port->duplex = phydev->duplex;
5306 port->speed = phydev->speed;
5307 }
5308 }
5309
5310 if (phydev->link != port->link) {
5311 if (!phydev->link) {
5312 port->duplex = -1;
5313 port->speed = 0;
5314 }
5315
5316 port->link = phydev->link;
5317 status_change = 1;
5318 }
5319
5320 if (status_change) {
5321 if (phydev->link) {
5322 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5323 val |= (MVPP2_GMAC_FORCE_LINK_PASS |
5324 MVPP2_GMAC_FORCE_LINK_DOWN);
5325 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5326 mvpp2_egress_enable(port);
5327 mvpp2_ingress_enable(port);
5328 } else {
5329 mvpp2_ingress_disable(port);
5330 mvpp2_egress_disable(port);
5331 }
5332 phy_print_status(phydev);
5333 }
5334}
5335
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005336static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
5337{
5338 ktime_t interval;
5339
5340 if (!port_pcpu->timer_scheduled) {
5341 port_pcpu->timer_scheduled = true;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01005342 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005343 hrtimer_start(&port_pcpu->tx_done_timer, interval,
5344 HRTIMER_MODE_REL_PINNED);
5345 }
5346}
5347
5348static void mvpp2_tx_proc_cb(unsigned long data)
5349{
5350 struct net_device *dev = (struct net_device *)data;
5351 struct mvpp2_port *port = netdev_priv(dev);
5352 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
5353 unsigned int tx_todo, cause;
5354
5355 if (!netif_running(dev))
5356 return;
5357 port_pcpu->timer_scheduled = false;
5358
5359 /* Process all the Tx queues */
5360 cause = (1 << txq_number) - 1;
5361 tx_todo = mvpp2_tx_done(port, cause);
5362
5363 /* Set the timer in case not all the packets were processed */
5364 if (tx_todo)
5365 mvpp2_timer_set(port_pcpu);
5366}
5367
5368static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
5369{
5370 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
5371 struct mvpp2_port_pcpu,
5372 tx_done_timer);
5373
5374 tasklet_schedule(&port_pcpu->tx_done_tasklet);
5375
5376 return HRTIMER_NORESTART;
5377}
5378
Marcin Wojtas3f518502014-07-10 16:52:13 -03005379/* Main RX/TX processing routines */
5380
5381/* Display more error info */
5382static void mvpp2_rx_error(struct mvpp2_port *port,
5383 struct mvpp2_rx_desc *rx_desc)
5384{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005385 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
5386 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005387
5388 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
5389 case MVPP2_RXD_ERR_CRC:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005390 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
5391 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005392 break;
5393 case MVPP2_RXD_ERR_OVERRUN:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005394 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
5395 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005396 break;
5397 case MVPP2_RXD_ERR_RESOURCE:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005398 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
5399 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005400 break;
5401 }
5402}
5403
5404/* Handle RX checksum offload */
5405static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
5406 struct sk_buff *skb)
5407{
5408 if (((status & MVPP2_RXD_L3_IP4) &&
5409 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
5410 (status & MVPP2_RXD_L3_IP6))
5411 if (((status & MVPP2_RXD_L4_UDP) ||
5412 (status & MVPP2_RXD_L4_TCP)) &&
5413 (status & MVPP2_RXD_L4_CSUM_OK)) {
5414 skb->csum = 0;
5415 skb->ip_summed = CHECKSUM_UNNECESSARY;
5416 return;
5417 }
5418
5419 skb->ip_summed = CHECKSUM_NONE;
5420}
5421
5422/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
5423static int mvpp2_rx_refill(struct mvpp2_port *port,
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01005424 struct mvpp2_bm_pool *bm_pool, u32 bm)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005425{
Thomas Petazzoni20396132017-03-07 16:53:00 +01005426 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01005427 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005428 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005429
Marcin Wojtas3f518502014-07-10 16:52:13 -03005430 /* No recycle or too many buffers are in use, so allocate a new skb */
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01005431 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
5432 GFP_ATOMIC);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005433 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005434 return -ENOMEM;
5435
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01005436 mvpp2_pool_refill(port, bm, dma_addr, phys_addr);
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01005437
Marcin Wojtas3f518502014-07-10 16:52:13 -03005438 return 0;
5439}
5440
5441/* Handle tx checksum */
5442static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
5443{
5444 if (skb->ip_summed == CHECKSUM_PARTIAL) {
5445 int ip_hdr_len = 0;
5446 u8 l4_proto;
5447
5448 if (skb->protocol == htons(ETH_P_IP)) {
5449 struct iphdr *ip4h = ip_hdr(skb);
5450
5451 /* Calculate IPv4 checksum and L4 checksum */
5452 ip_hdr_len = ip4h->ihl;
5453 l4_proto = ip4h->protocol;
5454 } else if (skb->protocol == htons(ETH_P_IPV6)) {
5455 struct ipv6hdr *ip6h = ipv6_hdr(skb);
5456
5457 /* Read l4_protocol from one of IPv6 extra headers */
5458 if (skb_network_header_len(skb) > 0)
5459 ip_hdr_len = (skb_network_header_len(skb) >> 2);
5460 l4_proto = ip6h->nexthdr;
5461 } else {
5462 return MVPP2_TXD_L4_CSUM_NOT;
5463 }
5464
5465 return mvpp2_txq_desc_csum(skb_network_offset(skb),
5466 skb->protocol, ip_hdr_len, l4_proto);
5467 }
5468
5469 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
5470}
5471
Marcin Wojtas3f518502014-07-10 16:52:13 -03005472/* Main rx processing */
5473static int mvpp2_rx(struct mvpp2_port *port, int rx_todo,
5474 struct mvpp2_rx_queue *rxq)
5475{
5476 struct net_device *dev = port->dev;
Marcin Wojtasb5015852015-12-03 15:20:51 +01005477 int rx_received;
5478 int rx_done = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005479 u32 rcvd_pkts = 0;
5480 u32 rcvd_bytes = 0;
5481
5482 /* Get number of received packets and clamp the to-do */
5483 rx_received = mvpp2_rxq_received(port, rxq->id);
5484 if (rx_todo > rx_received)
5485 rx_todo = rx_received;
5486
Marcin Wojtasb5015852015-12-03 15:20:51 +01005487 while (rx_done < rx_todo) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005488 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
5489 struct mvpp2_bm_pool *bm_pool;
5490 struct sk_buff *skb;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005491 unsigned int frag_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005492 dma_addr_t dma_addr;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005493 phys_addr_t phys_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005494 u32 bm, rx_status;
5495 int pool, rx_bytes, err;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005496 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005497
Marcin Wojtasb5015852015-12-03 15:20:51 +01005498 rx_done++;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005499 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
5500 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
5501 rx_bytes -= MVPP2_MH_SIZE;
5502 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
5503 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
5504 data = (void *)phys_to_virt(phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005505
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005506 bm = mvpp2_bm_cookie_build(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005507 pool = mvpp2_bm_cookie_pool_get(bm);
5508 bm_pool = &port->priv->bm_pools[pool];
Marcin Wojtas3f518502014-07-10 16:52:13 -03005509
5510 /* In case of an error, release the requested buffer pointer
5511 * to the Buffer Manager. This request process is controlled
5512 * by the hardware, and the information about the buffer is
5513 * comprised by the RX descriptor.
5514 */
5515 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
Markus Elfring8a524882017-04-17 10:52:02 +02005516err_drop_frame:
Marcin Wojtas3f518502014-07-10 16:52:13 -03005517 dev->stats.rx_errors++;
5518 mvpp2_rx_error(port, rx_desc);
Marcin Wojtasb5015852015-12-03 15:20:51 +01005519 /* Return the buffer to the pool */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005520 mvpp2_pool_refill(port, bm, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005521 continue;
5522 }
5523
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005524 if (bm_pool->frag_size > PAGE_SIZE)
5525 frag_size = 0;
5526 else
5527 frag_size = bm_pool->frag_size;
5528
5529 skb = build_skb(data, frag_size);
5530 if (!skb) {
5531 netdev_warn(port->dev, "skb build failed\n");
5532 goto err_drop_frame;
5533 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005534
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01005535 err = mvpp2_rx_refill(port, bm_pool, bm);
Marcin Wojtasb5015852015-12-03 15:20:51 +01005536 if (err) {
5537 netdev_err(port->dev, "failed to refill BM pools\n");
5538 goto err_drop_frame;
5539 }
5540
Thomas Petazzoni20396132017-03-07 16:53:00 +01005541 dma_unmap_single(dev->dev.parent, dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01005542 bm_pool->buf_size, DMA_FROM_DEVICE);
5543
Marcin Wojtas3f518502014-07-10 16:52:13 -03005544 rcvd_pkts++;
5545 rcvd_bytes += rx_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005546
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005547 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005548 skb_put(skb, rx_bytes);
5549 skb->protocol = eth_type_trans(skb, dev);
5550 mvpp2_rx_csum(port, rx_status, skb);
5551
5552 napi_gro_receive(&port->napi, skb);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005553 }
5554
5555 if (rcvd_pkts) {
5556 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
5557
5558 u64_stats_update_begin(&stats->syncp);
5559 stats->rx_packets += rcvd_pkts;
5560 stats->rx_bytes += rcvd_bytes;
5561 u64_stats_update_end(&stats->syncp);
5562 }
5563
5564 /* Update Rx queue management counters */
5565 wmb();
Marcin Wojtasb5015852015-12-03 15:20:51 +01005566 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005567
5568 return rx_todo;
5569}
5570
5571static inline void
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005572tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
Marcin Wojtas3f518502014-07-10 16:52:13 -03005573 struct mvpp2_tx_desc *desc)
5574{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005575 dma_addr_t buf_dma_addr =
5576 mvpp2_txdesc_dma_addr_get(port, desc);
5577 size_t buf_sz =
5578 mvpp2_txdesc_size_get(port, desc);
5579 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
5580 buf_sz, DMA_TO_DEVICE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005581 mvpp2_txq_desc_put(txq);
5582}
5583
5584/* Handle tx fragmentation processing */
5585static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
5586 struct mvpp2_tx_queue *aggr_txq,
5587 struct mvpp2_tx_queue *txq)
5588{
5589 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
5590 struct mvpp2_tx_desc *tx_desc;
5591 int i;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005592 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005593
5594 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
5595 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5596 void *addr = page_address(frag->page.p) + frag->page_offset;
5597
5598 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005599 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
5600 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005601
Thomas Petazzoni20396132017-03-07 16:53:00 +01005602 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005603 frag->size,
5604 DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01005605 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005606 mvpp2_txq_desc_put(txq);
Markus Elfring32bae632017-04-17 11:36:34 +02005607 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005608 }
5609
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005610 mvpp2_txdesc_offset_set(port, tx_desc,
5611 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
5612 mvpp2_txdesc_dma_addr_set(port, tx_desc,
5613 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005614
5615 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
5616 /* Last descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005617 mvpp2_txdesc_cmd_set(port, tx_desc,
5618 MVPP2_TXD_L_DESC);
5619 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005620 } else {
5621 /* Descriptor in the middle: Not First, Not Last */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005622 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
5623 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005624 }
5625 }
5626
5627 return 0;
Markus Elfring32bae632017-04-17 11:36:34 +02005628cleanup:
Marcin Wojtas3f518502014-07-10 16:52:13 -03005629 /* Release all descriptors that were used to map fragments of
5630 * this packet, as well as the corresponding DMA mappings
5631 */
5632 for (i = i - 1; i >= 0; i--) {
5633 tx_desc = txq->descs + i;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005634 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005635 }
5636
5637 return -ENOMEM;
5638}
5639
5640/* Main tx processing */
5641static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
5642{
5643 struct mvpp2_port *port = netdev_priv(dev);
5644 struct mvpp2_tx_queue *txq, *aggr_txq;
5645 struct mvpp2_txq_pcpu *txq_pcpu;
5646 struct mvpp2_tx_desc *tx_desc;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005647 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005648 int frags = 0;
5649 u16 txq_id;
5650 u32 tx_cmd;
5651
5652 txq_id = skb_get_queue_mapping(skb);
5653 txq = port->txqs[txq_id];
5654 txq_pcpu = this_cpu_ptr(txq->pcpu);
5655 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
5656
5657 frags = skb_shinfo(skb)->nr_frags + 1;
5658
5659 /* Check number of available descriptors */
5660 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
5661 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
5662 txq_pcpu, frags)) {
5663 frags = 0;
5664 goto out;
5665 }
5666
5667 /* Get a descriptor for the first part of the packet */
5668 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005669 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
5670 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005671
Thomas Petazzoni20396132017-03-07 16:53:00 +01005672 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005673 skb_headlen(skb), DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01005674 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005675 mvpp2_txq_desc_put(txq);
5676 frags = 0;
5677 goto out;
5678 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005679
5680 mvpp2_txdesc_offset_set(port, tx_desc,
5681 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
5682 mvpp2_txdesc_dma_addr_set(port, tx_desc,
5683 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005684
5685 tx_cmd = mvpp2_skb_tx_csum(port, skb);
5686
5687 if (frags == 1) {
5688 /* First and Last descriptor */
5689 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005690 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
5691 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005692 } else {
5693 /* First but not Last */
5694 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005695 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
5696 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005697
5698 /* Continue with other skb fragments */
5699 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005700 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005701 frags = 0;
5702 goto out;
5703 }
5704 }
5705
5706 txq_pcpu->reserved_num -= frags;
5707 txq_pcpu->count += frags;
5708 aggr_txq->count += frags;
5709
5710 /* Enable transmit */
5711 wmb();
5712 mvpp2_aggr_txq_pend_desc_add(port, frags);
5713
5714 if (txq_pcpu->size - txq_pcpu->count < MAX_SKB_FRAGS + 1) {
5715 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
5716
5717 netif_tx_stop_queue(nq);
5718 }
5719out:
5720 if (frags > 0) {
5721 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
5722
5723 u64_stats_update_begin(&stats->syncp);
5724 stats->tx_packets++;
5725 stats->tx_bytes += skb->len;
5726 u64_stats_update_end(&stats->syncp);
5727 } else {
5728 dev->stats.tx_dropped++;
5729 dev_kfree_skb_any(skb);
5730 }
5731
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005732 /* Finalize TX processing */
5733 if (txq_pcpu->count >= txq->done_pkts_coal)
5734 mvpp2_txq_done(port, txq, txq_pcpu);
5735
5736 /* Set the timer in case not all frags were processed */
5737 if (txq_pcpu->count <= frags && txq_pcpu->count > 0) {
5738 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
5739
5740 mvpp2_timer_set(port_pcpu);
5741 }
5742
Marcin Wojtas3f518502014-07-10 16:52:13 -03005743 return NETDEV_TX_OK;
5744}
5745
5746static inline void mvpp2_cause_error(struct net_device *dev, int cause)
5747{
5748 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
5749 netdev_err(dev, "FCS error\n");
5750 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
5751 netdev_err(dev, "rx fifo overrun error\n");
5752 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
5753 netdev_err(dev, "tx fifo underrun error\n");
5754}
5755
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005756static int mvpp2_poll(struct napi_struct *napi, int budget)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005757{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005758 u32 cause_rx_tx, cause_rx, cause_misc;
5759 int rx_done = 0;
5760 struct mvpp2_port *port = netdev_priv(napi->dev);
Thomas Petazzonia7868412017-03-07 16:53:13 +01005761 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005762
5763 /* Rx/Tx cause register
5764 *
5765 * Bits 0-15: each bit indicates received packets on the Rx queue
5766 * (bit 0 is for Rx queue 0).
5767 *
5768 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
5769 * (bit 16 is for Tx queue 0).
5770 *
5771 * Each CPU has its own Rx/Tx cause register
5772 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005773 cause_rx_tx = mvpp2_percpu_read(port->priv, cpu,
5774 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005775 cause_rx_tx &= ~MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005776 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
5777
5778 if (cause_misc) {
5779 mvpp2_cause_error(port->dev, cause_misc);
5780
5781 /* Clear the cause register */
5782 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01005783 mvpp2_percpu_write(port->priv, cpu,
5784 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
5785 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005786 }
5787
Marcin Wojtas3f518502014-07-10 16:52:13 -03005788 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
5789
5790 /* Process RX packets */
5791 cause_rx |= port->pending_cause_rx;
5792 while (cause_rx && budget > 0) {
5793 int count;
5794 struct mvpp2_rx_queue *rxq;
5795
5796 rxq = mvpp2_get_rx_queue(port, cause_rx);
5797 if (!rxq)
5798 break;
5799
5800 count = mvpp2_rx(port, budget, rxq);
5801 rx_done += count;
5802 budget -= count;
5803 if (budget > 0) {
5804 /* Clear the bit associated to this Rx queue
5805 * so that next iteration will continue from
5806 * the next Rx queue.
5807 */
5808 cause_rx &= ~(1 << rxq->logic_rxq);
5809 }
5810 }
5811
5812 if (budget > 0) {
5813 cause_rx = 0;
Eric Dumazet6ad20162017-01-30 08:22:01 -08005814 napi_complete_done(napi, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005815
5816 mvpp2_interrupts_enable(port);
5817 }
5818 port->pending_cause_rx = cause_rx;
5819 return rx_done;
5820}
5821
5822/* Set hw internals when starting port */
5823static void mvpp2_start_dev(struct mvpp2_port *port)
5824{
Philippe Reynes8e072692016-06-28 00:08:11 +02005825 struct net_device *ndev = port->dev;
5826
Marcin Wojtas3f518502014-07-10 16:52:13 -03005827 mvpp2_gmac_max_rx_size_set(port);
5828 mvpp2_txp_max_tx_size_set(port);
5829
5830 napi_enable(&port->napi);
5831
5832 /* Enable interrupts on all CPUs */
5833 mvpp2_interrupts_enable(port);
5834
5835 mvpp2_port_enable(port);
Philippe Reynes8e072692016-06-28 00:08:11 +02005836 phy_start(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005837 netif_tx_start_all_queues(port->dev);
5838}
5839
5840/* Set hw internals when stopping port */
5841static void mvpp2_stop_dev(struct mvpp2_port *port)
5842{
Philippe Reynes8e072692016-06-28 00:08:11 +02005843 struct net_device *ndev = port->dev;
5844
Marcin Wojtas3f518502014-07-10 16:52:13 -03005845 /* Stop new packets from arriving to RXQs */
5846 mvpp2_ingress_disable(port);
5847
5848 mdelay(10);
5849
5850 /* Disable interrupts on all CPUs */
5851 mvpp2_interrupts_disable(port);
5852
5853 napi_disable(&port->napi);
5854
5855 netif_carrier_off(port->dev);
5856 netif_tx_stop_all_queues(port->dev);
5857
5858 mvpp2_egress_disable(port);
5859 mvpp2_port_disable(port);
Philippe Reynes8e072692016-06-28 00:08:11 +02005860 phy_stop(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005861}
5862
Marcin Wojtas3f518502014-07-10 16:52:13 -03005863static int mvpp2_check_ringparam_valid(struct net_device *dev,
5864 struct ethtool_ringparam *ring)
5865{
5866 u16 new_rx_pending = ring->rx_pending;
5867 u16 new_tx_pending = ring->tx_pending;
5868
5869 if (ring->rx_pending == 0 || ring->tx_pending == 0)
5870 return -EINVAL;
5871
5872 if (ring->rx_pending > MVPP2_MAX_RXD)
5873 new_rx_pending = MVPP2_MAX_RXD;
5874 else if (!IS_ALIGNED(ring->rx_pending, 16))
5875 new_rx_pending = ALIGN(ring->rx_pending, 16);
5876
5877 if (ring->tx_pending > MVPP2_MAX_TXD)
5878 new_tx_pending = MVPP2_MAX_TXD;
5879 else if (!IS_ALIGNED(ring->tx_pending, 32))
5880 new_tx_pending = ALIGN(ring->tx_pending, 32);
5881
5882 if (ring->rx_pending != new_rx_pending) {
5883 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
5884 ring->rx_pending, new_rx_pending);
5885 ring->rx_pending = new_rx_pending;
5886 }
5887
5888 if (ring->tx_pending != new_tx_pending) {
5889 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
5890 ring->tx_pending, new_tx_pending);
5891 ring->tx_pending = new_tx_pending;
5892 }
5893
5894 return 0;
5895}
5896
Thomas Petazzoni26975822017-03-07 16:53:14 +01005897static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005898{
5899 u32 mac_addr_l, mac_addr_m, mac_addr_h;
5900
5901 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
5902 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
5903 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
5904 addr[0] = (mac_addr_h >> 24) & 0xFF;
5905 addr[1] = (mac_addr_h >> 16) & 0xFF;
5906 addr[2] = (mac_addr_h >> 8) & 0xFF;
5907 addr[3] = mac_addr_h & 0xFF;
5908 addr[4] = mac_addr_m & 0xFF;
5909 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
5910}
5911
5912static int mvpp2_phy_connect(struct mvpp2_port *port)
5913{
5914 struct phy_device *phy_dev;
5915
5916 phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0,
5917 port->phy_interface);
5918 if (!phy_dev) {
5919 netdev_err(port->dev, "cannot connect to phy\n");
5920 return -ENODEV;
5921 }
5922 phy_dev->supported &= PHY_GBIT_FEATURES;
5923 phy_dev->advertising = phy_dev->supported;
5924
Marcin Wojtas3f518502014-07-10 16:52:13 -03005925 port->link = 0;
5926 port->duplex = 0;
5927 port->speed = 0;
5928
5929 return 0;
5930}
5931
5932static void mvpp2_phy_disconnect(struct mvpp2_port *port)
5933{
Philippe Reynes8e072692016-06-28 00:08:11 +02005934 struct net_device *ndev = port->dev;
5935
5936 phy_disconnect(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005937}
5938
5939static int mvpp2_open(struct net_device *dev)
5940{
5941 struct mvpp2_port *port = netdev_priv(dev);
5942 unsigned char mac_bcast[ETH_ALEN] = {
5943 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
5944 int err;
5945
5946 err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
5947 if (err) {
5948 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
5949 return err;
5950 }
5951 err = mvpp2_prs_mac_da_accept(port->priv, port->id,
5952 dev->dev_addr, true);
5953 if (err) {
5954 netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
5955 return err;
5956 }
5957 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
5958 if (err) {
5959 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
5960 return err;
5961 }
5962 err = mvpp2_prs_def_flow(port);
5963 if (err) {
5964 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
5965 return err;
5966 }
5967
5968 /* Allocate the Rx/Tx queues */
5969 err = mvpp2_setup_rxqs(port);
5970 if (err) {
5971 netdev_err(port->dev, "cannot allocate Rx queues\n");
5972 return err;
5973 }
5974
5975 err = mvpp2_setup_txqs(port);
5976 if (err) {
5977 netdev_err(port->dev, "cannot allocate Tx queues\n");
5978 goto err_cleanup_rxqs;
5979 }
5980
5981 err = request_irq(port->irq, mvpp2_isr, 0, dev->name, port);
5982 if (err) {
5983 netdev_err(port->dev, "cannot request IRQ %d\n", port->irq);
5984 goto err_cleanup_txqs;
5985 }
5986
5987 /* In default link is down */
5988 netif_carrier_off(port->dev);
5989
5990 err = mvpp2_phy_connect(port);
5991 if (err < 0)
5992 goto err_free_irq;
5993
5994 /* Unmask interrupts on all CPUs */
5995 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
5996
5997 mvpp2_start_dev(port);
5998
5999 return 0;
6000
6001err_free_irq:
6002 free_irq(port->irq, port);
6003err_cleanup_txqs:
6004 mvpp2_cleanup_txqs(port);
6005err_cleanup_rxqs:
6006 mvpp2_cleanup_rxqs(port);
6007 return err;
6008}
6009
6010static int mvpp2_stop(struct net_device *dev)
6011{
6012 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006013 struct mvpp2_port_pcpu *port_pcpu;
6014 int cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006015
6016 mvpp2_stop_dev(port);
6017 mvpp2_phy_disconnect(port);
6018
6019 /* Mask interrupts on all CPUs */
6020 on_each_cpu(mvpp2_interrupts_mask, port, 1);
6021
6022 free_irq(port->irq, port);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006023 for_each_present_cpu(cpu) {
6024 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
6025
6026 hrtimer_cancel(&port_pcpu->tx_done_timer);
6027 port_pcpu->timer_scheduled = false;
6028 tasklet_kill(&port_pcpu->tx_done_tasklet);
6029 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006030 mvpp2_cleanup_rxqs(port);
6031 mvpp2_cleanup_txqs(port);
6032
6033 return 0;
6034}
6035
6036static void mvpp2_set_rx_mode(struct net_device *dev)
6037{
6038 struct mvpp2_port *port = netdev_priv(dev);
6039 struct mvpp2 *priv = port->priv;
6040 struct netdev_hw_addr *ha;
6041 int id = port->id;
6042 bool allmulti = dev->flags & IFF_ALLMULTI;
6043
6044 mvpp2_prs_mac_promisc_set(priv, id, dev->flags & IFF_PROMISC);
6045 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_ALL, allmulti);
6046 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_IP6, allmulti);
6047
6048 /* Remove all port->id's mcast enries */
6049 mvpp2_prs_mcast_del_all(priv, id);
6050
6051 if (allmulti && !netdev_mc_empty(dev)) {
6052 netdev_for_each_mc_addr(ha, dev)
6053 mvpp2_prs_mac_da_accept(priv, id, ha->addr, true);
6054 }
6055}
6056
6057static int mvpp2_set_mac_address(struct net_device *dev, void *p)
6058{
6059 struct mvpp2_port *port = netdev_priv(dev);
6060 const struct sockaddr *addr = p;
6061 int err;
6062
6063 if (!is_valid_ether_addr(addr->sa_data)) {
6064 err = -EADDRNOTAVAIL;
Markus Elfringc1175542017-04-17 11:10:47 +02006065 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006066 }
6067
6068 if (!netif_running(dev)) {
6069 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6070 if (!err)
6071 return 0;
6072 /* Reconfigure parser to accept the original MAC address */
6073 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6074 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006075 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006076 }
6077
6078 mvpp2_stop_dev(port);
6079
6080 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6081 if (!err)
6082 goto out_start;
6083
6084 /* Reconfigure parser accept the original MAC address */
6085 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6086 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006087 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006088out_start:
6089 mvpp2_start_dev(port);
6090 mvpp2_egress_enable(port);
6091 mvpp2_ingress_enable(port);
6092 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02006093log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02006094 netdev_err(dev, "failed to change MAC address\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006095 return err;
6096}
6097
6098static int mvpp2_change_mtu(struct net_device *dev, int mtu)
6099{
6100 struct mvpp2_port *port = netdev_priv(dev);
6101 int err;
6102
Jarod Wilson57779872016-10-17 15:54:06 -04006103 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
6104 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
6105 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
6106 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006107 }
6108
6109 if (!netif_running(dev)) {
6110 err = mvpp2_bm_update_mtu(dev, mtu);
6111 if (!err) {
6112 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6113 return 0;
6114 }
6115
6116 /* Reconfigure BM to the original MTU */
6117 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6118 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006119 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006120 }
6121
6122 mvpp2_stop_dev(port);
6123
6124 err = mvpp2_bm_update_mtu(dev, mtu);
6125 if (!err) {
6126 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6127 goto out_start;
6128 }
6129
6130 /* Reconfigure BM to the original MTU */
6131 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6132 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006133 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006134
6135out_start:
6136 mvpp2_start_dev(port);
6137 mvpp2_egress_enable(port);
6138 mvpp2_ingress_enable(port);
6139
6140 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02006141log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02006142 netdev_err(dev, "failed to change MTU\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006143 return err;
6144}
6145
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006146static void
Marcin Wojtas3f518502014-07-10 16:52:13 -03006147mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6148{
6149 struct mvpp2_port *port = netdev_priv(dev);
6150 unsigned int start;
6151 int cpu;
6152
6153 for_each_possible_cpu(cpu) {
6154 struct mvpp2_pcpu_stats *cpu_stats;
6155 u64 rx_packets;
6156 u64 rx_bytes;
6157 u64 tx_packets;
6158 u64 tx_bytes;
6159
6160 cpu_stats = per_cpu_ptr(port->stats, cpu);
6161 do {
6162 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
6163 rx_packets = cpu_stats->rx_packets;
6164 rx_bytes = cpu_stats->rx_bytes;
6165 tx_packets = cpu_stats->tx_packets;
6166 tx_bytes = cpu_stats->tx_bytes;
6167 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
6168
6169 stats->rx_packets += rx_packets;
6170 stats->rx_bytes += rx_bytes;
6171 stats->tx_packets += tx_packets;
6172 stats->tx_bytes += tx_bytes;
6173 }
6174
6175 stats->rx_errors = dev->stats.rx_errors;
6176 stats->rx_dropped = dev->stats.rx_dropped;
6177 stats->tx_dropped = dev->stats.tx_dropped;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006178}
6179
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006180static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6181{
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006182 int ret;
6183
Philippe Reynes8e072692016-06-28 00:08:11 +02006184 if (!dev->phydev)
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006185 return -ENOTSUPP;
6186
Philippe Reynes8e072692016-06-28 00:08:11 +02006187 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006188 if (!ret)
6189 mvpp2_link_event(dev);
6190
6191 return ret;
6192}
6193
Marcin Wojtas3f518502014-07-10 16:52:13 -03006194/* Ethtool methods */
6195
Marcin Wojtas3f518502014-07-10 16:52:13 -03006196/* Set interrupt coalescing for ethtools */
6197static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
6198 struct ethtool_coalesce *c)
6199{
6200 struct mvpp2_port *port = netdev_priv(dev);
6201 int queue;
6202
6203 for (queue = 0; queue < rxq_number; queue++) {
6204 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
6205
6206 rxq->time_coal = c->rx_coalesce_usecs;
6207 rxq->pkts_coal = c->rx_max_coalesced_frames;
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01006208 mvpp2_rx_pkts_coal_set(port, rxq);
6209 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006210 }
6211
6212 for (queue = 0; queue < txq_number; queue++) {
6213 struct mvpp2_tx_queue *txq = port->txqs[queue];
6214
6215 txq->done_pkts_coal = c->tx_max_coalesced_frames;
6216 }
6217
Marcin Wojtas3f518502014-07-10 16:52:13 -03006218 return 0;
6219}
6220
6221/* get coalescing for ethtools */
6222static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
6223 struct ethtool_coalesce *c)
6224{
6225 struct mvpp2_port *port = netdev_priv(dev);
6226
6227 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
6228 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
6229 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
6230 return 0;
6231}
6232
6233static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
6234 struct ethtool_drvinfo *drvinfo)
6235{
6236 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
6237 sizeof(drvinfo->driver));
6238 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
6239 sizeof(drvinfo->version));
6240 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
6241 sizeof(drvinfo->bus_info));
6242}
6243
6244static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
6245 struct ethtool_ringparam *ring)
6246{
6247 struct mvpp2_port *port = netdev_priv(dev);
6248
6249 ring->rx_max_pending = MVPP2_MAX_RXD;
6250 ring->tx_max_pending = MVPP2_MAX_TXD;
6251 ring->rx_pending = port->rx_ring_size;
6252 ring->tx_pending = port->tx_ring_size;
6253}
6254
6255static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
6256 struct ethtool_ringparam *ring)
6257{
6258 struct mvpp2_port *port = netdev_priv(dev);
6259 u16 prev_rx_ring_size = port->rx_ring_size;
6260 u16 prev_tx_ring_size = port->tx_ring_size;
6261 int err;
6262
6263 err = mvpp2_check_ringparam_valid(dev, ring);
6264 if (err)
6265 return err;
6266
6267 if (!netif_running(dev)) {
6268 port->rx_ring_size = ring->rx_pending;
6269 port->tx_ring_size = ring->tx_pending;
6270 return 0;
6271 }
6272
6273 /* The interface is running, so we have to force a
6274 * reallocation of the queues
6275 */
6276 mvpp2_stop_dev(port);
6277 mvpp2_cleanup_rxqs(port);
6278 mvpp2_cleanup_txqs(port);
6279
6280 port->rx_ring_size = ring->rx_pending;
6281 port->tx_ring_size = ring->tx_pending;
6282
6283 err = mvpp2_setup_rxqs(port);
6284 if (err) {
6285 /* Reallocate Rx queues with the original ring size */
6286 port->rx_ring_size = prev_rx_ring_size;
6287 ring->rx_pending = prev_rx_ring_size;
6288 err = mvpp2_setup_rxqs(port);
6289 if (err)
6290 goto err_out;
6291 }
6292 err = mvpp2_setup_txqs(port);
6293 if (err) {
6294 /* Reallocate Tx queues with the original ring size */
6295 port->tx_ring_size = prev_tx_ring_size;
6296 ring->tx_pending = prev_tx_ring_size;
6297 err = mvpp2_setup_txqs(port);
6298 if (err)
6299 goto err_clean_rxqs;
6300 }
6301
6302 mvpp2_start_dev(port);
6303 mvpp2_egress_enable(port);
6304 mvpp2_ingress_enable(port);
6305
6306 return 0;
6307
6308err_clean_rxqs:
6309 mvpp2_cleanup_rxqs(port);
6310err_out:
Markus Elfringdfd42402017-04-17 11:20:41 +02006311 netdev_err(dev, "failed to change ring parameters");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006312 return err;
6313}
6314
6315/* Device ops */
6316
6317static const struct net_device_ops mvpp2_netdev_ops = {
6318 .ndo_open = mvpp2_open,
6319 .ndo_stop = mvpp2_stop,
6320 .ndo_start_xmit = mvpp2_tx,
6321 .ndo_set_rx_mode = mvpp2_set_rx_mode,
6322 .ndo_set_mac_address = mvpp2_set_mac_address,
6323 .ndo_change_mtu = mvpp2_change_mtu,
6324 .ndo_get_stats64 = mvpp2_get_stats64,
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006325 .ndo_do_ioctl = mvpp2_ioctl,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006326};
6327
6328static const struct ethtool_ops mvpp2_eth_tool_ops = {
Florian Fainelli00606c42016-11-15 11:19:48 -08006329 .nway_reset = phy_ethtool_nway_reset,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006330 .get_link = ethtool_op_get_link,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006331 .set_coalesce = mvpp2_ethtool_set_coalesce,
6332 .get_coalesce = mvpp2_ethtool_get_coalesce,
6333 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
6334 .get_ringparam = mvpp2_ethtool_get_ringparam,
6335 .set_ringparam = mvpp2_ethtool_set_ringparam,
Philippe Reynesfb773e92016-06-28 00:08:12 +02006336 .get_link_ksettings = phy_ethtool_get_link_ksettings,
6337 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006338};
6339
Marcin Wojtas3f518502014-07-10 16:52:13 -03006340/* Initialize port HW */
6341static int mvpp2_port_init(struct mvpp2_port *port)
6342{
6343 struct device *dev = port->dev->dev.parent;
6344 struct mvpp2 *priv = port->priv;
6345 struct mvpp2_txq_pcpu *txq_pcpu;
6346 int queue, cpu, err;
6347
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006348 if (port->first_rxq + rxq_number >
6349 MVPP2_MAX_PORTS * priv->max_port_rxqs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006350 return -EINVAL;
6351
6352 /* Disable port */
6353 mvpp2_egress_disable(port);
6354 mvpp2_port_disable(port);
6355
6356 port->txqs = devm_kcalloc(dev, txq_number, sizeof(*port->txqs),
6357 GFP_KERNEL);
6358 if (!port->txqs)
6359 return -ENOMEM;
6360
6361 /* Associate physical Tx queues to this port and initialize.
6362 * The mapping is predefined.
6363 */
6364 for (queue = 0; queue < txq_number; queue++) {
6365 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
6366 struct mvpp2_tx_queue *txq;
6367
6368 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
Christophe Jaillet177c8d12017-02-19 10:19:57 +01006369 if (!txq) {
6370 err = -ENOMEM;
6371 goto err_free_percpu;
6372 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006373
6374 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
6375 if (!txq->pcpu) {
6376 err = -ENOMEM;
6377 goto err_free_percpu;
6378 }
6379
6380 txq->id = queue_phy_id;
6381 txq->log_id = queue;
6382 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
6383 for_each_present_cpu(cpu) {
6384 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6385 txq_pcpu->cpu = cpu;
6386 }
6387
6388 port->txqs[queue] = txq;
6389 }
6390
6391 port->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*port->rxqs),
6392 GFP_KERNEL);
6393 if (!port->rxqs) {
6394 err = -ENOMEM;
6395 goto err_free_percpu;
6396 }
6397
6398 /* Allocate and initialize Rx queue for this port */
6399 for (queue = 0; queue < rxq_number; queue++) {
6400 struct mvpp2_rx_queue *rxq;
6401
6402 /* Map physical Rx queue to port's logical Rx queue */
6403 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08006404 if (!rxq) {
6405 err = -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006406 goto err_free_percpu;
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08006407 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006408 /* Map this Rx queue to a physical queue */
6409 rxq->id = port->first_rxq + queue;
6410 rxq->port = port->id;
6411 rxq->logic_rxq = queue;
6412
6413 port->rxqs[queue] = rxq;
6414 }
6415
6416 /* Configure Rx queue group interrupt for this port */
Thomas Petazzonia73fef12017-03-07 16:53:16 +01006417 if (priv->hw_version == MVPP21) {
6418 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
6419 rxq_number);
6420 } else {
6421 u32 val;
6422
6423 val = (port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET);
6424 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
6425
6426 val = (rxq_number << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET);
6427 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
6428 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006429
6430 /* Create Rx descriptor rings */
6431 for (queue = 0; queue < rxq_number; queue++) {
6432 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
6433
6434 rxq->size = port->rx_ring_size;
6435 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
6436 rxq->time_coal = MVPP2_RX_COAL_USEC;
6437 }
6438
6439 mvpp2_ingress_disable(port);
6440
6441 /* Port default configuration */
6442 mvpp2_defaults_set(port);
6443
6444 /* Port's classifier configuration */
6445 mvpp2_cls_oversize_rxq_set(port);
6446 mvpp2_cls_port_config(port);
6447
6448 /* Provide an initial Rx packet size */
6449 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
6450
6451 /* Initialize pools for swf */
6452 err = mvpp2_swf_bm_pool_init(port);
6453 if (err)
6454 goto err_free_percpu;
6455
6456 return 0;
6457
6458err_free_percpu:
6459 for (queue = 0; queue < txq_number; queue++) {
6460 if (!port->txqs[queue])
6461 continue;
6462 free_percpu(port->txqs[queue]->pcpu);
6463 }
6464 return err;
6465}
6466
6467/* Ports initialization */
6468static int mvpp2_port_probe(struct platform_device *pdev,
6469 struct device_node *port_node,
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006470 struct mvpp2 *priv)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006471{
6472 struct device_node *phy_node;
6473 struct mvpp2_port *port;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006474 struct mvpp2_port_pcpu *port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006475 struct net_device *dev;
6476 struct resource *res;
6477 const char *dt_mac_addr;
6478 const char *mac_from;
6479 char hw_mac_addr[ETH_ALEN];
6480 u32 id;
6481 int features;
6482 int phy_mode;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006483 int err, i, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006484
Markus Elfring03bfffd2017-04-17 08:55:42 +02006485 dev = alloc_etherdev_mqs(sizeof(*port), txq_number, rxq_number);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006486 if (!dev)
6487 return -ENOMEM;
6488
6489 phy_node = of_parse_phandle(port_node, "phy", 0);
6490 if (!phy_node) {
6491 dev_err(&pdev->dev, "missing phy\n");
6492 err = -ENODEV;
6493 goto err_free_netdev;
6494 }
6495
6496 phy_mode = of_get_phy_mode(port_node);
6497 if (phy_mode < 0) {
6498 dev_err(&pdev->dev, "incorrect phy mode\n");
6499 err = phy_mode;
6500 goto err_free_netdev;
6501 }
6502
6503 if (of_property_read_u32(port_node, "port-id", &id)) {
6504 err = -EINVAL;
6505 dev_err(&pdev->dev, "missing port-id value\n");
6506 goto err_free_netdev;
6507 }
6508
6509 dev->tx_queue_len = MVPP2_MAX_TXD;
6510 dev->watchdog_timeo = 5 * HZ;
6511 dev->netdev_ops = &mvpp2_netdev_ops;
6512 dev->ethtool_ops = &mvpp2_eth_tool_ops;
6513
6514 port = netdev_priv(dev);
6515
6516 port->irq = irq_of_parse_and_map(port_node, 0);
6517 if (port->irq <= 0) {
6518 err = -EINVAL;
6519 goto err_free_netdev;
6520 }
6521
6522 if (of_property_read_bool(port_node, "marvell,loopback"))
6523 port->flags |= MVPP2_F_LOOPBACK;
6524
6525 port->priv = priv;
6526 port->id = id;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006527 if (priv->hw_version == MVPP21)
6528 port->first_rxq = port->id * rxq_number;
6529 else
6530 port->first_rxq = port->id * priv->max_port_rxqs;
6531
Marcin Wojtas3f518502014-07-10 16:52:13 -03006532 port->phy_node = phy_node;
6533 port->phy_interface = phy_mode;
6534
Thomas Petazzonia7868412017-03-07 16:53:13 +01006535 if (priv->hw_version == MVPP21) {
6536 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
6537 port->base = devm_ioremap_resource(&pdev->dev, res);
6538 if (IS_ERR(port->base)) {
6539 err = PTR_ERR(port->base);
6540 goto err_free_irq;
6541 }
6542 } else {
6543 if (of_property_read_u32(port_node, "gop-port-id",
6544 &port->gop_id)) {
6545 err = -EINVAL;
6546 dev_err(&pdev->dev, "missing gop-port-id value\n");
6547 goto err_free_irq;
6548 }
6549
6550 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006551 }
6552
6553 /* Alloc per-cpu stats */
6554 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
6555 if (!port->stats) {
6556 err = -ENOMEM;
6557 goto err_free_irq;
6558 }
6559
6560 dt_mac_addr = of_get_mac_address(port_node);
6561 if (dt_mac_addr && is_valid_ether_addr(dt_mac_addr)) {
6562 mac_from = "device tree";
6563 ether_addr_copy(dev->dev_addr, dt_mac_addr);
6564 } else {
Thomas Petazzoni26975822017-03-07 16:53:14 +01006565 if (priv->hw_version == MVPP21)
6566 mvpp21_get_mac_address(port, hw_mac_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006567 if (is_valid_ether_addr(hw_mac_addr)) {
6568 mac_from = "hardware";
6569 ether_addr_copy(dev->dev_addr, hw_mac_addr);
6570 } else {
6571 mac_from = "random";
6572 eth_hw_addr_random(dev);
6573 }
6574 }
6575
6576 port->tx_ring_size = MVPP2_MAX_TXD;
6577 port->rx_ring_size = MVPP2_MAX_RXD;
6578 port->dev = dev;
6579 SET_NETDEV_DEV(dev, &pdev->dev);
6580
6581 err = mvpp2_port_init(port);
6582 if (err < 0) {
6583 dev_err(&pdev->dev, "failed to init port %d\n", id);
6584 goto err_free_stats;
6585 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01006586
6587 mvpp2_port_mii_set(port);
6588 mvpp2_port_periodic_xon_disable(port);
6589
6590 if (priv->hw_version == MVPP21)
6591 mvpp2_port_fc_adv_enable(port);
6592
6593 mvpp2_port_reset(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006594
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006595 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
6596 if (!port->pcpu) {
6597 err = -ENOMEM;
6598 goto err_free_txq_pcpu;
6599 }
6600
6601 for_each_present_cpu(cpu) {
6602 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
6603
6604 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
6605 HRTIMER_MODE_REL_PINNED);
6606 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
6607 port_pcpu->timer_scheduled = false;
6608
6609 tasklet_init(&port_pcpu->tx_done_tasklet, mvpp2_tx_proc_cb,
6610 (unsigned long)dev);
6611 }
6612
Marcin Wojtas3f518502014-07-10 16:52:13 -03006613 netif_napi_add(dev, &port->napi, mvpp2_poll, NAPI_POLL_WEIGHT);
6614 features = NETIF_F_SG | NETIF_F_IP_CSUM;
6615 dev->features = features | NETIF_F_RXCSUM;
6616 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO;
6617 dev->vlan_features |= features;
6618
Jarod Wilson57779872016-10-17 15:54:06 -04006619 /* MTU range: 68 - 9676 */
6620 dev->min_mtu = ETH_MIN_MTU;
6621 /* 9676 == 9700 - 20 and rounding to 8 */
6622 dev->max_mtu = 9676;
6623
Marcin Wojtas3f518502014-07-10 16:52:13 -03006624 err = register_netdev(dev);
6625 if (err < 0) {
6626 dev_err(&pdev->dev, "failed to register netdev\n");
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006627 goto err_free_port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006628 }
6629 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
6630
Marcin Wojtas3f518502014-07-10 16:52:13 -03006631 priv->port_list[id] = port;
6632 return 0;
6633
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006634err_free_port_pcpu:
6635 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006636err_free_txq_pcpu:
6637 for (i = 0; i < txq_number; i++)
6638 free_percpu(port->txqs[i]->pcpu);
6639err_free_stats:
6640 free_percpu(port->stats);
6641err_free_irq:
6642 irq_dispose_mapping(port->irq);
6643err_free_netdev:
Peter Chenccb80392016-08-01 15:02:37 +08006644 of_node_put(phy_node);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006645 free_netdev(dev);
6646 return err;
6647}
6648
6649/* Ports removal routine */
6650static void mvpp2_port_remove(struct mvpp2_port *port)
6651{
6652 int i;
6653
6654 unregister_netdev(port->dev);
Peter Chenccb80392016-08-01 15:02:37 +08006655 of_node_put(port->phy_node);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006656 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006657 free_percpu(port->stats);
6658 for (i = 0; i < txq_number; i++)
6659 free_percpu(port->txqs[i]->pcpu);
6660 irq_dispose_mapping(port->irq);
6661 free_netdev(port->dev);
6662}
6663
6664/* Initialize decoding windows */
6665static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
6666 struct mvpp2 *priv)
6667{
6668 u32 win_enable;
6669 int i;
6670
6671 for (i = 0; i < 6; i++) {
6672 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
6673 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
6674
6675 if (i < 4)
6676 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
6677 }
6678
6679 win_enable = 0;
6680
6681 for (i = 0; i < dram->num_cs; i++) {
6682 const struct mbus_dram_window *cs = dram->cs + i;
6683
6684 mvpp2_write(priv, MVPP2_WIN_BASE(i),
6685 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
6686 dram->mbus_dram_target_id);
6687
6688 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
6689 (cs->size - 1) & 0xffff0000);
6690
6691 win_enable |= (1 << i);
6692 }
6693
6694 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
6695}
6696
6697/* Initialize Rx FIFO's */
6698static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
6699{
6700 int port;
6701
6702 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
6703 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
6704 MVPP2_RX_FIFO_PORT_DATA_SIZE);
6705 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
6706 MVPP2_RX_FIFO_PORT_ATTR_SIZE);
6707 }
6708
6709 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
6710 MVPP2_RX_FIFO_PORT_MIN_PKT);
6711 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
6712}
6713
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01006714static void mvpp2_axi_init(struct mvpp2 *priv)
6715{
6716 u32 val, rdval, wrval;
6717
6718 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
6719
6720 /* AXI Bridge Configuration */
6721
6722 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
6723 << MVPP22_AXI_ATTR_CACHE_OFFS;
6724 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6725 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
6726
6727 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
6728 << MVPP22_AXI_ATTR_CACHE_OFFS;
6729 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6730 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
6731
6732 /* BM */
6733 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
6734 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
6735
6736 /* Descriptors */
6737 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
6738 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
6739 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
6740 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
6741
6742 /* Buffer Data */
6743 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
6744 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
6745
6746 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
6747 << MVPP22_AXI_CODE_CACHE_OFFS;
6748 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
6749 << MVPP22_AXI_CODE_DOMAIN_OFFS;
6750 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
6751 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
6752
6753 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
6754 << MVPP22_AXI_CODE_CACHE_OFFS;
6755 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6756 << MVPP22_AXI_CODE_DOMAIN_OFFS;
6757
6758 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
6759
6760 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
6761 << MVPP22_AXI_CODE_CACHE_OFFS;
6762 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6763 << MVPP22_AXI_CODE_DOMAIN_OFFS;
6764
6765 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
6766}
6767
Marcin Wojtas3f518502014-07-10 16:52:13 -03006768/* Initialize network controller common part HW */
6769static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
6770{
6771 const struct mbus_dram_target_info *dram_target_info;
6772 int err, i;
Marcin Wojtas08a23752014-07-21 13:48:12 -03006773 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006774
6775 /* Checks for hardware constraints */
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006776 if (rxq_number % 4 || (rxq_number > priv->max_port_rxqs) ||
Marcin Wojtas3f518502014-07-10 16:52:13 -03006777 (txq_number > MVPP2_MAX_TXQ)) {
6778 dev_err(&pdev->dev, "invalid queue size parameter\n");
6779 return -EINVAL;
6780 }
6781
6782 /* MBUS windows configuration */
6783 dram_target_info = mv_mbus_dram_info();
6784 if (dram_target_info)
6785 mvpp2_conf_mbus_windows(dram_target_info, priv);
6786
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01006787 if (priv->hw_version == MVPP22)
6788 mvpp2_axi_init(priv);
6789
Marcin Wojtas08a23752014-07-21 13:48:12 -03006790 /* Disable HW PHY polling */
Thomas Petazzoni26975822017-03-07 16:53:14 +01006791 if (priv->hw_version == MVPP21) {
6792 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
6793 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
6794 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
6795 } else {
6796 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
6797 val &= ~MVPP22_SMI_POLLING_EN;
6798 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
6799 }
Marcin Wojtas08a23752014-07-21 13:48:12 -03006800
Marcin Wojtas3f518502014-07-10 16:52:13 -03006801 /* Allocate and initialize aggregated TXQs */
6802 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
Markus Elfringd7ce3ce2017-04-17 08:48:23 +02006803 sizeof(*priv->aggr_txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03006804 GFP_KERNEL);
6805 if (!priv->aggr_txqs)
6806 return -ENOMEM;
6807
6808 for_each_present_cpu(i) {
6809 priv->aggr_txqs[i].id = i;
6810 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
6811 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i],
6812 MVPP2_AGGR_TXQ_SIZE, i, priv);
6813 if (err < 0)
6814 return err;
6815 }
6816
6817 /* Rx Fifo Init */
6818 mvpp2_rx_fifo_init(priv);
6819
6820 /* Reset Rx queue group interrupt configuration */
Thomas Petazzonia73fef12017-03-07 16:53:16 +01006821 for (i = 0; i < MVPP2_MAX_PORTS; i++) {
6822 if (priv->hw_version == MVPP21) {
6823 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(i),
6824 rxq_number);
6825 continue;
6826 } else {
6827 u32 val;
6828
6829 val = (i << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET);
6830 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
6831
6832 val = (rxq_number << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET);
6833 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
6834 }
6835 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006836
Thomas Petazzoni26975822017-03-07 16:53:14 +01006837 if (priv->hw_version == MVPP21)
6838 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
6839 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006840
6841 /* Allow cache snoop when transmiting packets */
6842 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
6843
6844 /* Buffer Manager initialization */
6845 err = mvpp2_bm_init(pdev, priv);
6846 if (err < 0)
6847 return err;
6848
6849 /* Parser default initialization */
6850 err = mvpp2_prs_default_init(pdev, priv);
6851 if (err < 0)
6852 return err;
6853
6854 /* Classifier default initialization */
6855 mvpp2_cls_init(priv);
6856
6857 return 0;
6858}
6859
6860static int mvpp2_probe(struct platform_device *pdev)
6861{
6862 struct device_node *dn = pdev->dev.of_node;
6863 struct device_node *port_node;
6864 struct mvpp2 *priv;
6865 struct resource *res;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006866 void __iomem *base;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006867 int port_count, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006868 int err;
6869
Markus Elfring0b92e592017-04-17 08:38:32 +02006870 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006871 if (!priv)
6872 return -ENOMEM;
6873
Thomas Petazzonifaca9242017-03-07 16:53:06 +01006874 priv->hw_version =
6875 (unsigned long)of_device_get_match_data(&pdev->dev);
6876
Marcin Wojtas3f518502014-07-10 16:52:13 -03006877 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01006878 base = devm_ioremap_resource(&pdev->dev, res);
6879 if (IS_ERR(base))
6880 return PTR_ERR(base);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006881
Thomas Petazzonia7868412017-03-07 16:53:13 +01006882 if (priv->hw_version == MVPP21) {
6883 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
6884 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
6885 if (IS_ERR(priv->lms_base))
6886 return PTR_ERR(priv->lms_base);
6887 } else {
6888 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
6889 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
6890 if (IS_ERR(priv->iface_base))
6891 return PTR_ERR(priv->iface_base);
6892 }
6893
6894 for_each_present_cpu(cpu) {
6895 u32 addr_space_sz;
6896
6897 addr_space_sz = (priv->hw_version == MVPP21 ?
6898 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
6899 priv->cpu_base[cpu] = base + cpu * addr_space_sz;
6900 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006901
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006902 if (priv->hw_version == MVPP21)
6903 priv->max_port_rxqs = 8;
6904 else
6905 priv->max_port_rxqs = 32;
6906
Marcin Wojtas3f518502014-07-10 16:52:13 -03006907 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
6908 if (IS_ERR(priv->pp_clk))
6909 return PTR_ERR(priv->pp_clk);
6910 err = clk_prepare_enable(priv->pp_clk);
6911 if (err < 0)
6912 return err;
6913
6914 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
6915 if (IS_ERR(priv->gop_clk)) {
6916 err = PTR_ERR(priv->gop_clk);
6917 goto err_pp_clk;
6918 }
6919 err = clk_prepare_enable(priv->gop_clk);
6920 if (err < 0)
6921 goto err_pp_clk;
6922
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01006923 if (priv->hw_version == MVPP22) {
6924 priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
6925 if (IS_ERR(priv->mg_clk)) {
6926 err = PTR_ERR(priv->mg_clk);
6927 goto err_gop_clk;
6928 }
6929
6930 err = clk_prepare_enable(priv->mg_clk);
6931 if (err < 0)
6932 goto err_gop_clk;
6933 }
6934
Marcin Wojtas3f518502014-07-10 16:52:13 -03006935 /* Get system's tclk rate */
6936 priv->tclk = clk_get_rate(priv->pp_clk);
6937
Thomas Petazzoni2067e0a2017-03-07 16:53:19 +01006938 if (priv->hw_version == MVPP22) {
6939 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
6940 if (err)
6941 goto err_mg_clk;
6942 /* Sadly, the BM pools all share the same register to
6943 * store the high 32 bits of their address. So they
6944 * must all have the same high 32 bits, which forces
6945 * us to restrict coherent memory to DMA_BIT_MASK(32).
6946 */
6947 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
6948 if (err)
6949 goto err_mg_clk;
6950 }
6951
Marcin Wojtas3f518502014-07-10 16:52:13 -03006952 /* Initialize network controller */
6953 err = mvpp2_init(pdev, priv);
6954 if (err < 0) {
6955 dev_err(&pdev->dev, "failed to initialize controller\n");
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01006956 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006957 }
6958
6959 port_count = of_get_available_child_count(dn);
6960 if (port_count == 0) {
6961 dev_err(&pdev->dev, "no ports enabled\n");
Wei Yongjun575a1932014-07-20 22:02:43 +08006962 err = -ENODEV;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01006963 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006964 }
6965
6966 priv->port_list = devm_kcalloc(&pdev->dev, port_count,
Markus Elfring0b92e592017-04-17 08:38:32 +02006967 sizeof(*priv->port_list),
6968 GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006969 if (!priv->port_list) {
6970 err = -ENOMEM;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01006971 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006972 }
6973
6974 /* Initialize ports */
Marcin Wojtas3f518502014-07-10 16:52:13 -03006975 for_each_available_child_of_node(dn, port_node) {
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006976 err = mvpp2_port_probe(pdev, port_node, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006977 if (err < 0)
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01006978 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006979 }
6980
6981 platform_set_drvdata(pdev, priv);
6982 return 0;
6983
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01006984err_mg_clk:
6985 if (priv->hw_version == MVPP22)
6986 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006987err_gop_clk:
6988 clk_disable_unprepare(priv->gop_clk);
6989err_pp_clk:
6990 clk_disable_unprepare(priv->pp_clk);
6991 return err;
6992}
6993
6994static int mvpp2_remove(struct platform_device *pdev)
6995{
6996 struct mvpp2 *priv = platform_get_drvdata(pdev);
6997 struct device_node *dn = pdev->dev.of_node;
6998 struct device_node *port_node;
6999 int i = 0;
7000
7001 for_each_available_child_of_node(dn, port_node) {
7002 if (priv->port_list[i])
7003 mvpp2_port_remove(priv->port_list[i]);
7004 i++;
7005 }
7006
7007 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
7008 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
7009
7010 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
7011 }
7012
7013 for_each_present_cpu(i) {
7014 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
7015
7016 dma_free_coherent(&pdev->dev,
7017 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
7018 aggr_txq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01007019 aggr_txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007020 }
7021
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007022 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007023 clk_disable_unprepare(priv->pp_clk);
7024 clk_disable_unprepare(priv->gop_clk);
7025
7026 return 0;
7027}
7028
7029static const struct of_device_id mvpp2_match[] = {
Thomas Petazzonifaca9242017-03-07 16:53:06 +01007030 {
7031 .compatible = "marvell,armada-375-pp2",
7032 .data = (void *)MVPP21,
7033 },
Thomas Petazzonifc5e1552017-03-07 16:53:20 +01007034 {
7035 .compatible = "marvell,armada-7k-pp22",
7036 .data = (void *)MVPP22,
7037 },
Marcin Wojtas3f518502014-07-10 16:52:13 -03007038 { }
7039};
7040MODULE_DEVICE_TABLE(of, mvpp2_match);
7041
7042static struct platform_driver mvpp2_driver = {
7043 .probe = mvpp2_probe,
7044 .remove = mvpp2_remove,
7045 .driver = {
7046 .name = MVPP2_DRIVER_NAME,
7047 .of_match_table = mvpp2_match,
7048 },
7049};
7050
7051module_platform_driver(mvpp2_driver);
7052
7053MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
7054MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
Ezequiel Garciac6340992014-07-14 10:34:47 -03007055MODULE_LICENSE("GPL v2");