blob: a58024d703ca9ccb936969c1b8b86be1f90246b8 [file] [log] [blame]
Afzal Mohammed69139522013-10-12 15:46:12 +05301/*
2 * Copyright (C) 2013 Texas Instruments Incorporated
3 *
4 * Hwmod present only in AM43x and those that differ other than register
5 * offsets as compared to AM335x.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation version 2.
10 *
11 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12 * kind, whether express or implied; without even the implied warranty
13 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <linux/platform_data/gpio-omap.h>
18#include <linux/platform_data/spi-omap2-mcspi.h>
19#include "omap_hwmod.h"
20#include "omap_hwmod_33xx_43xx_common_data.h"
21#include "prcm43xx.h"
22
23/* IP blocks */
24static struct omap_hwmod am43xx_l4_hs_hwmod = {
25 .name = "l4_hs",
26 .class = &am33xx_l4_hwmod_class,
27 .clkdm_name = "l3_clkdm",
28 .flags = HWMOD_INIT_NO_IDLE,
29 .main_clk = "l4hs_gclk",
30 .prcm = {
31 .omap4 = {
32 .clkctrl_offs = AM43XX_CM_PER_L4HS_CLKCTRL_OFFSET,
33 .modulemode = MODULEMODE_SWCTRL,
34 },
35 },
36};
37
38static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
39 { .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
40};
41
42static struct omap_hwmod am43xx_wkup_m3_hwmod = {
43 .name = "wkup_m3",
44 .class = &am33xx_wkup_m3_hwmod_class,
45 .clkdm_name = "l4_wkup_aon_clkdm",
46 /* Keep hardreset asserted */
47 .flags = HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
48 .main_clk = "sys_clkin_ck",
49 .prcm = {
50 .omap4 = {
51 .clkctrl_offs = AM43XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
52 .rstctrl_offs = AM43XX_RM_WKUP_RSTCTRL_OFFSET,
53 .rstst_offs = AM43XX_RM_WKUP_RSTST_OFFSET,
54 .modulemode = MODULEMODE_SWCTRL,
55 },
56 },
57 .rst_lines = am33xx_wkup_m3_resets,
58 .rst_lines_cnt = ARRAY_SIZE(am33xx_wkup_m3_resets),
59};
60
61static struct omap_hwmod am43xx_control_hwmod = {
62 .name = "control",
63 .class = &am33xx_control_hwmod_class,
64 .clkdm_name = "l4_wkup_clkdm",
65 .flags = HWMOD_INIT_NO_IDLE,
66 .main_clk = "sys_clkin_ck",
67 .prcm = {
68 .omap4 = {
69 .clkctrl_offs = AM43XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
70 .modulemode = MODULEMODE_SWCTRL,
71 },
72 },
73};
74
75static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {
76 { .role = "dbclk", .clk = "gpio0_dbclk" },
77};
78
79static struct omap_hwmod am43xx_gpio0_hwmod = {
80 .name = "gpio1",
81 .class = &am33xx_gpio_hwmod_class,
82 .clkdm_name = "l4_wkup_clkdm",
83 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
84 .main_clk = "sys_clkin_ck",
85 .prcm = {
86 .omap4 = {
87 .clkctrl_offs = AM43XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,
88 .modulemode = MODULEMODE_SWCTRL,
89 },
90 },
91 .opt_clks = gpio0_opt_clks,
92 .opt_clks_cnt = ARRAY_SIZE(gpio0_opt_clks),
93 .dev_attr = &gpio_dev_attr,
94};
95
96static struct omap_hwmod_class_sysconfig am43xx_synctimer_sysc = {
97 .rev_offs = 0x0,
98 .sysc_offs = 0x4,
99 .sysc_flags = SYSC_HAS_SIDLEMODE,
100 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
101 .sysc_fields = &omap_hwmod_sysc_type1,
102};
103
104static struct omap_hwmod_class am43xx_synctimer_hwmod_class = {
105 .name = "synctimer",
106 .sysc = &am43xx_synctimer_sysc,
107};
108
109static struct omap_hwmod am43xx_synctimer_hwmod = {
110 .name = "counter_32k",
111 .class = &am43xx_synctimer_hwmod_class,
112 .clkdm_name = "l4_wkup_aon_clkdm",
113 .flags = HWMOD_SWSUP_SIDLE,
114 .main_clk = "synctimer_32kclk",
115 .prcm = {
116 .omap4 = {
117 .clkctrl_offs = AM43XX_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
118 .modulemode = MODULEMODE_SWCTRL,
119 },
120 },
121};
122
123static struct omap_hwmod am43xx_timer8_hwmod = {
124 .name = "timer8",
125 .class = &am33xx_timer_hwmod_class,
126 .clkdm_name = "l4ls_clkdm",
127 .main_clk = "timer8_fck",
128 .prcm = {
129 .omap4 = {
130 .clkctrl_offs = AM43XX_CM_PER_TIMER8_CLKCTRL_OFFSET,
131 .modulemode = MODULEMODE_SWCTRL,
132 },
133 },
134};
135
136static struct omap_hwmod am43xx_timer9_hwmod = {
137 .name = "timer9",
138 .class = &am33xx_timer_hwmod_class,
139 .clkdm_name = "l4ls_clkdm",
140 .main_clk = "timer9_fck",
141 .prcm = {
142 .omap4 = {
143 .clkctrl_offs = AM43XX_CM_PER_TIMER9_CLKCTRL_OFFSET,
144 .modulemode = MODULEMODE_SWCTRL,
145 },
146 },
147};
148
149static struct omap_hwmod am43xx_timer10_hwmod = {
150 .name = "timer10",
151 .class = &am33xx_timer_hwmod_class,
152 .clkdm_name = "l4ls_clkdm",
153 .main_clk = "timer10_fck",
154 .prcm = {
155 .omap4 = {
156 .clkctrl_offs = AM43XX_CM_PER_TIMER10_CLKCTRL_OFFSET,
157 .modulemode = MODULEMODE_SWCTRL,
158 },
159 },
160};
161
162static struct omap_hwmod am43xx_timer11_hwmod = {
163 .name = "timer11",
164 .class = &am33xx_timer_hwmod_class,
165 .clkdm_name = "l4ls_clkdm",
166 .main_clk = "timer11_fck",
167 .prcm = {
168 .omap4 = {
169 .clkctrl_offs = AM43XX_CM_PER_TIMER11_CLKCTRL_OFFSET,
170 .modulemode = MODULEMODE_SWCTRL,
171 },
172 },
173};
174
175static struct omap_hwmod am43xx_epwmss3_hwmod = {
176 .name = "epwmss3",
177 .class = &am33xx_epwmss_hwmod_class,
178 .clkdm_name = "l4ls_clkdm",
179 .main_clk = "l4ls_gclk",
180 .prcm = {
181 .omap4 = {
182 .clkctrl_offs = AM43XX_CM_PER_EPWMSS3_CLKCTRL_OFFSET,
183 .modulemode = MODULEMODE_SWCTRL,
184 },
185 },
186};
187
188static struct omap_hwmod am43xx_ehrpwm3_hwmod = {
189 .name = "ehrpwm3",
190 .class = &am33xx_ehrpwm_hwmod_class,
191 .clkdm_name = "l4ls_clkdm",
192 .main_clk = "l4ls_gclk",
193};
194
195static struct omap_hwmod am43xx_epwmss4_hwmod = {
196 .name = "epwmss4",
197 .class = &am33xx_epwmss_hwmod_class,
198 .clkdm_name = "l4ls_clkdm",
199 .main_clk = "l4ls_gclk",
200 .prcm = {
201 .omap4 = {
202 .clkctrl_offs = AM43XX_CM_PER_EPWMSS4_CLKCTRL_OFFSET,
203 .modulemode = MODULEMODE_SWCTRL,
204 },
205 },
206};
207
208static struct omap_hwmod am43xx_ehrpwm4_hwmod = {
209 .name = "ehrpwm4",
210 .class = &am33xx_ehrpwm_hwmod_class,
211 .clkdm_name = "l4ls_clkdm",
212 .main_clk = "l4ls_gclk",
213};
214
215static struct omap_hwmod am43xx_epwmss5_hwmod = {
216 .name = "epwmss5",
217 .class = &am33xx_epwmss_hwmod_class,
218 .clkdm_name = "l4ls_clkdm",
219 .main_clk = "l4ls_gclk",
220 .prcm = {
221 .omap4 = {
222 .clkctrl_offs = AM43XX_CM_PER_EPWMSS5_CLKCTRL_OFFSET,
223 .modulemode = MODULEMODE_SWCTRL,
224 },
225 },
226};
227
228static struct omap_hwmod am43xx_ehrpwm5_hwmod = {
229 .name = "ehrpwm5",
230 .class = &am33xx_ehrpwm_hwmod_class,
231 .clkdm_name = "l4ls_clkdm",
232 .main_clk = "l4ls_gclk",
233};
234
235static struct omap_hwmod am43xx_spi2_hwmod = {
236 .name = "spi2",
237 .class = &am33xx_spi_hwmod_class,
238 .clkdm_name = "l4ls_clkdm",
239 .main_clk = "dpll_per_m2_div4_ck",
240 .prcm = {
241 .omap4 = {
242 .clkctrl_offs = AM43XX_CM_PER_SPI2_CLKCTRL_OFFSET,
243 .modulemode = MODULEMODE_SWCTRL,
244 },
245 },
246 .dev_attr = &mcspi_attrib,
247};
248
249static struct omap_hwmod am43xx_spi3_hwmod = {
250 .name = "spi3",
251 .class = &am33xx_spi_hwmod_class,
252 .clkdm_name = "l4ls_clkdm",
253 .main_clk = "dpll_per_m2_div4_ck",
254 .prcm = {
255 .omap4 = {
256 .clkctrl_offs = AM43XX_CM_PER_SPI3_CLKCTRL_OFFSET,
257 .modulemode = MODULEMODE_SWCTRL,
258 },
259 },
260 .dev_attr = &mcspi_attrib,
261};
262
263static struct omap_hwmod am43xx_spi4_hwmod = {
264 .name = "spi4",
265 .class = &am33xx_spi_hwmod_class,
266 .clkdm_name = "l4ls_clkdm",
267 .main_clk = "dpll_per_m2_div4_ck",
268 .prcm = {
269 .omap4 = {
270 .clkctrl_offs = AM43XX_CM_PER_SPI4_CLKCTRL_OFFSET,
271 .modulemode = MODULEMODE_SWCTRL,
272 },
273 },
274 .dev_attr = &mcspi_attrib,
275};
276
277static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
278 { .role = "dbclk", .clk = "gpio4_dbclk" },
279};
280
281static struct omap_hwmod am43xx_gpio4_hwmod = {
282 .name = "gpio5",
283 .class = &am33xx_gpio_hwmod_class,
284 .clkdm_name = "l4ls_clkdm",
285 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
286 .main_clk = "l4ls_gclk",
287 .prcm = {
288 .omap4 = {
289 .clkctrl_offs = AM43XX_CM_PER_GPIO4_CLKCTRL_OFFSET,
290 .modulemode = MODULEMODE_SWCTRL,
291 },
292 },
293 .opt_clks = gpio4_opt_clks,
294 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
295 .dev_attr = &gpio_dev_attr,
296};
297
298static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
299 { .role = "dbclk", .clk = "gpio5_dbclk" },
300};
301
302static struct omap_hwmod am43xx_gpio5_hwmod = {
303 .name = "gpio6",
304 .class = &am33xx_gpio_hwmod_class,
305 .clkdm_name = "l4ls_clkdm",
306 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
307 .main_clk = "l4ls_gclk",
308 .prcm = {
309 .omap4 = {
310 .clkctrl_offs = AM43XX_CM_PER_GPIO5_CLKCTRL_OFFSET,
311 .modulemode = MODULEMODE_SWCTRL,
312 },
313 },
314 .opt_clks = gpio5_opt_clks,
315 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
316 .dev_attr = &gpio_dev_attr,
317};
318
George Cherianfacfbc42013-10-14 18:06:24 +0530319static struct omap_hwmod_class am43xx_ocp2scp_hwmod_class = {
320 .name = "ocp2scp",
321};
322
323static struct omap_hwmod am43xx_ocp2scp0_hwmod = {
324 .name = "ocp2scp0",
325 .class = &am43xx_ocp2scp_hwmod_class,
326 .clkdm_name = "l4ls_clkdm",
327 .main_clk = "l4ls_gclk",
328 .prcm = {
329 .omap4 = {
330 .clkctrl_offs = AM43XX_CM_PER_USBPHYOCP2SCP0_CLKCTRL_OFFSET,
331 .modulemode = MODULEMODE_SWCTRL,
332 },
333 },
334};
335
336static struct omap_hwmod am43xx_ocp2scp1_hwmod = {
337 .name = "ocp2scp1",
338 .class = &am43xx_ocp2scp_hwmod_class,
339 .clkdm_name = "l4ls_clkdm",
340 .main_clk = "l4ls_gclk",
341 .prcm = {
342 .omap4 = {
343 .clkctrl_offs = AM43XX_CM_PER_USBPHYOCP2SCP1_CLKCTRL_OFFSET,
344 .modulemode = MODULEMODE_SWCTRL,
345 },
346 },
347};
348
349static struct omap_hwmod_class_sysconfig am43xx_usb_otg_ss_sysc = {
350 .rev_offs = 0x0000,
351 .sysc_offs = 0x0010,
352 .sysc_flags = (SYSC_HAS_DMADISABLE | SYSC_HAS_MIDLEMODE |
353 SYSC_HAS_SIDLEMODE),
354 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
355 SIDLE_SMART_WKUP | MSTANDBY_FORCE |
356 MSTANDBY_NO | MSTANDBY_SMART |
357 MSTANDBY_SMART_WKUP),
358 .sysc_fields = &omap_hwmod_sysc_type2,
359};
360
361static struct omap_hwmod_class am43xx_usb_otg_ss_hwmod_class = {
362 .name = "usb_otg_ss",
363 .sysc = &am43xx_usb_otg_ss_sysc,
364};
365
366static struct omap_hwmod am43xx_usb_otg_ss0_hwmod = {
367 .name = "usb_otg_ss0",
368 .class = &am43xx_usb_otg_ss_hwmod_class,
369 .clkdm_name = "l3s_clkdm",
370 .main_clk = "l3s_gclk",
371 .prcm = {
372 .omap4 = {
373 .clkctrl_offs = AM43XX_CM_PER_USB_OTG_SS0_CLKCTRL_OFFSET,
374 .modulemode = MODULEMODE_SWCTRL,
375 },
376 },
377};
378
379static struct omap_hwmod am43xx_usb_otg_ss1_hwmod = {
380 .name = "usb_otg_ss1",
381 .class = &am43xx_usb_otg_ss_hwmod_class,
382 .clkdm_name = "l3s_clkdm",
383 .main_clk = "l3s_gclk",
384 .prcm = {
385 .omap4 = {
386 .clkctrl_offs = AM43XX_CM_PER_USB_OTG_SS1_CLKCTRL_OFFSET,
387 .modulemode = MODULEMODE_SWCTRL,
388 },
389 },
390};
391
Afzal Mohammed69139522013-10-12 15:46:12 +0530392/* Interfaces */
393static struct omap_hwmod_ocp_if am43xx_l3_main__l4_hs = {
394 .master = &am33xx_l3_main_hwmod,
395 .slave = &am43xx_l4_hs_hwmod,
396 .clk = "l3s_gclk",
397 .user = OCP_USER_MPU | OCP_USER_SDMA,
398};
399
400static struct omap_hwmod_ocp_if am43xx_wkup_m3__l4_wkup = {
401 .master = &am43xx_wkup_m3_hwmod,
402 .slave = &am33xx_l4_wkup_hwmod,
403 .clk = "sys_clkin_ck",
404 .user = OCP_USER_MPU | OCP_USER_SDMA,
405};
406
407static struct omap_hwmod_ocp_if am43xx_l4_wkup__wkup_m3 = {
408 .master = &am33xx_l4_wkup_hwmod,
409 .slave = &am43xx_wkup_m3_hwmod,
410 .clk = "sys_clkin_ck",
411 .user = OCP_USER_MPU | OCP_USER_SDMA,
412};
413
414static struct omap_hwmod_ocp_if am43xx_l3_main__pruss = {
415 .master = &am33xx_l3_main_hwmod,
416 .slave = &am33xx_pruss_hwmod,
417 .clk = "dpll_core_m4_ck",
418 .user = OCP_USER_MPU,
419};
420
421static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex0 = {
422 .master = &am33xx_l4_wkup_hwmod,
423 .slave = &am33xx_smartreflex0_hwmod,
424 .clk = "sys_clkin_ck",
425 .user = OCP_USER_MPU,
426};
427
428static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex1 = {
429 .master = &am33xx_l4_wkup_hwmod,
430 .slave = &am33xx_smartreflex1_hwmod,
431 .clk = "sys_clkin_ck",
432 .user = OCP_USER_MPU,
433};
434
435static struct omap_hwmod_ocp_if am43xx_l4_wkup__control = {
436 .master = &am33xx_l4_wkup_hwmod,
437 .slave = &am43xx_control_hwmod,
438 .clk = "sys_clkin_ck",
439 .user = OCP_USER_MPU,
440};
441
442static struct omap_hwmod_ocp_if am43xx_l4_wkup__i2c1 = {
443 .master = &am33xx_l4_wkup_hwmod,
444 .slave = &am33xx_i2c1_hwmod,
445 .clk = "sys_clkin_ck",
446 .user = OCP_USER_MPU,
447};
448
449static struct omap_hwmod_ocp_if am43xx_l4_wkup__gpio0 = {
450 .master = &am33xx_l4_wkup_hwmod,
451 .slave = &am43xx_gpio0_hwmod,
452 .clk = "sys_clkin_ck",
453 .user = OCP_USER_MPU | OCP_USER_SDMA,
454};
455
456static struct omap_hwmod_ocp_if am43xx_l4_hs__cpgmac0 = {
457 .master = &am43xx_l4_hs_hwmod,
458 .slave = &am33xx_cpgmac0_hwmod,
459 .clk = "cpsw_125mhz_gclk",
460 .user = OCP_USER_MPU,
461};
462
463static struct omap_hwmod_ocp_if am43xx_l4_wkup__timer1 = {
464 .master = &am33xx_l4_wkup_hwmod,
465 .slave = &am33xx_timer1_hwmod,
466 .clk = "sys_clkin_ck",
467 .user = OCP_USER_MPU,
468};
469
470static struct omap_hwmod_ocp_if am43xx_l4_wkup__uart1 = {
471 .master = &am33xx_l4_wkup_hwmod,
472 .slave = &am33xx_uart1_hwmod,
473 .clk = "sys_clkin_ck",
474 .user = OCP_USER_MPU,
475};
476
477static struct omap_hwmod_ocp_if am43xx_l4_wkup__wd_timer1 = {
478 .master = &am33xx_l4_wkup_hwmod,
479 .slave = &am33xx_wd_timer1_hwmod,
480 .clk = "sys_clkin_ck",
481 .user = OCP_USER_MPU,
482};
483
484static struct omap_hwmod_ocp_if am33xx_l4_wkup__synctimer = {
485 .master = &am33xx_l4_wkup_hwmod,
486 .slave = &am43xx_synctimer_hwmod,
487 .clk = "sys_clkin_ck",
488 .user = OCP_USER_MPU,
489};
490
491static struct omap_hwmod_ocp_if am43xx_l4_ls__timer8 = {
492 .master = &am33xx_l4_ls_hwmod,
493 .slave = &am43xx_timer8_hwmod,
494 .clk = "l4ls_gclk",
495 .user = OCP_USER_MPU,
496};
497
498static struct omap_hwmod_ocp_if am43xx_l4_ls__timer9 = {
499 .master = &am33xx_l4_ls_hwmod,
500 .slave = &am43xx_timer9_hwmod,
501 .clk = "l4ls_gclk",
502 .user = OCP_USER_MPU,
503};
504
505static struct omap_hwmod_ocp_if am43xx_l4_ls__timer10 = {
506 .master = &am33xx_l4_ls_hwmod,
507 .slave = &am43xx_timer10_hwmod,
508 .clk = "l4ls_gclk",
509 .user = OCP_USER_MPU,
510};
511
512static struct omap_hwmod_ocp_if am43xx_l4_ls__timer11 = {
513 .master = &am33xx_l4_ls_hwmod,
514 .slave = &am43xx_timer11_hwmod,
515 .clk = "l4ls_gclk",
516 .user = OCP_USER_MPU,
517};
518
519static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss3 = {
520 .master = &am33xx_l4_ls_hwmod,
521 .slave = &am43xx_epwmss3_hwmod,
522 .clk = "l4ls_gclk",
523 .user = OCP_USER_MPU,
524};
525
526static struct omap_hwmod_ocp_if am43xx_epwmss3__ehrpwm3 = {
527 .master = &am43xx_epwmss3_hwmod,
528 .slave = &am43xx_ehrpwm3_hwmod,
529 .clk = "l4ls_gclk",
530 .user = OCP_USER_MPU,
531};
532
533static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss4 = {
534 .master = &am33xx_l4_ls_hwmod,
535 .slave = &am43xx_epwmss4_hwmod,
536 .clk = "l4ls_gclk",
537 .user = OCP_USER_MPU,
538};
539
540static struct omap_hwmod_ocp_if am43xx_epwmss4__ehrpwm4 = {
541 .master = &am43xx_epwmss4_hwmod,
542 .slave = &am43xx_ehrpwm4_hwmod,
543 .clk = "l4ls_gclk",
544 .user = OCP_USER_MPU,
545};
546
547static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss5 = {
548 .master = &am33xx_l4_ls_hwmod,
549 .slave = &am43xx_epwmss5_hwmod,
550 .clk = "l4ls_gclk",
551 .user = OCP_USER_MPU,
552};
553
554static struct omap_hwmod_ocp_if am43xx_epwmss5__ehrpwm5 = {
555 .master = &am43xx_epwmss5_hwmod,
556 .slave = &am43xx_ehrpwm5_hwmod,
557 .clk = "l4ls_gclk",
558 .user = OCP_USER_MPU,
559};
560
561static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi2 = {
562 .master = &am33xx_l4_ls_hwmod,
563 .slave = &am43xx_spi2_hwmod,
564 .clk = "l4ls_gclk",
565 .user = OCP_USER_MPU,
566};
567
568static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi3 = {
569 .master = &am33xx_l4_ls_hwmod,
570 .slave = &am43xx_spi3_hwmod,
571 .clk = "l4ls_gclk",
572 .user = OCP_USER_MPU,
573};
574
575static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi4 = {
576 .master = &am33xx_l4_ls_hwmod,
577 .slave = &am43xx_spi4_hwmod,
578 .clk = "l4ls_gclk",
579 .user = OCP_USER_MPU,
580};
581
582static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio4 = {
583 .master = &am33xx_l4_ls_hwmod,
584 .slave = &am43xx_gpio4_hwmod,
585 .clk = "l4ls_gclk",
586 .user = OCP_USER_MPU | OCP_USER_SDMA,
587};
588
589static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio5 = {
590 .master = &am33xx_l4_ls_hwmod,
591 .slave = &am43xx_gpio5_hwmod,
592 .clk = "l4ls_gclk",
593 .user = OCP_USER_MPU | OCP_USER_SDMA,
594};
595
George Cherianfacfbc42013-10-14 18:06:24 +0530596static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp0 = {
597 .master = &am33xx_l4_ls_hwmod,
598 .slave = &am43xx_ocp2scp0_hwmod,
599 .clk = "l4ls_gclk",
600 .user = OCP_USER_MPU,
601};
602
603static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp1 = {
604 .master = &am33xx_l4_ls_hwmod,
605 .slave = &am43xx_ocp2scp1_hwmod,
606 .clk = "l4ls_gclk",
607 .user = OCP_USER_MPU,
608};
609
610static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss0 = {
611 .master = &am33xx_l3_s_hwmod,
612 .slave = &am43xx_usb_otg_ss0_hwmod,
613 .clk = "l3s_gclk",
614 .user = OCP_USER_MPU | OCP_USER_SDMA,
615};
616
617static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss1 = {
618 .master = &am33xx_l3_s_hwmod,
619 .slave = &am43xx_usb_otg_ss1_hwmod,
620 .clk = "l3s_gclk",
621 .user = OCP_USER_MPU | OCP_USER_SDMA,
622};
623
Afzal Mohammed69139522013-10-12 15:46:12 +0530624static struct omap_hwmod_ocp_if *am43xx_hwmod_ocp_ifs[] __initdata = {
625 &am33xx_l4_wkup__synctimer,
626 &am43xx_l4_ls__timer8,
627 &am43xx_l4_ls__timer9,
628 &am43xx_l4_ls__timer10,
629 &am43xx_l4_ls__timer11,
630 &am43xx_l4_ls__epwmss3,
631 &am43xx_epwmss3__ehrpwm3,
632 &am43xx_l4_ls__epwmss4,
633 &am43xx_epwmss4__ehrpwm4,
634 &am43xx_l4_ls__epwmss5,
635 &am43xx_epwmss5__ehrpwm5,
636 &am43xx_l4_ls__mcspi2,
637 &am43xx_l4_ls__mcspi3,
638 &am43xx_l4_ls__mcspi4,
639 &am43xx_l4_ls__gpio4,
640 &am43xx_l4_ls__gpio5,
641 &am43xx_l3_main__pruss,
642 &am33xx_mpu__l3_main,
643 &am33xx_mpu__prcm,
644 &am33xx_l3_s__l4_ls,
645 &am33xx_l3_s__l4_wkup,
646 &am43xx_l3_main__l4_hs,
647 &am33xx_l3_main__l3_s,
648 &am33xx_l3_main__l3_instr,
649 &am33xx_l3_main__gfx,
650 &am33xx_l3_s__l3_main,
651 &am33xx_pruss__l3_main,
652 &am43xx_wkup_m3__l4_wkup,
653 &am33xx_gfx__l3_main,
654 &am43xx_l4_wkup__wkup_m3,
655 &am43xx_l4_wkup__control,
656 &am43xx_l4_wkup__smartreflex0,
657 &am43xx_l4_wkup__smartreflex1,
658 &am43xx_l4_wkup__uart1,
659 &am43xx_l4_wkup__timer1,
660 &am43xx_l4_wkup__i2c1,
661 &am43xx_l4_wkup__gpio0,
662 &am43xx_l4_wkup__wd_timer1,
663 &am33xx_l4_per__dcan0,
664 &am33xx_l4_per__dcan1,
665 &am33xx_l4_per__gpio1,
666 &am33xx_l4_per__gpio2,
667 &am33xx_l4_per__gpio3,
668 &am33xx_l4_per__i2c2,
669 &am33xx_l4_per__i2c3,
670 &am33xx_l4_per__mailbox,
671 &am33xx_l4_ls__mcasp0,
672 &am33xx_l4_ls__mcasp1,
673 &am33xx_l4_ls__mmc0,
674 &am33xx_l4_ls__mmc1,
675 &am33xx_l3_s__mmc2,
676 &am33xx_l4_ls__timer2,
677 &am33xx_l4_ls__timer3,
678 &am33xx_l4_ls__timer4,
679 &am33xx_l4_ls__timer5,
680 &am33xx_l4_ls__timer6,
681 &am33xx_l4_ls__timer7,
682 &am33xx_l3_main__tpcc,
683 &am33xx_l4_ls__uart2,
684 &am33xx_l4_ls__uart3,
685 &am33xx_l4_ls__uart4,
686 &am33xx_l4_ls__uart5,
687 &am33xx_l4_ls__uart6,
688 &am33xx_l4_ls__elm,
689 &am33xx_l4_ls__epwmss0,
690 &am33xx_epwmss0__ecap0,
691 &am33xx_epwmss0__eqep0,
692 &am33xx_epwmss0__ehrpwm0,
693 &am33xx_l4_ls__epwmss1,
694 &am33xx_epwmss1__ecap1,
695 &am33xx_epwmss1__eqep1,
696 &am33xx_epwmss1__ehrpwm1,
697 &am33xx_l4_ls__epwmss2,
698 &am33xx_epwmss2__ecap2,
699 &am33xx_epwmss2__eqep2,
700 &am33xx_epwmss2__ehrpwm2,
701 &am33xx_l3_s__gpmc,
702 &am33xx_l4_ls__mcspi0,
703 &am33xx_l4_ls__mcspi1,
704 &am33xx_l3_main__tptc0,
705 &am33xx_l3_main__tptc1,
706 &am33xx_l3_main__tptc2,
707 &am33xx_l3_main__ocmc,
708 &am43xx_l4_hs__cpgmac0,
709 &am33xx_cpgmac0__mdio,
710 &am33xx_l3_main__sha0,
711 &am33xx_l3_main__aes0,
George Cherianfacfbc42013-10-14 18:06:24 +0530712 &am43xx_l4_ls__ocp2scp0,
713 &am43xx_l4_ls__ocp2scp1,
714 &am43xx_l3_s__usbotgss0,
715 &am43xx_l3_s__usbotgss1,
Afzal Mohammed69139522013-10-12 15:46:12 +0530716 NULL,
717};
718
719int __init am43xx_hwmod_init(void)
720{
721 omap_hwmod_am43xx_reg();
722 omap_hwmod_init();
723 return omap_hwmod_register_links(am43xx_hwmod_ocp_ifs);
724}