blob: 2b99bd41dde3a8d09b865cf9dfed52af474ca551 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#include "hif.h"
19#include "pci.h"
20#include "ce.h"
21#include "debug.h"
22
23/*
24 * Support for Copy Engine hardware, which is mainly used for
25 * communication between Host and Target over a PCIe interconnect.
26 */
27
28/*
29 * A single CopyEngine (CE) comprises two "rings":
30 * a source ring
31 * a destination ring
32 *
33 * Each ring consists of a number of descriptors which specify
34 * an address, length, and meta-data.
35 *
36 * Typically, one side of the PCIe interconnect (Host or Target)
37 * controls one ring and the other side controls the other ring.
38 * The source side chooses when to initiate a transfer and it
39 * chooses what to send (buffer address, length). The destination
40 * side keeps a supply of "anonymous receive buffers" available and
41 * it handles incoming data as it arrives (when the destination
42 * recieves an interrupt).
43 *
44 * The sender may send a simple buffer (address/length) or it may
45 * send a small list of buffers. When a small list is sent, hardware
46 * "gathers" these and they end up in a single destination buffer
47 * with a single interrupt.
48 *
49 * There are several "contexts" managed by this layer -- more, it
50 * may seem -- than should be needed. These are provided mainly for
51 * maximum flexibility and especially to facilitate a simpler HIF
52 * implementation. There are per-CopyEngine recv, send, and watermark
53 * contexts. These are supplied by the caller when a recv, send,
54 * or watermark handler is established and they are echoed back to
55 * the caller when the respective callbacks are invoked. There is
56 * also a per-transfer context supplied by the caller when a buffer
57 * (or sendlist) is sent and when a buffer is enqueued for recv.
58 * These per-transfer contexts are echoed back to the caller when
59 * the buffer is sent/received.
60 */
61
62static inline void ath10k_ce_dest_ring_write_index_set(struct ath10k *ar,
63 u32 ce_ctrl_addr,
64 unsigned int n)
65{
66 ath10k_pci_write32(ar, ce_ctrl_addr + DST_WR_INDEX_ADDRESS, n);
67}
68
69static inline u32 ath10k_ce_dest_ring_write_index_get(struct ath10k *ar,
70 u32 ce_ctrl_addr)
71{
72 return ath10k_pci_read32(ar, ce_ctrl_addr + DST_WR_INDEX_ADDRESS);
73}
74
75static inline void ath10k_ce_src_ring_write_index_set(struct ath10k *ar,
76 u32 ce_ctrl_addr,
77 unsigned int n)
78{
Bartosz Markowski57a89302013-08-07 15:17:45 +020079 ath10k_pci_write32(ar, ce_ctrl_addr + SR_WR_INDEX_ADDRESS, n);
Kalle Valo5e3dd152013-06-12 20:52:10 +030080}
81
82static inline u32 ath10k_ce_src_ring_write_index_get(struct ath10k *ar,
83 u32 ce_ctrl_addr)
84{
85 return ath10k_pci_read32(ar, ce_ctrl_addr + SR_WR_INDEX_ADDRESS);
86}
87
88static inline u32 ath10k_ce_src_ring_read_index_get(struct ath10k *ar,
89 u32 ce_ctrl_addr)
90{
91 return ath10k_pci_read32(ar, ce_ctrl_addr + CURRENT_SRRI_ADDRESS);
92}
93
94static inline void ath10k_ce_src_ring_base_addr_set(struct ath10k *ar,
95 u32 ce_ctrl_addr,
96 unsigned int addr)
97{
98 ath10k_pci_write32(ar, ce_ctrl_addr + SR_BA_ADDRESS, addr);
99}
100
101static inline void ath10k_ce_src_ring_size_set(struct ath10k *ar,
102 u32 ce_ctrl_addr,
103 unsigned int n)
104{
105 ath10k_pci_write32(ar, ce_ctrl_addr + SR_SIZE_ADDRESS, n);
106}
107
108static inline void ath10k_ce_src_ring_dmax_set(struct ath10k *ar,
109 u32 ce_ctrl_addr,
110 unsigned int n)
111{
112 u32 ctrl1_addr = ath10k_pci_read32((ar),
113 (ce_ctrl_addr) + CE_CTRL1_ADDRESS);
114
115 ath10k_pci_write32(ar, ce_ctrl_addr + CE_CTRL1_ADDRESS,
116 (ctrl1_addr & ~CE_CTRL1_DMAX_LENGTH_MASK) |
117 CE_CTRL1_DMAX_LENGTH_SET(n));
118}
119
120static inline void ath10k_ce_src_ring_byte_swap_set(struct ath10k *ar,
121 u32 ce_ctrl_addr,
122 unsigned int n)
123{
124 u32 ctrl1_addr = ath10k_pci_read32(ar, ce_ctrl_addr + CE_CTRL1_ADDRESS);
125
126 ath10k_pci_write32(ar, ce_ctrl_addr + CE_CTRL1_ADDRESS,
127 (ctrl1_addr & ~CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK) |
128 CE_CTRL1_SRC_RING_BYTE_SWAP_EN_SET(n));
129}
130
131static inline void ath10k_ce_dest_ring_byte_swap_set(struct ath10k *ar,
132 u32 ce_ctrl_addr,
133 unsigned int n)
134{
135 u32 ctrl1_addr = ath10k_pci_read32(ar, ce_ctrl_addr + CE_CTRL1_ADDRESS);
136
137 ath10k_pci_write32(ar, ce_ctrl_addr + CE_CTRL1_ADDRESS,
138 (ctrl1_addr & ~CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK) |
139 CE_CTRL1_DST_RING_BYTE_SWAP_EN_SET(n));
140}
141
142static inline u32 ath10k_ce_dest_ring_read_index_get(struct ath10k *ar,
143 u32 ce_ctrl_addr)
144{
145 return ath10k_pci_read32(ar, ce_ctrl_addr + CURRENT_DRRI_ADDRESS);
146}
147
148static inline void ath10k_ce_dest_ring_base_addr_set(struct ath10k *ar,
149 u32 ce_ctrl_addr,
150 u32 addr)
151{
152 ath10k_pci_write32(ar, ce_ctrl_addr + DR_BA_ADDRESS, addr);
153}
154
155static inline void ath10k_ce_dest_ring_size_set(struct ath10k *ar,
156 u32 ce_ctrl_addr,
157 unsigned int n)
158{
159 ath10k_pci_write32(ar, ce_ctrl_addr + DR_SIZE_ADDRESS, n);
160}
161
162static inline void ath10k_ce_src_ring_highmark_set(struct ath10k *ar,
163 u32 ce_ctrl_addr,
164 unsigned int n)
165{
166 u32 addr = ath10k_pci_read32(ar, ce_ctrl_addr + SRC_WATERMARK_ADDRESS);
167
168 ath10k_pci_write32(ar, ce_ctrl_addr + SRC_WATERMARK_ADDRESS,
169 (addr & ~SRC_WATERMARK_HIGH_MASK) |
170 SRC_WATERMARK_HIGH_SET(n));
171}
172
173static inline void ath10k_ce_src_ring_lowmark_set(struct ath10k *ar,
174 u32 ce_ctrl_addr,
175 unsigned int n)
176{
177 u32 addr = ath10k_pci_read32(ar, ce_ctrl_addr + SRC_WATERMARK_ADDRESS);
178
179 ath10k_pci_write32(ar, ce_ctrl_addr + SRC_WATERMARK_ADDRESS,
180 (addr & ~SRC_WATERMARK_LOW_MASK) |
181 SRC_WATERMARK_LOW_SET(n));
182}
183
184static inline void ath10k_ce_dest_ring_highmark_set(struct ath10k *ar,
185 u32 ce_ctrl_addr,
186 unsigned int n)
187{
188 u32 addr = ath10k_pci_read32(ar, ce_ctrl_addr + DST_WATERMARK_ADDRESS);
189
190 ath10k_pci_write32(ar, ce_ctrl_addr + DST_WATERMARK_ADDRESS,
191 (addr & ~DST_WATERMARK_HIGH_MASK) |
192 DST_WATERMARK_HIGH_SET(n));
193}
194
195static inline void ath10k_ce_dest_ring_lowmark_set(struct ath10k *ar,
196 u32 ce_ctrl_addr,
197 unsigned int n)
198{
199 u32 addr = ath10k_pci_read32(ar, ce_ctrl_addr + DST_WATERMARK_ADDRESS);
200
201 ath10k_pci_write32(ar, ce_ctrl_addr + DST_WATERMARK_ADDRESS,
202 (addr & ~DST_WATERMARK_LOW_MASK) |
203 DST_WATERMARK_LOW_SET(n));
204}
205
206static inline void ath10k_ce_copy_complete_inter_enable(struct ath10k *ar,
207 u32 ce_ctrl_addr)
208{
209 u32 host_ie_addr = ath10k_pci_read32(ar,
210 ce_ctrl_addr + HOST_IE_ADDRESS);
211
212 ath10k_pci_write32(ar, ce_ctrl_addr + HOST_IE_ADDRESS,
213 host_ie_addr | HOST_IE_COPY_COMPLETE_MASK);
214}
215
216static inline void ath10k_ce_copy_complete_intr_disable(struct ath10k *ar,
217 u32 ce_ctrl_addr)
218{
219 u32 host_ie_addr = ath10k_pci_read32(ar,
220 ce_ctrl_addr + HOST_IE_ADDRESS);
221
222 ath10k_pci_write32(ar, ce_ctrl_addr + HOST_IE_ADDRESS,
223 host_ie_addr & ~HOST_IE_COPY_COMPLETE_MASK);
224}
225
226static inline void ath10k_ce_watermark_intr_disable(struct ath10k *ar,
227 u32 ce_ctrl_addr)
228{
229 u32 host_ie_addr = ath10k_pci_read32(ar,
230 ce_ctrl_addr + HOST_IE_ADDRESS);
231
232 ath10k_pci_write32(ar, ce_ctrl_addr + HOST_IE_ADDRESS,
233 host_ie_addr & ~CE_WATERMARK_MASK);
234}
235
236static inline void ath10k_ce_error_intr_enable(struct ath10k *ar,
237 u32 ce_ctrl_addr)
238{
239 u32 misc_ie_addr = ath10k_pci_read32(ar,
240 ce_ctrl_addr + MISC_IE_ADDRESS);
241
242 ath10k_pci_write32(ar, ce_ctrl_addr + MISC_IE_ADDRESS,
243 misc_ie_addr | CE_ERROR_MASK);
244}
245
246static inline void ath10k_ce_engine_int_status_clear(struct ath10k *ar,
247 u32 ce_ctrl_addr,
248 unsigned int mask)
249{
250 ath10k_pci_write32(ar, ce_ctrl_addr + HOST_IS_ADDRESS, mask);
251}
252
253
254/*
255 * Guts of ath10k_ce_send, used by both ath10k_ce_send and
256 * ath10k_ce_sendlist_send.
257 * The caller takes responsibility for any needed locking.
258 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200259static int ath10k_ce_send_nolock(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300260 void *per_transfer_context,
261 u32 buffer,
262 unsigned int nbytes,
263 unsigned int transfer_id,
264 unsigned int flags)
265{
266 struct ath10k *ar = ce_state->ar;
Michal Kaziord21fb952013-08-27 13:08:03 +0200267 struct ath10k_ce_ring *src_ring = ce_state->src_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300268 struct ce_desc *desc, *sdesc;
269 unsigned int nentries_mask = src_ring->nentries_mask;
270 unsigned int sw_index = src_ring->sw_index;
271 unsigned int write_index = src_ring->write_index;
272 u32 ctrl_addr = ce_state->ctrl_addr;
273 u32 desc_flags = 0;
274 int ret = 0;
275
276 if (nbytes > ce_state->src_sz_max)
277 ath10k_warn("%s: send more we can (nbytes: %d, max: %d)\n",
278 __func__, nbytes, ce_state->src_sz_max);
279
Kalle Valo3aebe542013-09-01 10:02:07 +0300280 ret = ath10k_pci_wake(ar);
281 if (ret)
282 return ret;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300283
284 if (unlikely(CE_RING_DELTA(nentries_mask,
285 write_index, sw_index - 1) <= 0)) {
Michal Kazior3efcb3b2013-10-02 11:03:41 +0200286 ret = -ENOSR;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300287 goto exit;
288 }
289
290 desc = CE_SRC_RING_TO_DESC(src_ring->base_addr_owner_space,
291 write_index);
292 sdesc = CE_SRC_RING_TO_DESC(src_ring->shadow_base, write_index);
293
294 desc_flags |= SM(transfer_id, CE_DESC_FLAGS_META_DATA);
295
296 if (flags & CE_SEND_FLAG_GATHER)
297 desc_flags |= CE_DESC_FLAGS_GATHER;
298 if (flags & CE_SEND_FLAG_BYTE_SWAP)
299 desc_flags |= CE_DESC_FLAGS_BYTE_SWAP;
300
301 sdesc->addr = __cpu_to_le32(buffer);
302 sdesc->nbytes = __cpu_to_le16(nbytes);
303 sdesc->flags = __cpu_to_le16(desc_flags);
304
305 *desc = *sdesc;
306
307 src_ring->per_transfer_context[write_index] = per_transfer_context;
308
309 /* Update Source Ring Write Index */
310 write_index = CE_RING_IDX_INCR(nentries_mask, write_index);
311
312 /* WORKAROUND */
313 if (!(flags & CE_SEND_FLAG_GATHER))
314 ath10k_ce_src_ring_write_index_set(ar, ctrl_addr, write_index);
315
316 src_ring->write_index = write_index;
317exit:
318 ath10k_pci_sleep(ar);
319 return ret;
320}
321
Michal Kazior2aa39112013-08-27 13:08:02 +0200322int ath10k_ce_send(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300323 void *per_transfer_context,
324 u32 buffer,
325 unsigned int nbytes,
326 unsigned int transfer_id,
327 unsigned int flags)
328{
329 struct ath10k *ar = ce_state->ar;
330 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
331 int ret;
332
333 spin_lock_bh(&ar_pci->ce_lock);
334 ret = ath10k_ce_send_nolock(ce_state, per_transfer_context,
335 buffer, nbytes, transfer_id, flags);
336 spin_unlock_bh(&ar_pci->ce_lock);
337
338 return ret;
339}
340
Michal Kazior3efcb3b2013-10-02 11:03:41 +0200341int ath10k_ce_num_free_src_entries(struct ath10k_ce_pipe *pipe)
342{
343 struct ath10k *ar = pipe->ar;
344 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
345 int delta;
346
347 spin_lock_bh(&ar_pci->ce_lock);
348 delta = CE_RING_DELTA(pipe->src_ring->nentries_mask,
349 pipe->src_ring->write_index,
350 pipe->src_ring->sw_index - 1);
351 spin_unlock_bh(&ar_pci->ce_lock);
352
353 return delta;
354}
355
Michal Kazior2aa39112013-08-27 13:08:02 +0200356int ath10k_ce_recv_buf_enqueue(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300357 void *per_recv_context,
358 u32 buffer)
359{
Michal Kaziord21fb952013-08-27 13:08:03 +0200360 struct ath10k_ce_ring *dest_ring = ce_state->dest_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300361 u32 ctrl_addr = ce_state->ctrl_addr;
362 struct ath10k *ar = ce_state->ar;
363 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
364 unsigned int nentries_mask = dest_ring->nentries_mask;
365 unsigned int write_index;
366 unsigned int sw_index;
367 int ret;
368
369 spin_lock_bh(&ar_pci->ce_lock);
370 write_index = dest_ring->write_index;
371 sw_index = dest_ring->sw_index;
372
Kalle Valo3aebe542013-09-01 10:02:07 +0300373 ret = ath10k_pci_wake(ar);
374 if (ret)
375 goto out;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300376
377 if (CE_RING_DELTA(nentries_mask, write_index, sw_index - 1) > 0) {
378 struct ce_desc *base = dest_ring->base_addr_owner_space;
379 struct ce_desc *desc = CE_DEST_RING_TO_DESC(base, write_index);
380
381 /* Update destination descriptor */
382 desc->addr = __cpu_to_le32(buffer);
383 desc->nbytes = 0;
384
385 dest_ring->per_transfer_context[write_index] =
386 per_recv_context;
387
388 /* Update Destination Ring Write Index */
389 write_index = CE_RING_IDX_INCR(nentries_mask, write_index);
390 ath10k_ce_dest_ring_write_index_set(ar, ctrl_addr, write_index);
391 dest_ring->write_index = write_index;
392 ret = 0;
393 } else {
394 ret = -EIO;
395 }
396 ath10k_pci_sleep(ar);
Kalle Valo3aebe542013-09-01 10:02:07 +0300397
398out:
Kalle Valo5e3dd152013-06-12 20:52:10 +0300399 spin_unlock_bh(&ar_pci->ce_lock);
400
401 return ret;
402}
403
404/*
405 * Guts of ath10k_ce_completed_recv_next.
406 * The caller takes responsibility for any necessary locking.
407 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200408static int ath10k_ce_completed_recv_next_nolock(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300409 void **per_transfer_contextp,
410 u32 *bufferp,
411 unsigned int *nbytesp,
412 unsigned int *transfer_idp,
413 unsigned int *flagsp)
414{
Michal Kaziord21fb952013-08-27 13:08:03 +0200415 struct ath10k_ce_ring *dest_ring = ce_state->dest_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300416 unsigned int nentries_mask = dest_ring->nentries_mask;
417 unsigned int sw_index = dest_ring->sw_index;
418
419 struct ce_desc *base = dest_ring->base_addr_owner_space;
420 struct ce_desc *desc = CE_DEST_RING_TO_DESC(base, sw_index);
421 struct ce_desc sdesc;
422 u16 nbytes;
423
424 /* Copy in one go for performance reasons */
425 sdesc = *desc;
426
427 nbytes = __le16_to_cpu(sdesc.nbytes);
428 if (nbytes == 0) {
429 /*
430 * This closes a relatively unusual race where the Host
431 * sees the updated DRRI before the update to the
432 * corresponding descriptor has completed. We treat this
433 * as a descriptor that is not yet done.
434 */
435 return -EIO;
436 }
437
438 desc->nbytes = 0;
439
440 /* Return data from completed destination descriptor */
441 *bufferp = __le32_to_cpu(sdesc.addr);
442 *nbytesp = nbytes;
443 *transfer_idp = MS(__le16_to_cpu(sdesc.flags), CE_DESC_FLAGS_META_DATA);
444
445 if (__le16_to_cpu(sdesc.flags) & CE_DESC_FLAGS_BYTE_SWAP)
446 *flagsp = CE_RECV_FLAG_SWAPPED;
447 else
448 *flagsp = 0;
449
450 if (per_transfer_contextp)
451 *per_transfer_contextp =
452 dest_ring->per_transfer_context[sw_index];
453
454 /* sanity */
455 dest_ring->per_transfer_context[sw_index] = NULL;
456
457 /* Update sw_index */
458 sw_index = CE_RING_IDX_INCR(nentries_mask, sw_index);
459 dest_ring->sw_index = sw_index;
460
461 return 0;
462}
463
Michal Kazior2aa39112013-08-27 13:08:02 +0200464int ath10k_ce_completed_recv_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300465 void **per_transfer_contextp,
466 u32 *bufferp,
467 unsigned int *nbytesp,
468 unsigned int *transfer_idp,
469 unsigned int *flagsp)
470{
471 struct ath10k *ar = ce_state->ar;
472 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
473 int ret;
474
475 spin_lock_bh(&ar_pci->ce_lock);
476 ret = ath10k_ce_completed_recv_next_nolock(ce_state,
477 per_transfer_contextp,
478 bufferp, nbytesp,
479 transfer_idp, flagsp);
480 spin_unlock_bh(&ar_pci->ce_lock);
481
482 return ret;
483}
484
Michal Kazior2aa39112013-08-27 13:08:02 +0200485int ath10k_ce_revoke_recv_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300486 void **per_transfer_contextp,
487 u32 *bufferp)
488{
Michal Kaziord21fb952013-08-27 13:08:03 +0200489 struct ath10k_ce_ring *dest_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300490 unsigned int nentries_mask;
491 unsigned int sw_index;
492 unsigned int write_index;
493 int ret;
494 struct ath10k *ar;
495 struct ath10k_pci *ar_pci;
496
497 dest_ring = ce_state->dest_ring;
498
499 if (!dest_ring)
500 return -EIO;
501
502 ar = ce_state->ar;
503 ar_pci = ath10k_pci_priv(ar);
504
505 spin_lock_bh(&ar_pci->ce_lock);
506
507 nentries_mask = dest_ring->nentries_mask;
508 sw_index = dest_ring->sw_index;
509 write_index = dest_ring->write_index;
510 if (write_index != sw_index) {
511 struct ce_desc *base = dest_ring->base_addr_owner_space;
512 struct ce_desc *desc = CE_DEST_RING_TO_DESC(base, sw_index);
513
514 /* Return data from completed destination descriptor */
515 *bufferp = __le32_to_cpu(desc->addr);
516
517 if (per_transfer_contextp)
518 *per_transfer_contextp =
519 dest_ring->per_transfer_context[sw_index];
520
521 /* sanity */
522 dest_ring->per_transfer_context[sw_index] = NULL;
523
524 /* Update sw_index */
525 sw_index = CE_RING_IDX_INCR(nentries_mask, sw_index);
526 dest_ring->sw_index = sw_index;
527 ret = 0;
528 } else {
529 ret = -EIO;
530 }
531
532 spin_unlock_bh(&ar_pci->ce_lock);
533
534 return ret;
535}
536
537/*
538 * Guts of ath10k_ce_completed_send_next.
539 * The caller takes responsibility for any necessary locking.
540 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200541static int ath10k_ce_completed_send_next_nolock(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300542 void **per_transfer_contextp,
543 u32 *bufferp,
544 unsigned int *nbytesp,
545 unsigned int *transfer_idp)
546{
Michal Kaziord21fb952013-08-27 13:08:03 +0200547 struct ath10k_ce_ring *src_ring = ce_state->src_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300548 u32 ctrl_addr = ce_state->ctrl_addr;
549 struct ath10k *ar = ce_state->ar;
550 unsigned int nentries_mask = src_ring->nentries_mask;
551 unsigned int sw_index = src_ring->sw_index;
Kalle Valoa40d3e42013-09-01 10:02:00 +0300552 struct ce_desc *sdesc, *sbase;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300553 unsigned int read_index;
Kalle Valo3aebe542013-09-01 10:02:07 +0300554 int ret;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300555
556 if (src_ring->hw_index == sw_index) {
557 /*
558 * The SW completion index has caught up with the cached
559 * version of the HW completion index.
560 * Update the cached HW completion index to see whether
561 * the SW has really caught up to the HW, or if the cached
562 * value of the HW index has become stale.
563 */
Kalle Valo3aebe542013-09-01 10:02:07 +0300564
565 ret = ath10k_pci_wake(ar);
566 if (ret)
567 return ret;
568
Kalle Valo5e3dd152013-06-12 20:52:10 +0300569 src_ring->hw_index =
570 ath10k_ce_src_ring_read_index_get(ar, ctrl_addr);
Michal Kazior432358e2013-07-31 10:55:11 +0200571 src_ring->hw_index &= nentries_mask;
Kalle Valo3aebe542013-09-01 10:02:07 +0300572
Kalle Valo5e3dd152013-06-12 20:52:10 +0300573 ath10k_pci_sleep(ar);
574 }
Kalle Valoa40d3e42013-09-01 10:02:00 +0300575
Kalle Valo5e3dd152013-06-12 20:52:10 +0300576 read_index = src_ring->hw_index;
577
Kalle Valoa40d3e42013-09-01 10:02:00 +0300578 if ((read_index == sw_index) || (read_index == 0xffffffff))
579 return -EIO;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300580
Kalle Valoa40d3e42013-09-01 10:02:00 +0300581 sbase = src_ring->shadow_base;
582 sdesc = CE_SRC_RING_TO_DESC(sbase, sw_index);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300583
Kalle Valoa40d3e42013-09-01 10:02:00 +0300584 /* Return data from completed source descriptor */
585 *bufferp = __le32_to_cpu(sdesc->addr);
586 *nbytesp = __le16_to_cpu(sdesc->nbytes);
587 *transfer_idp = MS(__le16_to_cpu(sdesc->flags),
588 CE_DESC_FLAGS_META_DATA);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300589
Kalle Valoa40d3e42013-09-01 10:02:00 +0300590 if (per_transfer_contextp)
591 *per_transfer_contextp =
592 src_ring->per_transfer_context[sw_index];
Kalle Valo5e3dd152013-06-12 20:52:10 +0300593
Kalle Valoa40d3e42013-09-01 10:02:00 +0300594 /* sanity */
595 src_ring->per_transfer_context[sw_index] = NULL;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300596
Kalle Valoa40d3e42013-09-01 10:02:00 +0300597 /* Update sw_index */
598 sw_index = CE_RING_IDX_INCR(nentries_mask, sw_index);
599 src_ring->sw_index = sw_index;
600
601 return 0;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300602}
603
604/* NB: Modeled after ath10k_ce_completed_send_next */
Michal Kazior2aa39112013-08-27 13:08:02 +0200605int ath10k_ce_cancel_send_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300606 void **per_transfer_contextp,
607 u32 *bufferp,
608 unsigned int *nbytesp,
609 unsigned int *transfer_idp)
610{
Michal Kaziord21fb952013-08-27 13:08:03 +0200611 struct ath10k_ce_ring *src_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300612 unsigned int nentries_mask;
613 unsigned int sw_index;
614 unsigned int write_index;
615 int ret;
616 struct ath10k *ar;
617 struct ath10k_pci *ar_pci;
618
619 src_ring = ce_state->src_ring;
620
621 if (!src_ring)
622 return -EIO;
623
624 ar = ce_state->ar;
625 ar_pci = ath10k_pci_priv(ar);
626
627 spin_lock_bh(&ar_pci->ce_lock);
628
629 nentries_mask = src_ring->nentries_mask;
630 sw_index = src_ring->sw_index;
631 write_index = src_ring->write_index;
632
633 if (write_index != sw_index) {
634 struct ce_desc *base = src_ring->base_addr_owner_space;
635 struct ce_desc *desc = CE_SRC_RING_TO_DESC(base, sw_index);
636
637 /* Return data from completed source descriptor */
638 *bufferp = __le32_to_cpu(desc->addr);
639 *nbytesp = __le16_to_cpu(desc->nbytes);
640 *transfer_idp = MS(__le16_to_cpu(desc->flags),
641 CE_DESC_FLAGS_META_DATA);
642
643 if (per_transfer_contextp)
644 *per_transfer_contextp =
645 src_ring->per_transfer_context[sw_index];
646
647 /* sanity */
648 src_ring->per_transfer_context[sw_index] = NULL;
649
650 /* Update sw_index */
651 sw_index = CE_RING_IDX_INCR(nentries_mask, sw_index);
652 src_ring->sw_index = sw_index;
653 ret = 0;
654 } else {
655 ret = -EIO;
656 }
657
658 spin_unlock_bh(&ar_pci->ce_lock);
659
660 return ret;
661}
662
Michal Kazior2aa39112013-08-27 13:08:02 +0200663int ath10k_ce_completed_send_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300664 void **per_transfer_contextp,
665 u32 *bufferp,
666 unsigned int *nbytesp,
667 unsigned int *transfer_idp)
668{
669 struct ath10k *ar = ce_state->ar;
670 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
671 int ret;
672
673 spin_lock_bh(&ar_pci->ce_lock);
674 ret = ath10k_ce_completed_send_next_nolock(ce_state,
675 per_transfer_contextp,
676 bufferp, nbytesp,
677 transfer_idp);
678 spin_unlock_bh(&ar_pci->ce_lock);
679
680 return ret;
681}
682
683/*
684 * Guts of interrupt handler for per-engine interrupts on a particular CE.
685 *
686 * Invokes registered callbacks for recv_complete,
687 * send_complete, and watermarks.
688 */
689void ath10k_ce_per_engine_service(struct ath10k *ar, unsigned int ce_id)
690{
691 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
Michal Kazior2aa39112013-08-27 13:08:02 +0200692 struct ath10k_ce_pipe *ce_state = &ar_pci->ce_states[ce_id];
Kalle Valo5e3dd152013-06-12 20:52:10 +0300693 u32 ctrl_addr = ce_state->ctrl_addr;
Kalle Valo3aebe542013-09-01 10:02:07 +0300694 int ret;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300695
Kalle Valo3aebe542013-09-01 10:02:07 +0300696 ret = ath10k_pci_wake(ar);
697 if (ret)
698 return;
699
Kalle Valo5e3dd152013-06-12 20:52:10 +0300700 spin_lock_bh(&ar_pci->ce_lock);
701
702 /* Clear the copy-complete interrupts that will be handled here. */
703 ath10k_ce_engine_int_status_clear(ar, ctrl_addr,
704 HOST_IS_COPY_COMPLETE_MASK);
705
Michal Kazior5440ce22013-09-03 15:09:58 +0200706 spin_unlock_bh(&ar_pci->ce_lock);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300707
Michal Kazior5440ce22013-09-03 15:09:58 +0200708 if (ce_state->recv_cb)
709 ce_state->recv_cb(ce_state);
710
711 if (ce_state->send_cb)
712 ce_state->send_cb(ce_state);
713
714 spin_lock_bh(&ar_pci->ce_lock);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300715
716 /*
717 * Misc CE interrupts are not being handled, but still need
718 * to be cleared.
719 */
720 ath10k_ce_engine_int_status_clear(ar, ctrl_addr, CE_WATERMARK_MASK);
721
722 spin_unlock_bh(&ar_pci->ce_lock);
723 ath10k_pci_sleep(ar);
724}
725
726/*
727 * Handler for per-engine interrupts on ALL active CEs.
728 * This is used in cases where the system is sharing a
729 * single interrput for all CEs
730 */
731
732void ath10k_ce_per_engine_service_any(struct ath10k *ar)
733{
Kalle Valo3aebe542013-09-01 10:02:07 +0300734 int ce_id, ret;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300735 u32 intr_summary;
736
Kalle Valo3aebe542013-09-01 10:02:07 +0300737 ret = ath10k_pci_wake(ar);
738 if (ret)
739 return;
740
Kalle Valo5e3dd152013-06-12 20:52:10 +0300741 intr_summary = CE_INTERRUPT_SUMMARY(ar);
742
Michal Kaziorfad6ed72013-11-08 08:01:23 +0100743 for (ce_id = 0; intr_summary && (ce_id < CE_COUNT); ce_id++) {
Kalle Valo5e3dd152013-06-12 20:52:10 +0300744 if (intr_summary & (1 << ce_id))
745 intr_summary &= ~(1 << ce_id);
746 else
747 /* no intr pending on this CE */
748 continue;
749
750 ath10k_ce_per_engine_service(ar, ce_id);
751 }
752
753 ath10k_pci_sleep(ar);
754}
755
756/*
757 * Adjust interrupts for the copy complete handler.
758 * If it's needed for either send or recv, then unmask
759 * this interrupt; otherwise, mask it.
760 *
761 * Called with ce_lock held.
762 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200763static void ath10k_ce_per_engine_handler_adjust(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300764 int disable_copy_compl_intr)
765{
766 u32 ctrl_addr = ce_state->ctrl_addr;
767 struct ath10k *ar = ce_state->ar;
Kalle Valo3aebe542013-09-01 10:02:07 +0300768 int ret;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300769
Kalle Valo3aebe542013-09-01 10:02:07 +0300770 ret = ath10k_pci_wake(ar);
771 if (ret)
772 return;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300773
774 if ((!disable_copy_compl_intr) &&
775 (ce_state->send_cb || ce_state->recv_cb))
776 ath10k_ce_copy_complete_inter_enable(ar, ctrl_addr);
777 else
778 ath10k_ce_copy_complete_intr_disable(ar, ctrl_addr);
779
780 ath10k_ce_watermark_intr_disable(ar, ctrl_addr);
781
782 ath10k_pci_sleep(ar);
783}
784
785void ath10k_ce_disable_interrupts(struct ath10k *ar)
786{
Kalle Valo3aebe542013-09-01 10:02:07 +0300787 int ce_id, ret;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300788
Kalle Valo3aebe542013-09-01 10:02:07 +0300789 ret = ath10k_pci_wake(ar);
790 if (ret)
791 return;
792
Michal Kaziorfad6ed72013-11-08 08:01:23 +0100793 for (ce_id = 0; ce_id < CE_COUNT; ce_id++) {
794 u32 ctrl_addr = ath10k_ce_base_address(ce_id);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300795
796 ath10k_ce_copy_complete_intr_disable(ar, ctrl_addr);
797 }
798 ath10k_pci_sleep(ar);
799}
800
Michal Kazior2aa39112013-08-27 13:08:02 +0200801void ath10k_ce_send_cb_register(struct ath10k_ce_pipe *ce_state,
Michal Kazior5440ce22013-09-03 15:09:58 +0200802 void (*send_cb)(struct ath10k_ce_pipe *),
Kalle Valo5e3dd152013-06-12 20:52:10 +0300803 int disable_interrupts)
804{
805 struct ath10k *ar = ce_state->ar;
806 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
807
808 spin_lock_bh(&ar_pci->ce_lock);
809 ce_state->send_cb = send_cb;
810 ath10k_ce_per_engine_handler_adjust(ce_state, disable_interrupts);
811 spin_unlock_bh(&ar_pci->ce_lock);
812}
813
Michal Kazior2aa39112013-08-27 13:08:02 +0200814void ath10k_ce_recv_cb_register(struct ath10k_ce_pipe *ce_state,
Michal Kazior5440ce22013-09-03 15:09:58 +0200815 void (*recv_cb)(struct ath10k_ce_pipe *))
Kalle Valo5e3dd152013-06-12 20:52:10 +0300816{
817 struct ath10k *ar = ce_state->ar;
818 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
819
820 spin_lock_bh(&ar_pci->ce_lock);
821 ce_state->recv_cb = recv_cb;
822 ath10k_ce_per_engine_handler_adjust(ce_state, 0);
823 spin_unlock_bh(&ar_pci->ce_lock);
824}
825
826static int ath10k_ce_init_src_ring(struct ath10k *ar,
827 unsigned int ce_id,
Michal Kazior2aa39112013-08-27 13:08:02 +0200828 struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300829 const struct ce_attr *attr)
830{
831 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
Michal Kaziord21fb952013-08-27 13:08:03 +0200832 struct ath10k_ce_ring *src_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300833 unsigned int nentries = attr->src_nentries;
834 unsigned int ce_nbytes;
835 u32 ctrl_addr = ath10k_ce_base_address(ce_id);
836 dma_addr_t base_addr;
837 char *ptr;
838
839 nentries = roundup_pow_of_two(nentries);
840
841 if (ce_state->src_ring) {
842 WARN_ON(ce_state->src_ring->nentries != nentries);
843 return 0;
844 }
845
Michal Kaziord21fb952013-08-27 13:08:03 +0200846 ce_nbytes = sizeof(struct ath10k_ce_ring) + (nentries * sizeof(void *));
Kalle Valo5e3dd152013-06-12 20:52:10 +0300847 ptr = kzalloc(ce_nbytes, GFP_KERNEL);
848 if (ptr == NULL)
849 return -ENOMEM;
850
Michal Kaziord21fb952013-08-27 13:08:03 +0200851 ce_state->src_ring = (struct ath10k_ce_ring *)ptr;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300852 src_ring = ce_state->src_ring;
853
Michal Kaziord21fb952013-08-27 13:08:03 +0200854 ptr += sizeof(struct ath10k_ce_ring);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300855 src_ring->nentries = nentries;
856 src_ring->nentries_mask = nentries - 1;
857
Kalle Valo5e3dd152013-06-12 20:52:10 +0300858 src_ring->sw_index = ath10k_ce_src_ring_read_index_get(ar, ctrl_addr);
Michal Kazior432358e2013-07-31 10:55:11 +0200859 src_ring->sw_index &= src_ring->nentries_mask;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300860 src_ring->hw_index = src_ring->sw_index;
861
862 src_ring->write_index =
863 ath10k_ce_src_ring_write_index_get(ar, ctrl_addr);
Michal Kazior432358e2013-07-31 10:55:11 +0200864 src_ring->write_index &= src_ring->nentries_mask;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300865
866 src_ring->per_transfer_context = (void **)ptr;
867
868 /*
869 * Legacy platforms that do not support cache
870 * coherent DMA are unsupported
871 */
872 src_ring->base_addr_owner_space_unaligned =
873 pci_alloc_consistent(ar_pci->pdev,
874 (nentries * sizeof(struct ce_desc) +
875 CE_DESC_RING_ALIGN),
876 &base_addr);
Janusz Dziedzic9c5ae692013-08-09 08:39:13 +0200877 if (!src_ring->base_addr_owner_space_unaligned) {
878 kfree(ce_state->src_ring);
879 ce_state->src_ring = NULL;
880 return -ENOMEM;
881 }
882
Kalle Valo5e3dd152013-06-12 20:52:10 +0300883 src_ring->base_addr_ce_space_unaligned = base_addr;
884
885 src_ring->base_addr_owner_space = PTR_ALIGN(
886 src_ring->base_addr_owner_space_unaligned,
887 CE_DESC_RING_ALIGN);
888 src_ring->base_addr_ce_space = ALIGN(
889 src_ring->base_addr_ce_space_unaligned,
890 CE_DESC_RING_ALIGN);
891
892 /*
893 * Also allocate a shadow src ring in regular
894 * mem to use for faster access.
895 */
896 src_ring->shadow_base_unaligned =
897 kmalloc((nentries * sizeof(struct ce_desc) +
898 CE_DESC_RING_ALIGN), GFP_KERNEL);
Janusz Dziedzic9c5ae692013-08-09 08:39:13 +0200899 if (!src_ring->shadow_base_unaligned) {
900 pci_free_consistent(ar_pci->pdev,
901 (nentries * sizeof(struct ce_desc) +
902 CE_DESC_RING_ALIGN),
903 src_ring->base_addr_owner_space,
904 src_ring->base_addr_ce_space);
905 kfree(ce_state->src_ring);
906 ce_state->src_ring = NULL;
907 return -ENOMEM;
908 }
Kalle Valo5e3dd152013-06-12 20:52:10 +0300909
910 src_ring->shadow_base = PTR_ALIGN(
911 src_ring->shadow_base_unaligned,
912 CE_DESC_RING_ALIGN);
913
Kalle Valo5e3dd152013-06-12 20:52:10 +0300914 ath10k_ce_src_ring_base_addr_set(ar, ctrl_addr,
915 src_ring->base_addr_ce_space);
916 ath10k_ce_src_ring_size_set(ar, ctrl_addr, nentries);
917 ath10k_ce_src_ring_dmax_set(ar, ctrl_addr, attr->src_sz_max);
918 ath10k_ce_src_ring_byte_swap_set(ar, ctrl_addr, 0);
919 ath10k_ce_src_ring_lowmark_set(ar, ctrl_addr, 0);
920 ath10k_ce_src_ring_highmark_set(ar, ctrl_addr, nentries);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300921
Kalle Valo24cfade2013-09-08 17:55:50 +0300922 ath10k_dbg(ATH10K_DBG_BOOT,
923 "boot ce src ring id %d entries %d base_addr %p\n",
924 ce_id, nentries, src_ring->base_addr_owner_space);
925
Kalle Valo5e3dd152013-06-12 20:52:10 +0300926 return 0;
927}
928
929static int ath10k_ce_init_dest_ring(struct ath10k *ar,
930 unsigned int ce_id,
Michal Kazior2aa39112013-08-27 13:08:02 +0200931 struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300932 const struct ce_attr *attr)
933{
934 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
Michal Kaziord21fb952013-08-27 13:08:03 +0200935 struct ath10k_ce_ring *dest_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300936 unsigned int nentries = attr->dest_nentries;
937 unsigned int ce_nbytes;
938 u32 ctrl_addr = ath10k_ce_base_address(ce_id);
939 dma_addr_t base_addr;
940 char *ptr;
941
942 nentries = roundup_pow_of_two(nentries);
943
944 if (ce_state->dest_ring) {
945 WARN_ON(ce_state->dest_ring->nentries != nentries);
946 return 0;
947 }
948
Michal Kaziord21fb952013-08-27 13:08:03 +0200949 ce_nbytes = sizeof(struct ath10k_ce_ring) + (nentries * sizeof(void *));
Kalle Valo5e3dd152013-06-12 20:52:10 +0300950 ptr = kzalloc(ce_nbytes, GFP_KERNEL);
951 if (ptr == NULL)
952 return -ENOMEM;
953
Michal Kaziord21fb952013-08-27 13:08:03 +0200954 ce_state->dest_ring = (struct ath10k_ce_ring *)ptr;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300955 dest_ring = ce_state->dest_ring;
956
Michal Kaziord21fb952013-08-27 13:08:03 +0200957 ptr += sizeof(struct ath10k_ce_ring);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300958 dest_ring->nentries = nentries;
959 dest_ring->nentries_mask = nentries - 1;
960
Kalle Valo5e3dd152013-06-12 20:52:10 +0300961 dest_ring->sw_index = ath10k_ce_dest_ring_read_index_get(ar, ctrl_addr);
Michal Kazior432358e2013-07-31 10:55:11 +0200962 dest_ring->sw_index &= dest_ring->nentries_mask;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300963 dest_ring->write_index =
964 ath10k_ce_dest_ring_write_index_get(ar, ctrl_addr);
Michal Kazior432358e2013-07-31 10:55:11 +0200965 dest_ring->write_index &= dest_ring->nentries_mask;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300966
967 dest_ring->per_transfer_context = (void **)ptr;
968
969 /*
970 * Legacy platforms that do not support cache
971 * coherent DMA are unsupported
972 */
973 dest_ring->base_addr_owner_space_unaligned =
974 pci_alloc_consistent(ar_pci->pdev,
975 (nentries * sizeof(struct ce_desc) +
976 CE_DESC_RING_ALIGN),
977 &base_addr);
Janusz Dziedzic9c5ae692013-08-09 08:39:13 +0200978 if (!dest_ring->base_addr_owner_space_unaligned) {
979 kfree(ce_state->dest_ring);
980 ce_state->dest_ring = NULL;
981 return -ENOMEM;
982 }
983
Kalle Valo5e3dd152013-06-12 20:52:10 +0300984 dest_ring->base_addr_ce_space_unaligned = base_addr;
985
986 /*
987 * Correctly initialize memory to 0 to prevent garbage
988 * data crashing system when download firmware
989 */
990 memset(dest_ring->base_addr_owner_space_unaligned, 0,
991 nentries * sizeof(struct ce_desc) + CE_DESC_RING_ALIGN);
992
993 dest_ring->base_addr_owner_space = PTR_ALIGN(
994 dest_ring->base_addr_owner_space_unaligned,
995 CE_DESC_RING_ALIGN);
996 dest_ring->base_addr_ce_space = ALIGN(
997 dest_ring->base_addr_ce_space_unaligned,
998 CE_DESC_RING_ALIGN);
999
Kalle Valo5e3dd152013-06-12 20:52:10 +03001000 ath10k_ce_dest_ring_base_addr_set(ar, ctrl_addr,
1001 dest_ring->base_addr_ce_space);
1002 ath10k_ce_dest_ring_size_set(ar, ctrl_addr, nentries);
1003 ath10k_ce_dest_ring_byte_swap_set(ar, ctrl_addr, 0);
1004 ath10k_ce_dest_ring_lowmark_set(ar, ctrl_addr, 0);
1005 ath10k_ce_dest_ring_highmark_set(ar, ctrl_addr, nentries);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001006
Kalle Valo24cfade2013-09-08 17:55:50 +03001007 ath10k_dbg(ATH10K_DBG_BOOT,
1008 "boot ce dest ring id %d entries %d base_addr %p\n",
1009 ce_id, nentries, dest_ring->base_addr_owner_space);
1010
Kalle Valo5e3dd152013-06-12 20:52:10 +03001011 return 0;
1012}
1013
Michal Kazior2aa39112013-08-27 13:08:02 +02001014static struct ath10k_ce_pipe *ath10k_ce_init_state(struct ath10k *ar,
Kalle Valo5e3dd152013-06-12 20:52:10 +03001015 unsigned int ce_id,
1016 const struct ce_attr *attr)
1017{
1018 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
Michal Kazior2aa39112013-08-27 13:08:02 +02001019 struct ath10k_ce_pipe *ce_state = &ar_pci->ce_states[ce_id];
Kalle Valo5e3dd152013-06-12 20:52:10 +03001020 u32 ctrl_addr = ath10k_ce_base_address(ce_id);
1021
1022 spin_lock_bh(&ar_pci->ce_lock);
1023
Michal Kazior39e40862013-08-27 13:07:58 +02001024 ce_state->ar = ar;
1025 ce_state->id = ce_id;
1026 ce_state->ctrl_addr = ctrl_addr;
Michal Kazior39e40862013-08-27 13:07:58 +02001027 ce_state->attr_flags = attr->flags;
1028 ce_state->src_sz_max = attr->src_sz_max;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001029
1030 spin_unlock_bh(&ar_pci->ce_lock);
1031
1032 return ce_state;
1033}
1034
1035/*
1036 * Initialize a Copy Engine based on caller-supplied attributes.
1037 * This may be called once to initialize both source and destination
1038 * rings or it may be called twice for separate source and destination
1039 * initialization. It may be that only one side or the other is
1040 * initialized by software/firmware.
1041 */
Michal Kazior2aa39112013-08-27 13:08:02 +02001042struct ath10k_ce_pipe *ath10k_ce_init(struct ath10k *ar,
Kalle Valo5e3dd152013-06-12 20:52:10 +03001043 unsigned int ce_id,
1044 const struct ce_attr *attr)
1045{
Michal Kazior2aa39112013-08-27 13:08:02 +02001046 struct ath10k_ce_pipe *ce_state;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001047 u32 ctrl_addr = ath10k_ce_base_address(ce_id);
Michal Kaziorba7ee552013-08-13 07:54:57 +02001048 int ret;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001049
Michal Kazior60f85be2013-10-16 16:46:24 +03001050 /*
1051 * Make sure there's enough CE ringbuffer entries for HTT TX to avoid
1052 * additional TX locking checks.
1053 *
1054 * For the lack of a better place do the check here.
1055 */
1056 BUILD_BUG_ON(TARGET_NUM_MSDU_DESC >
1057 (CE_HTT_H2T_MSG_SRC_NENTRIES - 1));
1058 BUILD_BUG_ON(TARGET_10X_NUM_MSDU_DESC >
1059 (CE_HTT_H2T_MSG_SRC_NENTRIES - 1));
1060
Kalle Valoe9780362013-09-01 10:02:15 +03001061 ret = ath10k_pci_wake(ar);
1062 if (ret)
1063 return NULL;
1064
Kalle Valo5e3dd152013-06-12 20:52:10 +03001065 ce_state = ath10k_ce_init_state(ar, ce_id, attr);
1066 if (!ce_state) {
1067 ath10k_err("Failed to initialize CE state for ID: %d\n", ce_id);
1068 return NULL;
1069 }
1070
1071 if (attr->src_nentries) {
Michal Kaziorba7ee552013-08-13 07:54:57 +02001072 ret = ath10k_ce_init_src_ring(ar, ce_id, ce_state, attr);
1073 if (ret) {
1074 ath10k_err("Failed to initialize CE src ring for ID: %d (%d)\n",
1075 ce_id, ret);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001076 ath10k_ce_deinit(ce_state);
1077 return NULL;
1078 }
1079 }
1080
1081 if (attr->dest_nentries) {
Michal Kaziorba7ee552013-08-13 07:54:57 +02001082 ret = ath10k_ce_init_dest_ring(ar, ce_id, ce_state, attr);
1083 if (ret) {
1084 ath10k_err("Failed to initialize CE dest ring for ID: %d (%d)\n",
1085 ce_id, ret);
Kalle Valo5e3dd152013-06-12 20:52:10 +03001086 ath10k_ce_deinit(ce_state);
1087 return NULL;
1088 }
1089 }
1090
1091 /* Enable CE error interrupts */
Kalle Valo5e3dd152013-06-12 20:52:10 +03001092 ath10k_ce_error_intr_enable(ar, ctrl_addr);
Kalle Valoe9780362013-09-01 10:02:15 +03001093
Kalle Valo5e3dd152013-06-12 20:52:10 +03001094 ath10k_pci_sleep(ar);
1095
1096 return ce_state;
1097}
1098
Michal Kazior2aa39112013-08-27 13:08:02 +02001099void ath10k_ce_deinit(struct ath10k_ce_pipe *ce_state)
Kalle Valo5e3dd152013-06-12 20:52:10 +03001100{
Kalle Valo5e3dd152013-06-12 20:52:10 +03001101 struct ath10k *ar = ce_state->ar;
1102 struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1103
Kalle Valo5e3dd152013-06-12 20:52:10 +03001104 if (ce_state->src_ring) {
1105 kfree(ce_state->src_ring->shadow_base_unaligned);
1106 pci_free_consistent(ar_pci->pdev,
1107 (ce_state->src_ring->nentries *
1108 sizeof(struct ce_desc) +
1109 CE_DESC_RING_ALIGN),
1110 ce_state->src_ring->base_addr_owner_space,
1111 ce_state->src_ring->base_addr_ce_space);
1112 kfree(ce_state->src_ring);
1113 }
1114
1115 if (ce_state->dest_ring) {
1116 pci_free_consistent(ar_pci->pdev,
1117 (ce_state->dest_ring->nentries *
1118 sizeof(struct ce_desc) +
1119 CE_DESC_RING_ALIGN),
1120 ce_state->dest_ring->base_addr_owner_space,
1121 ce_state->dest_ring->base_addr_ce_space);
1122 kfree(ce_state->dest_ring);
1123 }
Michal Kazior39e40862013-08-27 13:07:58 +02001124
Michal Kazior39e40862013-08-27 13:07:58 +02001125 ce_state->src_ring = NULL;
1126 ce_state->dest_ring = NULL;
Kalle Valo5e3dd152013-06-12 20:52:10 +03001127}