blob: affcfc2fae192be7de2804daec21ab2ae0d1df4c [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
56 engine->instmem.populate = nv04_instmem_populate;
57 engine->instmem.clear = nv04_instmem_clear;
58 engine->instmem.bind = nv04_instmem_bind;
59 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
68 engine->graph.grclass = nv04_graph_grclass;
69 engine->graph.init = nv04_graph_init;
70 engine->graph.takedown = nv04_graph_takedown;
71 engine->graph.fifo_access = nv04_graph_fifo_access;
72 engine->graph.channel = nv04_graph_channel;
73 engine->graph.create_context = nv04_graph_create_context;
74 engine->graph.destroy_context = nv04_graph_destroy_context;
75 engine->graph.load_context = nv04_graph_load_context;
76 engine->graph.unload_context = nv04_graph_unload_context;
77 engine->fifo.channels = 16;
78 engine->fifo.init = nv04_fifo_init;
79 engine->fifo.takedown = nouveau_stub_takedown;
80 engine->fifo.disable = nv04_fifo_disable;
81 engine->fifo.enable = nv04_fifo_enable;
82 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010083 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100084 engine->fifo.channel_id = nv04_fifo_channel_id;
85 engine->fifo.create_context = nv04_fifo_create_context;
86 engine->fifo.destroy_context = nv04_fifo_destroy_context;
87 engine->fifo.load_context = nv04_fifo_load_context;
88 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020089 engine->display.early_init = nv04_display_early_init;
90 engine->display.late_takedown = nv04_display_late_takedown;
91 engine->display.create = nv04_display_create;
92 engine->display.init = nv04_display_init;
93 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100094 engine->gpio.init = nouveau_stub_init;
95 engine->gpio.takedown = nouveau_stub_takedown;
96 engine->gpio.get = NULL;
97 engine->gpio.set = NULL;
98 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100099 engine->pm.clock_get = nv04_pm_clock_get;
100 engine->pm.clock_pre = nv04_pm_clock_pre;
101 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000102 break;
103 case 0x10:
104 engine->instmem.init = nv04_instmem_init;
105 engine->instmem.takedown = nv04_instmem_takedown;
106 engine->instmem.suspend = nv04_instmem_suspend;
107 engine->instmem.resume = nv04_instmem_resume;
108 engine->instmem.populate = nv04_instmem_populate;
109 engine->instmem.clear = nv04_instmem_clear;
110 engine->instmem.bind = nv04_instmem_bind;
111 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000112 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000113 engine->mc.init = nv04_mc_init;
114 engine->mc.takedown = nv04_mc_takedown;
115 engine->timer.init = nv04_timer_init;
116 engine->timer.read = nv04_timer_read;
117 engine->timer.takedown = nv04_timer_takedown;
118 engine->fb.init = nv10_fb_init;
119 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100120 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000121 engine->graph.grclass = nv10_graph_grclass;
122 engine->graph.init = nv10_graph_init;
123 engine->graph.takedown = nv10_graph_takedown;
124 engine->graph.channel = nv10_graph_channel;
125 engine->graph.create_context = nv10_graph_create_context;
126 engine->graph.destroy_context = nv10_graph_destroy_context;
127 engine->graph.fifo_access = nv04_graph_fifo_access;
128 engine->graph.load_context = nv10_graph_load_context;
129 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100130 engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000131 engine->fifo.channels = 32;
132 engine->fifo.init = nv10_fifo_init;
133 engine->fifo.takedown = nouveau_stub_takedown;
134 engine->fifo.disable = nv04_fifo_disable;
135 engine->fifo.enable = nv04_fifo_enable;
136 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100137 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 engine->fifo.channel_id = nv10_fifo_channel_id;
139 engine->fifo.create_context = nv10_fifo_create_context;
140 engine->fifo.destroy_context = nv10_fifo_destroy_context;
141 engine->fifo.load_context = nv10_fifo_load_context;
142 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200143 engine->display.early_init = nv04_display_early_init;
144 engine->display.late_takedown = nv04_display_late_takedown;
145 engine->display.create = nv04_display_create;
146 engine->display.init = nv04_display_init;
147 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000148 engine->gpio.init = nouveau_stub_init;
149 engine->gpio.takedown = nouveau_stub_takedown;
150 engine->gpio.get = nv10_gpio_get;
151 engine->gpio.set = nv10_gpio_set;
152 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000153 engine->pm.clock_get = nv04_pm_clock_get;
154 engine->pm.clock_pre = nv04_pm_clock_pre;
155 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000156 break;
157 case 0x20:
158 engine->instmem.init = nv04_instmem_init;
159 engine->instmem.takedown = nv04_instmem_takedown;
160 engine->instmem.suspend = nv04_instmem_suspend;
161 engine->instmem.resume = nv04_instmem_resume;
162 engine->instmem.populate = nv04_instmem_populate;
163 engine->instmem.clear = nv04_instmem_clear;
164 engine->instmem.bind = nv04_instmem_bind;
165 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000166 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000167 engine->mc.init = nv04_mc_init;
168 engine->mc.takedown = nv04_mc_takedown;
169 engine->timer.init = nv04_timer_init;
170 engine->timer.read = nv04_timer_read;
171 engine->timer.takedown = nv04_timer_takedown;
172 engine->fb.init = nv10_fb_init;
173 engine->fb.takedown = nv10_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100174 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000175 engine->graph.grclass = nv20_graph_grclass;
176 engine->graph.init = nv20_graph_init;
177 engine->graph.takedown = nv20_graph_takedown;
178 engine->graph.channel = nv10_graph_channel;
179 engine->graph.create_context = nv20_graph_create_context;
180 engine->graph.destroy_context = nv20_graph_destroy_context;
181 engine->graph.fifo_access = nv04_graph_fifo_access;
182 engine->graph.load_context = nv20_graph_load_context;
183 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100184 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000185 engine->fifo.channels = 32;
186 engine->fifo.init = nv10_fifo_init;
187 engine->fifo.takedown = nouveau_stub_takedown;
188 engine->fifo.disable = nv04_fifo_disable;
189 engine->fifo.enable = nv04_fifo_enable;
190 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100191 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000192 engine->fifo.channel_id = nv10_fifo_channel_id;
193 engine->fifo.create_context = nv10_fifo_create_context;
194 engine->fifo.destroy_context = nv10_fifo_destroy_context;
195 engine->fifo.load_context = nv10_fifo_load_context;
196 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200197 engine->display.early_init = nv04_display_early_init;
198 engine->display.late_takedown = nv04_display_late_takedown;
199 engine->display.create = nv04_display_create;
200 engine->display.init = nv04_display_init;
201 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000202 engine->gpio.init = nouveau_stub_init;
203 engine->gpio.takedown = nouveau_stub_takedown;
204 engine->gpio.get = nv10_gpio_get;
205 engine->gpio.set = nv10_gpio_set;
206 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000207 engine->pm.clock_get = nv04_pm_clock_get;
208 engine->pm.clock_pre = nv04_pm_clock_pre;
209 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000210 break;
211 case 0x30:
212 engine->instmem.init = nv04_instmem_init;
213 engine->instmem.takedown = nv04_instmem_takedown;
214 engine->instmem.suspend = nv04_instmem_suspend;
215 engine->instmem.resume = nv04_instmem_resume;
216 engine->instmem.populate = nv04_instmem_populate;
217 engine->instmem.clear = nv04_instmem_clear;
218 engine->instmem.bind = nv04_instmem_bind;
219 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000220 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000221 engine->mc.init = nv04_mc_init;
222 engine->mc.takedown = nv04_mc_takedown;
223 engine->timer.init = nv04_timer_init;
224 engine->timer.read = nv04_timer_read;
225 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200226 engine->fb.init = nv30_fb_init;
227 engine->fb.takedown = nv30_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100228 engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000229 engine->graph.grclass = nv30_graph_grclass;
230 engine->graph.init = nv30_graph_init;
231 engine->graph.takedown = nv20_graph_takedown;
232 engine->graph.fifo_access = nv04_graph_fifo_access;
233 engine->graph.channel = nv10_graph_channel;
234 engine->graph.create_context = nv20_graph_create_context;
235 engine->graph.destroy_context = nv20_graph_destroy_context;
236 engine->graph.load_context = nv20_graph_load_context;
237 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100238 engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000239 engine->fifo.channels = 32;
240 engine->fifo.init = nv10_fifo_init;
241 engine->fifo.takedown = nouveau_stub_takedown;
242 engine->fifo.disable = nv04_fifo_disable;
243 engine->fifo.enable = nv04_fifo_enable;
244 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100245 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000246 engine->fifo.channel_id = nv10_fifo_channel_id;
247 engine->fifo.create_context = nv10_fifo_create_context;
248 engine->fifo.destroy_context = nv10_fifo_destroy_context;
249 engine->fifo.load_context = nv10_fifo_load_context;
250 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200251 engine->display.early_init = nv04_display_early_init;
252 engine->display.late_takedown = nv04_display_late_takedown;
253 engine->display.create = nv04_display_create;
254 engine->display.init = nv04_display_init;
255 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000256 engine->gpio.init = nouveau_stub_init;
257 engine->gpio.takedown = nouveau_stub_takedown;
258 engine->gpio.get = nv10_gpio_get;
259 engine->gpio.set = nv10_gpio_set;
260 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000261 engine->pm.clock_get = nv04_pm_clock_get;
262 engine->pm.clock_pre = nv04_pm_clock_pre;
263 engine->pm.clock_set = nv04_pm_clock_set;
264 engine->pm.voltage_get = nouveau_voltage_gpio_get;
265 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000266 break;
267 case 0x40:
268 case 0x60:
269 engine->instmem.init = nv04_instmem_init;
270 engine->instmem.takedown = nv04_instmem_takedown;
271 engine->instmem.suspend = nv04_instmem_suspend;
272 engine->instmem.resume = nv04_instmem_resume;
273 engine->instmem.populate = nv04_instmem_populate;
274 engine->instmem.clear = nv04_instmem_clear;
275 engine->instmem.bind = nv04_instmem_bind;
276 engine->instmem.unbind = nv04_instmem_unbind;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000277 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000278 engine->mc.init = nv40_mc_init;
279 engine->mc.takedown = nv40_mc_takedown;
280 engine->timer.init = nv04_timer_init;
281 engine->timer.read = nv04_timer_read;
282 engine->timer.takedown = nv04_timer_takedown;
283 engine->fb.init = nv40_fb_init;
284 engine->fb.takedown = nv40_fb_takedown;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100285 engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000286 engine->graph.grclass = nv40_graph_grclass;
287 engine->graph.init = nv40_graph_init;
288 engine->graph.takedown = nv40_graph_takedown;
289 engine->graph.fifo_access = nv04_graph_fifo_access;
290 engine->graph.channel = nv40_graph_channel;
291 engine->graph.create_context = nv40_graph_create_context;
292 engine->graph.destroy_context = nv40_graph_destroy_context;
293 engine->graph.load_context = nv40_graph_load_context;
294 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100295 engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296 engine->fifo.channels = 32;
297 engine->fifo.init = nv40_fifo_init;
298 engine->fifo.takedown = nouveau_stub_takedown;
299 engine->fifo.disable = nv04_fifo_disable;
300 engine->fifo.enable = nv04_fifo_enable;
301 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100302 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 engine->fifo.channel_id = nv10_fifo_channel_id;
304 engine->fifo.create_context = nv40_fifo_create_context;
305 engine->fifo.destroy_context = nv40_fifo_destroy_context;
306 engine->fifo.load_context = nv40_fifo_load_context;
307 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200308 engine->display.early_init = nv04_display_early_init;
309 engine->display.late_takedown = nv04_display_late_takedown;
310 engine->display.create = nv04_display_create;
311 engine->display.init = nv04_display_init;
312 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000313 engine->gpio.init = nouveau_stub_init;
314 engine->gpio.takedown = nouveau_stub_takedown;
315 engine->gpio.get = nv10_gpio_get;
316 engine->gpio.set = nv10_gpio_set;
317 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000318 engine->pm.clock_get = nv04_pm_clock_get;
319 engine->pm.clock_pre = nv04_pm_clock_pre;
320 engine->pm.clock_set = nv04_pm_clock_set;
321 engine->pm.voltage_get = nouveau_voltage_gpio_get;
322 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200323 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324 break;
325 case 0x50:
326 case 0x80: /* gotta love NVIDIA's consistency.. */
327 case 0x90:
328 case 0xA0:
329 engine->instmem.init = nv50_instmem_init;
330 engine->instmem.takedown = nv50_instmem_takedown;
331 engine->instmem.suspend = nv50_instmem_suspend;
332 engine->instmem.resume = nv50_instmem_resume;
333 engine->instmem.populate = nv50_instmem_populate;
334 engine->instmem.clear = nv50_instmem_clear;
335 engine->instmem.bind = nv50_instmem_bind;
336 engine->instmem.unbind = nv50_instmem_unbind;
Ben Skeggs734ee832010-07-15 11:02:54 +1000337 if (dev_priv->chipset == 0x50)
338 engine->instmem.flush = nv50_instmem_flush;
339 else
340 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341 engine->mc.init = nv50_mc_init;
342 engine->mc.takedown = nv50_mc_takedown;
343 engine->timer.init = nv04_timer_init;
344 engine->timer.read = nv04_timer_read;
345 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000346 engine->fb.init = nv50_fb_init;
347 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000348 engine->graph.grclass = nv50_graph_grclass;
349 engine->graph.init = nv50_graph_init;
350 engine->graph.takedown = nv50_graph_takedown;
351 engine->graph.fifo_access = nv50_graph_fifo_access;
352 engine->graph.channel = nv50_graph_channel;
353 engine->graph.create_context = nv50_graph_create_context;
354 engine->graph.destroy_context = nv50_graph_destroy_context;
355 engine->graph.load_context = nv50_graph_load_context;
356 engine->graph.unload_context = nv50_graph_unload_context;
357 engine->fifo.channels = 128;
358 engine->fifo.init = nv50_fifo_init;
359 engine->fifo.takedown = nv50_fifo_takedown;
360 engine->fifo.disable = nv04_fifo_disable;
361 engine->fifo.enable = nv04_fifo_enable;
362 engine->fifo.reassign = nv04_fifo_reassign;
363 engine->fifo.channel_id = nv50_fifo_channel_id;
364 engine->fifo.create_context = nv50_fifo_create_context;
365 engine->fifo.destroy_context = nv50_fifo_destroy_context;
366 engine->fifo.load_context = nv50_fifo_load_context;
367 engine->fifo.unload_context = nv50_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200368 engine->display.early_init = nv50_display_early_init;
369 engine->display.late_takedown = nv50_display_late_takedown;
370 engine->display.create = nv50_display_create;
371 engine->display.init = nv50_display_init;
372 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000373 engine->gpio.init = nv50_gpio_init;
374 engine->gpio.takedown = nouveau_stub_takedown;
375 engine->gpio.get = nv50_gpio_get;
376 engine->gpio.set = nv50_gpio_set;
377 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000378 engine->pm.clock_get = nv50_pm_clock_get;
379 engine->pm.clock_pre = nv50_pm_clock_pre;
380 engine->pm.clock_set = nv50_pm_clock_set;
381 engine->pm.voltage_get = nouveau_voltage_gpio_get;
382 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200383 if (dev_priv->chipset >= 0x84)
384 engine->pm.temp_get = nv84_temp_get;
385 else
386 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000388 case 0xC0:
389 engine->instmem.init = nvc0_instmem_init;
390 engine->instmem.takedown = nvc0_instmem_takedown;
391 engine->instmem.suspend = nvc0_instmem_suspend;
392 engine->instmem.resume = nvc0_instmem_resume;
393 engine->instmem.populate = nvc0_instmem_populate;
394 engine->instmem.clear = nvc0_instmem_clear;
395 engine->instmem.bind = nvc0_instmem_bind;
396 engine->instmem.unbind = nvc0_instmem_unbind;
397 engine->instmem.flush = nvc0_instmem_flush;
398 engine->mc.init = nv50_mc_init;
399 engine->mc.takedown = nv50_mc_takedown;
400 engine->timer.init = nv04_timer_init;
401 engine->timer.read = nv04_timer_read;
402 engine->timer.takedown = nv04_timer_takedown;
403 engine->fb.init = nvc0_fb_init;
404 engine->fb.takedown = nvc0_fb_takedown;
405 engine->graph.grclass = NULL; //nvc0_graph_grclass;
406 engine->graph.init = nvc0_graph_init;
407 engine->graph.takedown = nvc0_graph_takedown;
408 engine->graph.fifo_access = nvc0_graph_fifo_access;
409 engine->graph.channel = nvc0_graph_channel;
410 engine->graph.create_context = nvc0_graph_create_context;
411 engine->graph.destroy_context = nvc0_graph_destroy_context;
412 engine->graph.load_context = nvc0_graph_load_context;
413 engine->graph.unload_context = nvc0_graph_unload_context;
414 engine->fifo.channels = 128;
415 engine->fifo.init = nvc0_fifo_init;
416 engine->fifo.takedown = nvc0_fifo_takedown;
417 engine->fifo.disable = nvc0_fifo_disable;
418 engine->fifo.enable = nvc0_fifo_enable;
419 engine->fifo.reassign = nvc0_fifo_reassign;
420 engine->fifo.channel_id = nvc0_fifo_channel_id;
421 engine->fifo.create_context = nvc0_fifo_create_context;
422 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
423 engine->fifo.load_context = nvc0_fifo_load_context;
424 engine->fifo.unload_context = nvc0_fifo_unload_context;
425 engine->display.early_init = nv50_display_early_init;
426 engine->display.late_takedown = nv50_display_late_takedown;
427 engine->display.create = nv50_display_create;
428 engine->display.init = nv50_display_init;
429 engine->display.destroy = nv50_display_destroy;
430 engine->gpio.init = nv50_gpio_init;
431 engine->gpio.takedown = nouveau_stub_takedown;
432 engine->gpio.get = nv50_gpio_get;
433 engine->gpio.set = nv50_gpio_set;
434 engine->gpio.irq_enable = nv50_gpio_irq_enable;
435 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000436 default:
437 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
438 return 1;
439 }
440
441 return 0;
442}
443
444static unsigned int
445nouveau_vga_set_decode(void *priv, bool state)
446{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000447 struct drm_device *dev = priv;
448 struct drm_nouveau_private *dev_priv = dev->dev_private;
449
450 if (dev_priv->chipset >= 0x40)
451 nv_wr32(dev, 0x88054, state);
452 else
453 nv_wr32(dev, 0x1854, state);
454
Ben Skeggs6ee73862009-12-11 19:24:15 +1000455 if (state)
456 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
457 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
458 else
459 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
460}
461
Ben Skeggs0735f622009-12-16 14:28:55 +1000462static int
463nouveau_card_init_channel(struct drm_device *dev)
464{
465 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000466 struct nouveau_gpuobj *gpuobj = NULL;
Ben Skeggs0735f622009-12-16 14:28:55 +1000467 int ret;
468
469 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000470 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000471 if (ret)
472 return ret;
473
Ben Skeggs0735f622009-12-16 14:28:55 +1000474 ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000475 0, dev_priv->vram_size,
Ben Skeggs0735f622009-12-16 14:28:55 +1000476 NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
477 &gpuobj);
478 if (ret)
479 goto out_err;
480
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000481 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
482 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000483 if (ret)
484 goto out_err;
485
Ben Skeggs0735f622009-12-16 14:28:55 +1000486 ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
487 dev_priv->gart_info.aper_size,
488 NV_DMA_ACCESS_RW, &gpuobj, NULL);
489 if (ret)
490 goto out_err;
491
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000492 ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
493 nouveau_gpuobj_ref(NULL, &gpuobj);
Ben Skeggs0735f622009-12-16 14:28:55 +1000494 if (ret)
495 goto out_err;
496
497 return 0;
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000498
Ben Skeggs0735f622009-12-16 14:28:55 +1000499out_err:
Ben Skeggs0735f622009-12-16 14:28:55 +1000500 nouveau_channel_free(dev_priv->channel);
501 dev_priv->channel = NULL;
502 return ret;
503}
504
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000505static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
506 enum vga_switcheroo_state state)
507{
Dave Airliefbf81762010-06-01 09:09:06 +1000508 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000509 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
510 if (state == VGA_SWITCHEROO_ON) {
511 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
512 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000513 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000514 } else {
515 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000516 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000517 nouveau_pci_suspend(pdev, pmm);
518 }
519}
520
521static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
522{
523 struct drm_device *dev = pci_get_drvdata(pdev);
524 bool can_switch;
525
526 spin_lock(&dev->count_lock);
527 can_switch = (dev->open_count == 0);
528 spin_unlock(&dev->count_lock);
529 return can_switch;
530}
531
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532int
533nouveau_card_init(struct drm_device *dev)
534{
535 struct drm_nouveau_private *dev_priv = dev->dev_private;
536 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537 int ret;
538
Ben Skeggs6ee73862009-12-11 19:24:15 +1000539 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000540 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
541 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542
543 /* Initialise internal driver API hooks */
544 ret = nouveau_init_engine_ptrs(dev);
545 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000546 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000547 engine = &dev_priv->engine;
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100548 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200550 /* Make the CRTCs and I2C buses accessible */
551 ret = engine->display.early_init(dev);
552 if (ret)
553 goto out;
554
Ben Skeggs6ee73862009-12-11 19:24:15 +1000555 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000556 ret = nouveau_bios_init(dev);
557 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200558 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000559
Ben Skeggs330c5982010-09-16 15:39:49 +1000560 nouveau_pm_init(dev);
561
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000562 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000563 if (ret)
564 goto out_bios;
565
Ben Skeggs6ee73862009-12-11 19:24:15 +1000566 ret = nouveau_gpuobj_init(dev);
567 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000568 goto out_vram;
569
570 ret = engine->instmem.init(dev);
571 if (ret)
572 goto out_gpuobj;
573
574 ret = nouveau_mem_gart_init(dev);
575 if (ret)
576 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000577
578 /* PMC */
579 ret = engine->mc.init(dev);
580 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000581 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000582
Ben Skeggsee2e0132010-07-26 09:28:25 +1000583 /* PGPIO */
584 ret = engine->gpio.init(dev);
585 if (ret)
586 goto out_mc;
587
Ben Skeggs6ee73862009-12-11 19:24:15 +1000588 /* PTIMER */
589 ret = engine->timer.init(dev);
590 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000591 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000592
593 /* PFB */
594 ret = engine->fb.init(dev);
595 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000596 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000597
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000598 if (nouveau_noaccel)
599 engine->graph.accel_blocked = true;
600 else {
601 /* PGRAPH */
602 ret = engine->graph.init(dev);
603 if (ret)
604 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000605
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000606 /* PFIFO */
607 ret = engine->fifo.init(dev);
608 if (ret)
609 goto out_graph;
610 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000611
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200612 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000613 if (ret)
614 goto out_fifo;
615
Ben Skeggs6ee73862009-12-11 19:24:15 +1000616 /* this call irq_preinstall, register irq handler and
617 * call irq_postinstall
618 */
619 ret = drm_irq_install(dev);
620 if (ret)
Ben Skeggse88efe02010-07-09 10:56:08 +1000621 goto out_display;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000622
623 ret = drm_vblank_init(dev, 0);
624 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000625 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000626
627 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
628
Ben Skeggs0735f622009-12-16 14:28:55 +1000629 if (!engine->graph.accel_blocked) {
630 ret = nouveau_card_init_channel(dev);
631 if (ret)
632 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000633 }
634
Ben Skeggs6ee73862009-12-11 19:24:15 +1000635 ret = nouveau_backlight_init(dev);
636 if (ret)
637 NV_ERROR(dev, "Error %d registering backlight\n", ret);
638
Ben Skeggscd0b0722010-06-01 15:56:22 +1000639 nouveau_fbcon_init(dev);
640 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000642
643out_irq:
644 drm_irq_uninstall(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000645out_display:
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200646 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000647out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000648 if (!nouveau_noaccel)
649 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000650out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000651 if (!nouveau_noaccel)
652 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000653out_fb:
654 engine->fb.takedown(dev);
655out_timer:
656 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000657out_gpio:
658 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000659out_mc:
660 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000661out_gart:
662 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000663out_instmem:
664 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000665out_gpuobj:
666 nouveau_gpuobj_takedown(dev);
667out_vram:
668 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000669out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000670 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000671 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200672out_display_early:
673 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000674out:
675 vga_client_register(dev->pdev, NULL, NULL, NULL);
676 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000677}
678
679static void nouveau_card_takedown(struct drm_device *dev)
680{
681 struct drm_nouveau_private *dev_priv = dev->dev_private;
682 struct nouveau_engine *engine = &dev_priv->engine;
683
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000684 nouveau_backlight_exit(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000685
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000686 if (dev_priv->channel) {
687 nouveau_channel_free(dev_priv->channel);
688 dev_priv->channel = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000689 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000690
691 if (!nouveau_noaccel) {
692 engine->fifo.takedown(dev);
693 engine->graph.takedown(dev);
694 }
695 engine->fb.takedown(dev);
696 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000697 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000698 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200699 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000700
701 mutex_lock(&dev->struct_mutex);
702 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
703 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
704 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000705 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000706
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000707 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000708 nouveau_gpuobj_takedown(dev);
709 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000710
711 drm_irq_uninstall(dev);
712
Ben Skeggs330c5982010-09-16 15:39:49 +1000713 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000714 nouveau_bios_takedown(dev);
715
716 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000717}
718
719/* here a client dies, release the stuff that was allocated for its
720 * file_priv */
721void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
722{
723 nouveau_channel_cleanup(dev, file_priv);
724}
725
726/* first module load, setup the mmio/fb mapping */
727/* KMS: we need mmio at load time, not when the first drm client opens. */
728int nouveau_firstopen(struct drm_device *dev)
729{
730 return 0;
731}
732
733/* if we have an OF card, copy vbios to RAMIN */
734static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
735{
736#if defined(__powerpc__)
737 int size, i;
738 const uint32_t *bios;
739 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
740 if (!dn) {
741 NV_INFO(dev, "Unable to get the OF node\n");
742 return;
743 }
744
745 bios = of_get_property(dn, "NVDA,BMP", &size);
746 if (bios) {
747 for (i = 0; i < size; i += 4)
748 nv_wi32(dev, i, bios[i/4]);
749 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
750 } else {
751 NV_INFO(dev, "Unable to get the OF bios\n");
752 }
753#endif
754}
755
Marcin Slusarz06415c52010-05-16 17:29:56 +0200756static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
757{
758 struct pci_dev *pdev = dev->pdev;
759 struct apertures_struct *aper = alloc_apertures(3);
760 if (!aper)
761 return NULL;
762
763 aper->ranges[0].base = pci_resource_start(pdev, 1);
764 aper->ranges[0].size = pci_resource_len(pdev, 1);
765 aper->count = 1;
766
767 if (pci_resource_len(pdev, 2)) {
768 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
769 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
770 aper->count++;
771 }
772
773 if (pci_resource_len(pdev, 3)) {
774 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
775 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
776 aper->count++;
777 }
778
779 return aper;
780}
781
782static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
783{
784 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200785 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200786 dev_priv->apertures = nouveau_get_apertures(dev);
787 if (!dev_priv->apertures)
788 return -ENOMEM;
789
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200790#ifdef CONFIG_X86
791 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
792#endif
793
794 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200795 return 0;
796}
797
Ben Skeggs6ee73862009-12-11 19:24:15 +1000798int nouveau_load(struct drm_device *dev, unsigned long flags)
799{
800 struct drm_nouveau_private *dev_priv;
801 uint32_t reg0;
802 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000803 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000804
805 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200806 if (!dev_priv) {
807 ret = -ENOMEM;
808 goto err_out;
809 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000810 dev->dev_private = dev_priv;
811 dev_priv->dev = dev;
812
813 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000814
815 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
816 dev->pci_vendor, dev->pci_device, dev->pdev->class);
817
Ben Skeggs6ee73862009-12-11 19:24:15 +1000818 dev_priv->wq = create_workqueue("nouveau");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200819 if (!dev_priv->wq) {
820 ret = -EINVAL;
821 goto err_priv;
822 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000823
824 /* resource 0 is mmio regs */
825 /* resource 1 is linear FB */
826 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
827 /* resource 6 is bios */
828
829 /* map the mmio regs */
830 mmio_start_offs = pci_resource_start(dev->pdev, 0);
831 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
832 if (!dev_priv->mmio) {
833 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
834 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200835 ret = -EINVAL;
836 goto err_wq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000837 }
838 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
839 (unsigned long long)mmio_start_offs);
840
841#ifdef __BIG_ENDIAN
842 /* Put the card in BE mode if it's not */
843 if (nv_rd32(dev, NV03_PMC_BOOT_1))
844 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
845
846 DRM_MEMORYBARRIER();
847#endif
848
849 /* Time to determine the card architecture */
850 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
851
852 /* We're dealing with >=NV10 */
853 if ((reg0 & 0x0f000000) > 0) {
854 /* Bit 27-20 contain the architecture in hex */
855 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
856 /* NV04 or NV05 */
857 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000858 if (reg0 & 0x00f00000)
859 dev_priv->chipset = 0x05;
860 else
861 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000862 } else
863 dev_priv->chipset = 0xff;
864
865 switch (dev_priv->chipset & 0xf0) {
866 case 0x00:
867 case 0x10:
868 case 0x20:
869 case 0x30:
870 dev_priv->card_type = dev_priv->chipset & 0xf0;
871 break;
872 case 0x40:
873 case 0x60:
874 dev_priv->card_type = NV_40;
875 break;
876 case 0x50:
877 case 0x80:
878 case 0x90:
879 case 0xa0:
880 dev_priv->card_type = NV_50;
881 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000882 case 0xc0:
883 dev_priv->card_type = NV_C0;
884 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000885 default:
886 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200887 ret = -EINVAL;
888 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000889 }
890
891 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
892 dev_priv->card_type, reg0);
893
Ben Skeggscd0b0722010-06-01 15:56:22 +1000894 ret = nouveau_remove_conflicting_drivers(dev);
895 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200896 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200897
Ben Skeggs6d696302010-06-02 10:16:24 +1000898 /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000899 if (dev_priv->card_type >= NV_40) {
900 int ramin_bar = 2;
901 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
902 ramin_bar = 3;
903
904 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000905 dev_priv->ramin =
906 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000907 dev_priv->ramin_size);
908 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000909 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200910 ret = -ENOMEM;
911 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000912 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000913 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000914 dev_priv->ramin_size = 1 * 1024 * 1024;
915 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000916 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000917 if (!dev_priv->ramin) {
918 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200919 ret = -ENOMEM;
920 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000921 }
922 }
923
924 nouveau_OF_copy_vbios_to_ramin(dev);
925
926 /* Special flags */
927 if (dev->pci_device == 0x01a0)
928 dev_priv->flags |= NV_NFORCE;
929 else if (dev->pci_device == 0x01f0)
930 dev_priv->flags |= NV_NFORCE2;
931
932 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000933 ret = nouveau_card_init(dev);
934 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200935 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000936
937 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +0200938
939err_ramin:
940 iounmap(dev_priv->ramin);
941err_mmio:
942 iounmap(dev_priv->mmio);
943err_wq:
944 destroy_workqueue(dev_priv->wq);
945err_priv:
946 kfree(dev_priv);
947 dev->dev_private = NULL;
948err_out:
949 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000950}
951
Ben Skeggs6ee73862009-12-11 19:24:15 +1000952void nouveau_lastclose(struct drm_device *dev)
953{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000954}
955
956int nouveau_unload(struct drm_device *dev)
957{
958 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200959 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000960
Ben Skeggscd0b0722010-06-01 15:56:22 +1000961 drm_kms_helper_poll_fini(dev);
962 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200963 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +1000964 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000965
966 iounmap(dev_priv->mmio);
967 iounmap(dev_priv->ramin);
968
969 kfree(dev_priv);
970 dev->dev_private = NULL;
971 return 0;
972}
973
Ben Skeggs6ee73862009-12-11 19:24:15 +1000974int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
975 struct drm_file *file_priv)
976{
977 struct drm_nouveau_private *dev_priv = dev->dev_private;
978 struct drm_nouveau_getparam *getparam = data;
979
Ben Skeggs6ee73862009-12-11 19:24:15 +1000980 switch (getparam->param) {
981 case NOUVEAU_GETPARAM_CHIPSET_ID:
982 getparam->value = dev_priv->chipset;
983 break;
984 case NOUVEAU_GETPARAM_PCI_VENDOR:
985 getparam->value = dev->pci_vendor;
986 break;
987 case NOUVEAU_GETPARAM_PCI_DEVICE:
988 getparam->value = dev->pci_device;
989 break;
990 case NOUVEAU_GETPARAM_BUS_TYPE:
991 if (drm_device_is_agp(dev))
992 getparam->value = NV_AGP;
993 else if (drm_device_is_pcie(dev))
994 getparam->value = NV_PCIE;
995 else
996 getparam->value = NV_PCI;
997 break;
998 case NOUVEAU_GETPARAM_FB_PHYSICAL:
999 getparam->value = dev_priv->fb_phys;
1000 break;
1001 case NOUVEAU_GETPARAM_AGP_PHYSICAL:
1002 getparam->value = dev_priv->gart_info.aper_base;
1003 break;
1004 case NOUVEAU_GETPARAM_PCI_PHYSICAL:
1005 if (dev->sg) {
1006 getparam->value = (unsigned long)dev->sg->virtual;
1007 } else {
1008 NV_ERROR(dev, "Requested PCIGART address, "
1009 "while no PCIGART was created\n");
1010 return -EINVAL;
1011 }
1012 break;
1013 case NOUVEAU_GETPARAM_FB_SIZE:
1014 getparam->value = dev_priv->fb_available_size;
1015 break;
1016 case NOUVEAU_GETPARAM_AGP_SIZE:
1017 getparam->value = dev_priv->gart_info.aper_size;
1018 break;
1019 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
1020 getparam->value = dev_priv->vm_vram_base;
1021 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001022 case NOUVEAU_GETPARAM_PTIMER_TIME:
1023 getparam->value = dev_priv->engine.timer.read(dev);
1024 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001025 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1026 /* NV40 and NV50 versions are quite different, but register
1027 * address is the same. User is supposed to know the card
1028 * family anyway... */
1029 if (dev_priv->chipset >= 0x40) {
1030 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1031 break;
1032 }
1033 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001034 default:
1035 NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
1036 return -EINVAL;
1037 }
1038
1039 return 0;
1040}
1041
1042int
1043nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1044 struct drm_file *file_priv)
1045{
1046 struct drm_nouveau_setparam *setparam = data;
1047
Ben Skeggs6ee73862009-12-11 19:24:15 +10001048 switch (setparam->param) {
1049 default:
1050 NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
1051 return -EINVAL;
1052 }
1053
1054 return 0;
1055}
1056
1057/* Wait until (value(reg) & mask) == val, up until timeout has hit */
1058bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
1059 uint32_t reg, uint32_t mask, uint32_t val)
1060{
1061 struct drm_nouveau_private *dev_priv = dev->dev_private;
1062 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1063 uint64_t start = ptimer->read(dev);
1064
1065 do {
1066 if ((nv_rd32(dev, reg) & mask) == val)
1067 return true;
1068 } while (ptimer->read(dev) - start < timeout);
1069
1070 return false;
1071}
1072
1073/* Waits for PGRAPH to go completely idle */
1074bool nouveau_wait_for_idle(struct drm_device *dev)
1075{
Francisco Jerez4b5c1522010-09-07 17:34:44 +02001076 if (!nv_wait(dev, NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001077 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1078 nv_rd32(dev, NV04_PGRAPH_STATUS));
1079 return false;
1080 }
1081
1082 return true;
1083}
1084