blob: b0a5a89b2ac54d809930c782699c2eb105f794ea [file] [log] [blame]
Jani Nikula72341af2016-03-16 12:43:35 +02001/*
2 * Copyright © 2006-2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28/*
29 * This information is private to VBT parsing in intel_bios.c.
30 *
31 * Please do NOT include anywhere else.
32 */
33#ifndef _INTEL_BIOS_PRIVATE
34#error "intel_vbt_defs.h is private to intel_bios.c"
35#endif
36
37#ifndef _INTEL_VBT_DEFS_H_
38#define _INTEL_VBT_DEFS_H_
39
40#include "intel_bios.h"
41
42/**
43 * struct vbt_header - VBT Header structure
44 * @signature: VBT signature, always starts with "$VBT"
45 * @version: Version of this structure
46 * @header_size: Size of this structure
47 * @vbt_size: Size of VBT (VBT Header, BDB Header and data blocks)
48 * @vbt_checksum: Checksum
49 * @reserved0: Reserved
50 * @bdb_offset: Offset of &struct bdb_header from beginning of VBT
51 * @aim_offset: Offsets of add-in data blocks from beginning of VBT
52 */
53struct vbt_header {
54 u8 signature[20];
55 u16 version;
56 u16 header_size;
57 u16 vbt_size;
58 u8 vbt_checksum;
59 u8 reserved0;
60 u32 bdb_offset;
61 u32 aim_offset[4];
62} __packed;
63
64/**
65 * struct bdb_header - BDB Header structure
66 * @signature: BDB signature "BIOS_DATA_BLOCK"
67 * @version: Version of the data block definitions
68 * @header_size: Size of this structure
69 * @bdb_size: Size of BDB (BDB Header and data blocks)
70 */
71struct bdb_header {
72 u8 signature[16];
73 u16 version;
74 u16 header_size;
75 u16 bdb_size;
76} __packed;
77
78/* strictly speaking, this is a "skip" block, but it has interesting info */
79struct vbios_data {
80 u8 type; /* 0 == desktop, 1 == mobile */
81 u8 relstage;
82 u8 chipset;
83 u8 lvds_present:1;
84 u8 tv_present:1;
85 u8 rsvd2:6; /* finish byte */
86 u8 rsvd3[4];
87 u8 signon[155];
88 u8 copyright[61];
89 u16 code_segment;
90 u8 dos_boot_mode;
91 u8 bandwidth_percent;
92 u8 rsvd4; /* popup memory size */
93 u8 resize_pci_bios;
94 u8 rsvd5; /* is crt already on ddc2 */
95} __packed;
96
97/*
98 * There are several types of BIOS data blocks (BDBs), each block has
99 * an ID and size in the first 3 bytes (ID in first, size in next 2).
100 * Known types are listed below.
101 */
102#define BDB_GENERAL_FEATURES 1
103#define BDB_GENERAL_DEFINITIONS 2
104#define BDB_OLD_TOGGLE_LIST 3
105#define BDB_MODE_SUPPORT_LIST 4
106#define BDB_GENERIC_MODE_TABLE 5
107#define BDB_EXT_MMIO_REGS 6
108#define BDB_SWF_IO 7
109#define BDB_SWF_MMIO 8
110#define BDB_PSR 9
111#define BDB_MODE_REMOVAL_TABLE 10
112#define BDB_CHILD_DEVICE_TABLE 11
113#define BDB_DRIVER_FEATURES 12
114#define BDB_DRIVER_PERSISTENCE 13
115#define BDB_EXT_TABLE_PTRS 14
116#define BDB_DOT_CLOCK_OVERRIDE 15
117#define BDB_DISPLAY_SELECT 16
118/* 17 rsvd */
119#define BDB_DRIVER_ROTATION 18
120#define BDB_DISPLAY_REMOVE 19
121#define BDB_OEM_CUSTOM 20
122#define BDB_EFP_LIST 21 /* workarounds for VGA hsync/vsync */
123#define BDB_SDVO_LVDS_OPTIONS 22
124#define BDB_SDVO_PANEL_DTDS 23
125#define BDB_SDVO_LVDS_PNP_IDS 24
126#define BDB_SDVO_LVDS_POWER_SEQ 25
127#define BDB_TV_OPTIONS 26
128#define BDB_EDP 27
129#define BDB_LVDS_OPTIONS 40
130#define BDB_LVDS_LFP_DATA_PTRS 41
131#define BDB_LVDS_LFP_DATA 42
132#define BDB_LVDS_BACKLIGHT 43
133#define BDB_LVDS_POWER 44
134#define BDB_MIPI_CONFIG 52
135#define BDB_MIPI_SEQUENCE 53
136#define BDB_SKIP 254 /* VBIOS private block, ignore */
137
138struct bdb_general_features {
139 /* bits 1 */
140 u8 panel_fitting:2;
141 u8 flexaim:1;
142 u8 msg_enable:1;
143 u8 clear_screen:3;
144 u8 color_flip:1;
145
146 /* bits 2 */
147 u8 download_ext_vbt:1;
148 u8 enable_ssc:1;
149 u8 ssc_freq:1;
150 u8 enable_lfp_on_override:1;
151 u8 disable_ssc_ddt:1;
152 u8 rsvd7:1;
153 u8 display_clock_mode:1;
154 u8 rsvd8:1; /* finish byte */
155
156 /* bits 3 */
157 u8 disable_smooth_vision:1;
158 u8 single_dvi:1;
159 u8 rsvd9:1;
160 u8 fdi_rx_polarity_inverted:1;
161 u8 rsvd10:4; /* finish byte */
162
163 /* bits 4 */
164 u8 legacy_monitor_detect;
165
166 /* bits 5 */
167 u8 int_crt_support:1;
168 u8 int_tv_support:1;
169 u8 int_efp_support:1;
170 u8 dp_ssc_enb:1; /* PCH attached eDP supports SSC */
171 u8 dp_ssc_freq:1; /* SSC freq for PCH attached eDP */
172 u8 rsvd11:3; /* finish byte */
173} __packed;
174
175/* pre-915 */
176#define GPIO_PIN_DVI_LVDS 0x03 /* "DVI/LVDS DDC GPIO pins" */
177#define GPIO_PIN_ADD_I2C 0x05 /* "ADDCARD I2C GPIO pins" */
178#define GPIO_PIN_ADD_DDC 0x04 /* "ADDCARD DDC GPIO pins" */
179#define GPIO_PIN_ADD_DDC_I2C 0x06 /* "ADDCARD DDC/I2C GPIO pins" */
180
181/* Pre 915 */
182#define DEVICE_TYPE_NONE 0x00
183#define DEVICE_TYPE_CRT 0x01
184#define DEVICE_TYPE_TV 0x09
185#define DEVICE_TYPE_EFP 0x12
186#define DEVICE_TYPE_LFP 0x22
187/* On 915+ */
188#define DEVICE_TYPE_CRT_DPMS 0x6001
189#define DEVICE_TYPE_CRT_DPMS_HOTPLUG 0x4001
190#define DEVICE_TYPE_TV_COMPOSITE 0x0209
191#define DEVICE_TYPE_TV_MACROVISION 0x0289
192#define DEVICE_TYPE_TV_RF_COMPOSITE 0x020c
193#define DEVICE_TYPE_TV_SVIDEO_COMPOSITE 0x0609
194#define DEVICE_TYPE_TV_SCART 0x0209
195#define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009
196#define DEVICE_TYPE_EFP_HOTPLUG_PWR 0x6012
197#define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR 0x6052
198#define DEVICE_TYPE_EFP_DVI_I 0x6053
199#define DEVICE_TYPE_EFP_DVI_D_DUAL 0x6152
200#define DEVICE_TYPE_EFP_DVI_D_HDCP 0x60d2
201#define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR 0x6062
202#define DEVICE_TYPE_OPENLDI_DUALPIX 0x6162
203#define DEVICE_TYPE_LFP_PANELLINK 0x5012
204#define DEVICE_TYPE_LFP_CMOS_PWR 0x5042
205#define DEVICE_TYPE_LFP_LVDS_PWR 0x5062
206#define DEVICE_TYPE_LFP_LVDS_DUAL 0x5162
207#define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP 0x51e2
208
209#define DEVICE_CFG_NONE 0x00
210#define DEVICE_CFG_12BIT_DVOB 0x01
211#define DEVICE_CFG_12BIT_DVOC 0x02
212#define DEVICE_CFG_24BIT_DVOBC 0x09
213#define DEVICE_CFG_24BIT_DVOCB 0x0a
214#define DEVICE_CFG_DUAL_DVOB 0x11
215#define DEVICE_CFG_DUAL_DVOC 0x12
216#define DEVICE_CFG_DUAL_DVOBC 0x13
217#define DEVICE_CFG_DUAL_LINK_DVOBC 0x19
218#define DEVICE_CFG_DUAL_LINK_DVOCB 0x1a
219
220#define DEVICE_WIRE_NONE 0x00
221#define DEVICE_WIRE_DVOB 0x01
222#define DEVICE_WIRE_DVOC 0x02
223#define DEVICE_WIRE_DVOBC 0x03
224#define DEVICE_WIRE_DVOBB 0x05
225#define DEVICE_WIRE_DVOCC 0x06
226#define DEVICE_WIRE_DVOB_MASTER 0x0d
227#define DEVICE_WIRE_DVOC_MASTER 0x0e
228
Jani Nikulafca36df2017-08-24 21:54:05 +0300229/* dvo_port pre BDB 155 */
Jani Nikula72341af2016-03-16 12:43:35 +0200230#define DEVICE_PORT_DVOA 0x00 /* none on 845+ */
231#define DEVICE_PORT_DVOB 0x01
232#define DEVICE_PORT_DVOC 0x02
233
Jani Nikulafca36df2017-08-24 21:54:05 +0300234/* dvo_port BDB 155+ */
235#define DVO_PORT_HDMIA 0
236#define DVO_PORT_HDMIB 1
237#define DVO_PORT_HDMIC 2
238#define DVO_PORT_HDMID 3
239#define DVO_PORT_LVDS 4
240#define DVO_PORT_TV 5
241#define DVO_PORT_CRT 6
242#define DVO_PORT_DPB 7
243#define DVO_PORT_DPC 8
244#define DVO_PORT_DPD 9
245#define DVO_PORT_DPA 10
246#define DVO_PORT_DPE 11 /* 193 */
247#define DVO_PORT_HDMIE 12 /* 193 */
248#define DVO_PORT_MIPIA 21 /* 171 */
249#define DVO_PORT_MIPIB 22 /* 171 */
250#define DVO_PORT_MIPIC 23 /* 171 */
251#define DVO_PORT_MIPID 24 /* 171 */
252
Jani Nikula21907e72017-08-24 21:54:04 +0300253#define LEGACY_CHILD_DEVICE_CONFIG_SIZE 33
Jani Nikula72341af2016-03-16 12:43:35 +0200254
Jani Nikula56f304e2017-08-24 21:54:02 +0300255/*
256 * The child device config, aka the display device data structure, provides a
257 * description of a port and its configuration on the platform.
258 *
259 * The child device config size has been increased, and fields have been added
260 * and their meaning has changed over time. Care must be taken when accessing
261 * basically any of the fields to ensure the correct interpretation for the BDB
262 * version in question.
263 *
264 * When we copy the child device configs to dev_priv->vbt.child_dev, we reserve
265 * space for the full structure below, and initialize the tail not actually
266 * present in VBT to zeros. Accessing those fields is fine, as long as the
267 * default zero is taken into account, again according to the BDB version.
268 *
269 * BDB versions 155 and below are considered legacy, and version 155 seems to be
270 * a baseline for some of the VBT documentation. When adding new fields, please
271 * include the BDB version when the field was added, if it's above that.
272 */
Jani Nikulacc998582017-08-24 21:54:03 +0300273struct child_device_config {
Jani Nikula72341af2016-03-16 12:43:35 +0200274 u16 handle;
275 u16 device_type;
Jani Nikula56f304e2017-08-24 21:54:02 +0300276
277 union {
278 u8 device_id[10]; /* ascii string */
279 struct {
280 u8 i2c_speed;
281 u8 dp_onboard_redriver; /* 158 */
282 u8 dp_ondock_redriver; /* 158 */
283 u8 hdmi_level_shifter_value:4; /* 169 */
284 u8 hdmi_max_data_rate:4; /* 204 */
285 u16 dtd_buf_ptr; /* 161 */
286 u8 edidless_efp:1; /* 161 */
287 u8 compression_enable:1; /* 198 */
288 u8 compression_method:1; /* 198 */
289 u8 ganged_edp:1; /* 202 */
290 u8 reserved0:4;
291 u8 compression_structure_index:4; /* 198 */
292 u8 reserved1:4;
293 u8 slave_port; /* 202 */
294 u8 reserved2;
295 } __packed;
296 } __packed;
297
Jani Nikulaf865f7e2017-08-24 21:53:59 +0300298 u16 addin_offset;
Jani Nikulafca36df2017-08-24 21:54:05 +0300299 u8 dvo_port; /* See DEVICE_PORT_* and DVO_PORT_* above */
Jani Nikulaf865f7e2017-08-24 21:53:59 +0300300 u8 i2c_pin;
301 u8 slave_addr;
Jani Nikula72341af2016-03-16 12:43:35 +0200302 u8 ddc_pin;
303 u16 edid_ptr;
Shubhangi Shrivastava4e27bd52016-03-31 16:11:46 +0530304 u8 dvo_cfg; /* See DEVICE_CFG_* above */
Jani Nikula56f304e2017-08-24 21:54:02 +0300305
306 union {
307 struct {
308 u8 dvo2_port;
309 u8 i2c2_pin;
310 u8 slave2_addr;
311 u8 ddc2_pin;
312 } __packed;
313 struct {
314 u8 efp_routed:1; /* 158 */
315 u8 lane_reversal:1; /* 184 */
316 u8 lspcon:1; /* 192 */
317 u8 iboost:1; /* 196 */
318 u8 hpd_invert:1; /* 196 */
319 u8 flag_reserved:3;
320 u8 hdmi_support:1; /* 158 */
321 u8 dp_support:1; /* 158 */
322 u8 tmds_support:1; /* 158 */
323 u8 support_reserved:5;
324 u8 aux_channel;
325 u8 dongle_detect;
326 } __packed;
327 } __packed;
328
Jani Nikulaf865f7e2017-08-24 21:53:59 +0300329 u8 capabilities;
330 u8 dvo_wiring; /* See DEVICE_WIRE_* above */
Jani Nikula56f304e2017-08-24 21:54:02 +0300331
332 union {
333 u8 dvo2_wiring;
334 u8 mipi_bridge_type; /* 171 */
335 } __packed;
336
Jani Nikulaf865f7e2017-08-24 21:53:59 +0300337 u16 extended_type;
338 u8 dvo_function;
339 u8 flags2; /* 195 */
340 u8 dp_gpio_index; /* 195 */
341 u16 dp_gpio_pin_num; /* 195 */
Jani Nikula72341af2016-03-16 12:43:35 +0200342 u8 iboost_level;
343} __packed;
344
Jani Nikula72341af2016-03-16 12:43:35 +0200345struct bdb_general_definitions {
346 /* DDC GPIO */
347 u8 crt_ddc_gmbus_pin;
348
349 /* DPMS bits */
350 u8 dpms_acpi:1;
351 u8 skip_boot_crt_detect:1;
352 u8 dpms_aim:1;
353 u8 rsvd1:5; /* finish byte */
354
355 /* boot device bits */
356 u8 boot_display[2];
357 u8 child_dev_size;
358
359 /*
360 * Device info:
361 * If TV is present, it'll be at devices[0].
362 * LVDS will be next, either devices[0] or [1], if present.
363 * On some platforms the number of device is 6. But could be as few as
364 * 4 if both TV and LVDS are missing.
365 * And the device num is related with the size of general definition
366 * block. It is obtained by using the following formula:
367 * number = (block_size - sizeof(bdb_general_definitions))/
368 * defs->child_dev_size;
369 */
370 uint8_t devices[0];
371} __packed;
372
373/* Mask for DRRS / Panel Channel / SSC / BLT control bits extraction */
374#define MODE_MASK 0x3
375
376struct bdb_lvds_options {
377 u8 panel_type;
378 u8 rsvd1;
379 /* LVDS capabilities, stored in a dword */
380 u8 pfit_mode:2;
381 u8 pfit_text_mode_enhanced:1;
382 u8 pfit_gfx_mode_enhanced:1;
383 u8 pfit_ratio_auto:1;
384 u8 pixel_dither:1;
385 u8 lvds_edid:1;
386 u8 rsvd2:1;
387 u8 rsvd4;
388 /* LVDS Panel channel bits stored here */
389 u32 lvds_panel_channel_bits;
390 /* LVDS SSC (Spread Spectrum Clock) bits stored here. */
391 u16 ssc_bits;
392 u16 ssc_freq;
393 u16 ssc_ddt;
394 /* Panel color depth defined here */
395 u16 panel_color_depth;
396 /* LVDS panel type bits stored here */
397 u32 dps_panel_type_bits;
398 /* LVDS backlight control type bits stored here */
399 u32 blt_control_type_bits;
400} __packed;
401
402/* LFP pointer table contains entries to the struct below */
403struct bdb_lvds_lfp_data_ptr {
404 u16 fp_timing_offset; /* offsets are from start of bdb */
405 u8 fp_table_size;
406 u16 dvo_timing_offset;
407 u8 dvo_table_size;
408 u16 panel_pnp_id_offset;
409 u8 pnp_table_size;
410} __packed;
411
412struct bdb_lvds_lfp_data_ptrs {
413 u8 lvds_entries; /* followed by one or more lvds_data_ptr structs */
414 struct bdb_lvds_lfp_data_ptr ptr[16];
415} __packed;
416
417/* LFP data has 3 blocks per entry */
418struct lvds_fp_timing {
419 u16 x_res;
420 u16 y_res;
421 u32 lvds_reg;
422 u32 lvds_reg_val;
423 u32 pp_on_reg;
424 u32 pp_on_reg_val;
425 u32 pp_off_reg;
426 u32 pp_off_reg_val;
427 u32 pp_cycle_reg;
428 u32 pp_cycle_reg_val;
429 u32 pfit_reg;
430 u32 pfit_reg_val;
431 u16 terminator;
432} __packed;
433
434struct lvds_dvo_timing {
435 u16 clock; /**< In 10khz */
436 u8 hactive_lo;
437 u8 hblank_lo;
438 u8 hblank_hi:4;
439 u8 hactive_hi:4;
440 u8 vactive_lo;
441 u8 vblank_lo;
442 u8 vblank_hi:4;
443 u8 vactive_hi:4;
444 u8 hsync_off_lo;
Vincente Tsouce2e87b42016-12-22 13:23:13 -0500445 u8 hsync_pulse_width_lo;
446 u8 vsync_pulse_width_lo:4;
447 u8 vsync_off_lo:4;
448 u8 vsync_pulse_width_hi:2;
449 u8 vsync_off_hi:2;
450 u8 hsync_pulse_width_hi:2;
Jani Nikula72341af2016-03-16 12:43:35 +0200451 u8 hsync_off_hi:2;
Ville Syrjälädf457242016-05-31 12:08:34 +0300452 u8 himage_lo;
453 u8 vimage_lo;
454 u8 vimage_hi:4;
455 u8 himage_hi:4;
Jani Nikula72341af2016-03-16 12:43:35 +0200456 u8 h_border;
457 u8 v_border;
458 u8 rsvd1:3;
459 u8 digital:2;
460 u8 vsync_positive:1;
461 u8 hsync_positive:1;
Vincente Tsouce2e87b42016-12-22 13:23:13 -0500462 u8 non_interlaced:1;
Jani Nikula72341af2016-03-16 12:43:35 +0200463} __packed;
464
465struct lvds_pnp_id {
466 u16 mfg_name;
467 u16 product_code;
468 u32 serial;
469 u8 mfg_week;
470 u8 mfg_year;
471} __packed;
472
473struct bdb_lvds_lfp_data_entry {
474 struct lvds_fp_timing fp_timing;
475 struct lvds_dvo_timing dvo_timing;
476 struct lvds_pnp_id pnp_id;
477} __packed;
478
479struct bdb_lvds_lfp_data {
480 struct bdb_lvds_lfp_data_entry data[16];
481} __packed;
482
483#define BDB_BACKLIGHT_TYPE_NONE 0
484#define BDB_BACKLIGHT_TYPE_PWM 2
485
486struct bdb_lfp_backlight_data_entry {
487 u8 type:2;
488 u8 active_low_pwm:1;
489 u8 obsolete1:5;
490 u16 pwm_freq_hz;
491 u8 min_brightness;
492 u8 obsolete2;
493 u8 obsolete3;
494} __packed;
495
Deepak M9a41e172016-04-26 16:14:24 +0300496struct bdb_lfp_backlight_control_method {
497 u8 type:4;
498 u8 controller:4;
499} __packed;
500
Jani Nikula72341af2016-03-16 12:43:35 +0200501struct bdb_lfp_backlight_data {
502 u8 entry_size;
503 struct bdb_lfp_backlight_data_entry data[16];
504 u8 level[16];
Deepak M9a41e172016-04-26 16:14:24 +0300505 struct bdb_lfp_backlight_control_method backlight_control[16];
Jani Nikula72341af2016-03-16 12:43:35 +0200506} __packed;
507
508struct aimdb_header {
509 char signature[16];
510 char oem_device[20];
511 u16 aimdb_version;
512 u16 aimdb_header_size;
513 u16 aimdb_size;
514} __packed;
515
516struct aimdb_block {
517 u8 aimdb_id;
518 u16 aimdb_size;
519} __packed;
520
521struct vch_panel_data {
522 u16 fp_timing_offset;
523 u8 fp_timing_size;
524 u16 dvo_timing_offset;
525 u8 dvo_timing_size;
526 u16 text_fitting_offset;
527 u8 text_fitting_size;
528 u16 graphics_fitting_offset;
529 u8 graphics_fitting_size;
530} __packed;
531
532struct vch_bdb_22 {
533 struct aimdb_block aimdb_block;
534 struct vch_panel_data panels[16];
535} __packed;
536
537struct bdb_sdvo_lvds_options {
538 u8 panel_backlight;
539 u8 h40_set_panel_type;
540 u8 panel_type;
541 u8 ssc_clk_freq;
542 u16 als_low_trip;
543 u16 als_high_trip;
544 u8 sclalarcoeff_tab_row_num;
545 u8 sclalarcoeff_tab_row_size;
546 u8 coefficient[8];
547 u8 panel_misc_bits_1;
548 u8 panel_misc_bits_2;
549 u8 panel_misc_bits_3;
550 u8 panel_misc_bits_4;
551} __packed;
552
553
554#define BDB_DRIVER_FEATURE_NO_LVDS 0
555#define BDB_DRIVER_FEATURE_INT_LVDS 1
556#define BDB_DRIVER_FEATURE_SDVO_LVDS 2
557#define BDB_DRIVER_FEATURE_EDP 3
558
559struct bdb_driver_features {
560 u8 boot_dev_algorithm:1;
561 u8 block_display_switch:1;
562 u8 allow_display_switch:1;
563 u8 hotplug_dvo:1;
564 u8 dual_view_zoom:1;
565 u8 int15h_hook:1;
566 u8 sprite_in_clone:1;
567 u8 primary_lfp_id:1;
568
569 u16 boot_mode_x;
570 u16 boot_mode_y;
571 u8 boot_mode_bpp;
572 u8 boot_mode_refresh;
573
574 u16 enable_lfp_primary:1;
575 u16 selective_mode_pruning:1;
576 u16 dual_frequency:1;
577 u16 render_clock_freq:1; /* 0: high freq; 1: low freq */
578 u16 nt_clone_support:1;
579 u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */
580 u16 sprite_display_assign:1; /* 0: secondary; 1: primary */
581 u16 cui_aspect_scaling:1;
582 u16 preserve_aspect_ratio:1;
583 u16 sdvo_device_power_down:1;
584 u16 crt_hotplug:1;
585 u16 lvds_config:2;
586 u16 tv_hotplug:1;
587 u16 hdmi_config:2;
588
589 u8 static_display:1;
590 u8 reserved2:7;
591 u16 legacy_crt_max_x;
592 u16 legacy_crt_max_y;
593 u8 legacy_crt_max_refresh;
594
595 u8 hdmi_termination;
596 u8 custom_vbt_version;
597 /* Driver features data block */
598 u16 rmpm_enabled:1;
599 u16 s2ddt_enabled:1;
600 u16 dpst_enabled:1;
601 u16 bltclt_enabled:1;
602 u16 adb_enabled:1;
603 u16 drrs_enabled:1;
604 u16 grs_enabled:1;
605 u16 gpmt_enabled:1;
606 u16 tbt_enabled:1;
607 u16 psr_enabled:1;
608 u16 ips_enabled:1;
609 u16 reserved3:4;
610 u16 pc_feature_valid:1;
611} __packed;
612
613#define EDP_18BPP 0
614#define EDP_24BPP 1
615#define EDP_30BPP 2
616#define EDP_RATE_1_62 0
617#define EDP_RATE_2_7 1
618#define EDP_LANE_1 0
619#define EDP_LANE_2 1
620#define EDP_LANE_4 3
621#define EDP_PREEMPHASIS_NONE 0
622#define EDP_PREEMPHASIS_3_5dB 1
623#define EDP_PREEMPHASIS_6dB 2
624#define EDP_PREEMPHASIS_9_5dB 3
625#define EDP_VSWING_0_4V 0
626#define EDP_VSWING_0_6V 1
627#define EDP_VSWING_0_8V 2
628#define EDP_VSWING_1_2V 3
629
630
631struct edp_link_params {
632 u8 rate:4;
633 u8 lanes:4;
634 u8 preemphasis:4;
635 u8 vswing:4;
636} __packed;
637
638struct bdb_edp {
639 struct edp_power_seq power_seqs[16];
640 u32 color_depth;
641 struct edp_link_params link_params[16];
642 u32 sdrrs_msa_timing_delay;
643
644 /* ith bit indicates enabled/disabled for (i+1)th panel */
645 u16 edp_s3d_feature;
646 u16 edp_t3_optimization;
647 u64 edp_vswing_preemph; /* v173 */
648} __packed;
649
650struct psr_table {
651 /* Feature bits */
652 u8 full_link:1;
653 u8 require_aux_to_wakeup:1;
654 u8 feature_bits_rsvd:6;
655
656 /* Wait times */
657 u8 idle_frames:4;
658 u8 lines_to_wait:3;
659 u8 wait_times_rsvd:1;
660
661 /* TP wake up time in multiple of 100 */
662 u16 tp1_wakeup_time;
663 u16 tp2_tp3_wakeup_time;
664} __packed;
665
666struct bdb_psr {
667 struct psr_table psr_table[16];
668} __packed;
669
670/*
671 * Driver<->VBIOS interaction occurs through scratch bits in
672 * GR18 & SWF*.
673 */
674
675/* GR18 bits are set on display switch and hotkey events */
676#define GR18_DRIVER_SWITCH_EN (1<<7) /* 0: VBIOS control, 1: driver control */
677#define GR18_HOTKEY_MASK 0x78 /* See also SWF4 15:0 */
678#define GR18_HK_NONE (0x0<<3)
679#define GR18_HK_LFP_STRETCH (0x1<<3)
680#define GR18_HK_TOGGLE_DISP (0x2<<3)
681#define GR18_HK_DISP_SWITCH (0x4<<3) /* see SWF14 15:0 for what to enable */
682#define GR18_HK_POPUP_DISABLED (0x6<<3)
683#define GR18_HK_POPUP_ENABLED (0x7<<3)
684#define GR18_HK_PFIT (0x8<<3)
685#define GR18_HK_APM_CHANGE (0xa<<3)
686#define GR18_HK_MULTIPLE (0xc<<3)
687#define GR18_USER_INT_EN (1<<2)
688#define GR18_A0000_FLUSH_EN (1<<1)
689#define GR18_SMM_EN (1<<0)
690
691/* Set by driver, cleared by VBIOS */
692#define SWF00_YRES_SHIFT 16
693#define SWF00_XRES_SHIFT 0
694#define SWF00_RES_MASK 0xffff
695
696/* Set by VBIOS at boot time and driver at runtime */
697#define SWF01_TV2_FORMAT_SHIFT 8
698#define SWF01_TV1_FORMAT_SHIFT 0
699#define SWF01_TV_FORMAT_MASK 0xffff
700
701#define SWF10_VBIOS_BLC_I2C_EN (1<<29)
702#define SWF10_GTT_OVERRIDE_EN (1<<28)
703#define SWF10_LFP_DPMS_OVR (1<<27) /* override DPMS on display switch */
704#define SWF10_ACTIVE_TOGGLE_LIST_MASK (7<<24)
705#define SWF10_OLD_TOGGLE 0x0
706#define SWF10_TOGGLE_LIST_1 0x1
707#define SWF10_TOGGLE_LIST_2 0x2
708#define SWF10_TOGGLE_LIST_3 0x3
709#define SWF10_TOGGLE_LIST_4 0x4
710#define SWF10_PANNING_EN (1<<23)
711#define SWF10_DRIVER_LOADED (1<<22)
712#define SWF10_EXTENDED_DESKTOP (1<<21)
713#define SWF10_EXCLUSIVE_MODE (1<<20)
714#define SWF10_OVERLAY_EN (1<<19)
715#define SWF10_PLANEB_HOLDOFF (1<<18)
716#define SWF10_PLANEA_HOLDOFF (1<<17)
717#define SWF10_VGA_HOLDOFF (1<<16)
718#define SWF10_ACTIVE_DISP_MASK 0xffff
719#define SWF10_PIPEB_LFP2 (1<<15)
720#define SWF10_PIPEB_EFP2 (1<<14)
721#define SWF10_PIPEB_TV2 (1<<13)
722#define SWF10_PIPEB_CRT2 (1<<12)
723#define SWF10_PIPEB_LFP (1<<11)
724#define SWF10_PIPEB_EFP (1<<10)
725#define SWF10_PIPEB_TV (1<<9)
726#define SWF10_PIPEB_CRT (1<<8)
727#define SWF10_PIPEA_LFP2 (1<<7)
728#define SWF10_PIPEA_EFP2 (1<<6)
729#define SWF10_PIPEA_TV2 (1<<5)
730#define SWF10_PIPEA_CRT2 (1<<4)
731#define SWF10_PIPEA_LFP (1<<3)
732#define SWF10_PIPEA_EFP (1<<2)
733#define SWF10_PIPEA_TV (1<<1)
734#define SWF10_PIPEA_CRT (1<<0)
735
736#define SWF11_MEMORY_SIZE_SHIFT 16
737#define SWF11_SV_TEST_EN (1<<15)
738#define SWF11_IS_AGP (1<<14)
739#define SWF11_DISPLAY_HOLDOFF (1<<13)
740#define SWF11_DPMS_REDUCED (1<<12)
741#define SWF11_IS_VBE_MODE (1<<11)
742#define SWF11_PIPEB_ACCESS (1<<10) /* 0 here means pipe a */
743#define SWF11_DPMS_MASK 0x07
744#define SWF11_DPMS_OFF (1<<2)
745#define SWF11_DPMS_SUSPEND (1<<1)
746#define SWF11_DPMS_STANDBY (1<<0)
747#define SWF11_DPMS_ON 0
748
749#define SWF14_GFX_PFIT_EN (1<<31)
750#define SWF14_TEXT_PFIT_EN (1<<30)
751#define SWF14_LID_STATUS_CLOSED (1<<29) /* 0 here means open */
752#define SWF14_POPUP_EN (1<<28)
753#define SWF14_DISPLAY_HOLDOFF (1<<27)
754#define SWF14_DISP_DETECT_EN (1<<26)
755#define SWF14_DOCKING_STATUS_DOCKED (1<<25) /* 0 here means undocked */
756#define SWF14_DRIVER_STATUS (1<<24)
757#define SWF14_OS_TYPE_WIN9X (1<<23)
758#define SWF14_OS_TYPE_WINNT (1<<22)
759/* 21:19 rsvd */
760#define SWF14_PM_TYPE_MASK 0x00070000
761#define SWF14_PM_ACPI_VIDEO (0x4 << 16)
762#define SWF14_PM_ACPI (0x3 << 16)
763#define SWF14_PM_APM_12 (0x2 << 16)
764#define SWF14_PM_APM_11 (0x1 << 16)
765#define SWF14_HK_REQUEST_MASK 0x0000ffff /* see GR18 6:3 for event type */
766 /* if GR18 indicates a display switch */
767#define SWF14_DS_PIPEB_LFP2_EN (1<<15)
768#define SWF14_DS_PIPEB_EFP2_EN (1<<14)
769#define SWF14_DS_PIPEB_TV2_EN (1<<13)
770#define SWF14_DS_PIPEB_CRT2_EN (1<<12)
771#define SWF14_DS_PIPEB_LFP_EN (1<<11)
772#define SWF14_DS_PIPEB_EFP_EN (1<<10)
773#define SWF14_DS_PIPEB_TV_EN (1<<9)
774#define SWF14_DS_PIPEB_CRT_EN (1<<8)
775#define SWF14_DS_PIPEA_LFP2_EN (1<<7)
776#define SWF14_DS_PIPEA_EFP2_EN (1<<6)
777#define SWF14_DS_PIPEA_TV2_EN (1<<5)
778#define SWF14_DS_PIPEA_CRT2_EN (1<<4)
779#define SWF14_DS_PIPEA_LFP_EN (1<<3)
780#define SWF14_DS_PIPEA_EFP_EN (1<<2)
781#define SWF14_DS_PIPEA_TV_EN (1<<1)
782#define SWF14_DS_PIPEA_CRT_EN (1<<0)
783 /* if GR18 indicates a panel fitting request */
784#define SWF14_PFIT_EN (1<<0) /* 0 means disable */
785 /* if GR18 indicates an APM change request */
786#define SWF14_APM_HIBERNATE 0x4
787#define SWF14_APM_SUSPEND 0x3
788#define SWF14_APM_STANDBY 0x1
789#define SWF14_APM_RESTORE 0x0
790
791/* Add the device class for LFP, TV, HDMI */
792#define DEVICE_TYPE_INT_LFP 0x1022
793#define DEVICE_TYPE_INT_TV 0x1009
794#define DEVICE_TYPE_HDMI 0x60D2
795#define DEVICE_TYPE_DP 0x68C6
Ville Syrjäläd6199252016-05-04 14:45:22 +0300796#define DEVICE_TYPE_DP_DUAL_MODE 0x60D6
Jani Nikula72341af2016-03-16 12:43:35 +0200797#define DEVICE_TYPE_eDP 0x78C6
798
799#define DEVICE_TYPE_CLASS_EXTENSION (1 << 15)
800#define DEVICE_TYPE_POWER_MANAGEMENT (1 << 14)
801#define DEVICE_TYPE_HOTPLUG_SIGNALING (1 << 13)
802#define DEVICE_TYPE_INTERNAL_CONNECTOR (1 << 12)
803#define DEVICE_TYPE_NOT_HDMI_OUTPUT (1 << 11)
804#define DEVICE_TYPE_MIPI_OUTPUT (1 << 10)
805#define DEVICE_TYPE_COMPOSITE_OUTPUT (1 << 9)
806#define DEVICE_TYPE_DUAL_CHANNEL (1 << 8)
807#define DEVICE_TYPE_HIGH_SPEED_LINK (1 << 6)
808#define DEVICE_TYPE_LVDS_SINGALING (1 << 5)
809#define DEVICE_TYPE_TMDS_DVI_SIGNALING (1 << 4)
810#define DEVICE_TYPE_VIDEO_SIGNALING (1 << 3)
811#define DEVICE_TYPE_DISPLAYPORT_OUTPUT (1 << 2)
812#define DEVICE_TYPE_DIGITAL_OUTPUT (1 << 1)
813#define DEVICE_TYPE_ANALOG_OUTPUT (1 << 0)
814
815/*
816 * Bits we care about when checking for DEVICE_TYPE_eDP
817 * Depending on the system, the other bits may or may not
818 * be set for eDP outputs.
819 */
820#define DEVICE_TYPE_eDP_BITS \
821 (DEVICE_TYPE_INTERNAL_CONNECTOR | \
822 DEVICE_TYPE_MIPI_OUTPUT | \
823 DEVICE_TYPE_COMPOSITE_OUTPUT | \
824 DEVICE_TYPE_DUAL_CHANNEL | \
825 DEVICE_TYPE_LVDS_SINGALING | \
826 DEVICE_TYPE_TMDS_DVI_SIGNALING | \
827 DEVICE_TYPE_VIDEO_SIGNALING | \
828 DEVICE_TYPE_DISPLAYPORT_OUTPUT | \
829 DEVICE_TYPE_ANALOG_OUTPUT)
830
Ville Syrjäläd6199252016-05-04 14:45:22 +0300831#define DEVICE_TYPE_DP_DUAL_MODE_BITS \
832 (DEVICE_TYPE_INTERNAL_CONNECTOR | \
833 DEVICE_TYPE_MIPI_OUTPUT | \
834 DEVICE_TYPE_COMPOSITE_OUTPUT | \
835 DEVICE_TYPE_LVDS_SINGALING | \
836 DEVICE_TYPE_TMDS_DVI_SIGNALING | \
837 DEVICE_TYPE_VIDEO_SIGNALING | \
838 DEVICE_TYPE_DISPLAYPORT_OUTPUT | \
839 DEVICE_TYPE_DIGITAL_OUTPUT | \
840 DEVICE_TYPE_ANALOG_OUTPUT)
841
Jani Nikula72341af2016-03-16 12:43:35 +0200842/* define the DVO port for HDMI output type */
843#define DVO_B 1
844#define DVO_C 2
845#define DVO_D 3
846
Jani Nikula72341af2016-03-16 12:43:35 +0200847/* Block 52 contains MIPI configuration block
848 * 6 * bdb_mipi_config, followed by 6 pps data block
849 * block below
850 */
851#define MAX_MIPI_CONFIGURATIONS 6
852
853struct bdb_mipi_config {
854 struct mipi_config config[MAX_MIPI_CONFIGURATIONS];
855 struct mipi_pps_data pps[MAX_MIPI_CONFIGURATIONS];
856} __packed;
857
858/* Block 53 contains MIPI sequences as needed by the panel
859 * for enabling it. This block can be variable in size and
860 * can be maximum of 6 blocks
861 */
862struct bdb_mipi_sequence {
863 u8 version;
864 u8 data[0];
865} __packed;
866
867enum mipi_gpio_pin_index {
868 MIPI_GPIO_UNDEFINED = 0,
869 MIPI_GPIO_PANEL_ENABLE,
870 MIPI_GPIO_BL_ENABLE,
871 MIPI_GPIO_PWM_ENABLE,
872 MIPI_GPIO_RESET_N,
873 MIPI_GPIO_PWR_DOWN_R,
874 MIPI_GPIO_STDBY_RST_N,
875 MIPI_GPIO_MAX
876};
877
878#endif /* _INTEL_VBT_DEFS_H_ */