blob: 795208bd39bd17a4c1f64b649c125beac75f9f68 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedel0feae532009-08-26 15:26:30 +020092/*
93 * Domain for untranslated devices - only allocated
94 * if iommu=pt passed on kernel cmd line.
95 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010096const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010097
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010098static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010099int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100
Bart Van Assche52997092017-01-20 13:04:01 -0800101static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200102
Joerg Roedel431b2a22008-07-11 17:14:22 +0200103/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200104 * This struct contains device specific data for the IOMMU
105 */
106struct iommu_dev_data {
107 struct list_head list; /* For domain->dev_list */
108 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200109 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200110 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200111 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200112 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200113 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200114 struct {
115 bool enabled;
116 int qdep;
117 } ats; /* ATS state */
118 bool pri_tlp; /* PASID TLB required for
119 PPR completions */
120 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500121 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200122
123 struct ratelimit_state rs; /* Ratelimit IOPF messages */
Joerg Roedel50917e22014-08-05 16:38:38 +0200124};
125
126/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200127 * general struct to manage commands send to an IOMMU
128 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200129struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200130 u32 data[4];
131};
132
Joerg Roedel05152a02012-06-15 16:53:51 +0200133struct kmem_cache *amd_iommu_irq_cache;
134
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200135static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200136static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100137static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700138
Joerg Roedeld4241a22017-06-02 14:55:56 +0200139#define FLUSH_QUEUE_SIZE 256
140
141struct flush_queue_entry {
142 unsigned long iova_pfn;
143 unsigned long pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200144 u64 counter; /* Flush counter when this entry was added to the queue */
Joerg Roedeld4241a22017-06-02 14:55:56 +0200145};
146
147struct flush_queue {
148 struct flush_queue_entry *entries;
149 unsigned head, tail;
Joerg Roedele241f8e2017-06-02 15:44:57 +0200150 spinlock_t lock;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200151};
152
Joerg Roedel007b74b2015-12-21 12:53:54 +0100153/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100154 * Data container for a dma_ops specific protection domain
155 */
156struct dma_ops_domain {
157 /* generic protection domain information */
158 struct protection_domain domain;
159
Joerg Roedel307d5852016-07-05 11:54:04 +0200160 /* IOVA RB-Tree */
161 struct iova_domain iovad;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200162
163 struct flush_queue __percpu *flush_queue;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200164
165 /*
166 * We need two counter here to be race-free wrt. IOTLB flushing and
167 * adding entries to the flush queue.
168 *
169 * The flush_start_cnt is incremented _before_ the IOTLB flush starts.
170 * New entries added to the flush ring-buffer get their 'counter' value
171 * from here. This way we can make sure that entries added to the queue
172 * (or other per-cpu queues of the same domain) while the TLB is about
173 * to be flushed are not considered to be flushed already.
174 */
175 atomic64_t flush_start_cnt;
176
177 /*
178 * The flush_finish_cnt is incremented when an IOTLB flush is complete.
179 * This value is always smaller than flush_start_cnt. The queue_add
180 * function frees all IOVAs that have a counter value smaller than
181 * flush_finish_cnt. This makes sure that we only free IOVAs that are
182 * flushed out of the IOTLB of the domain.
183 */
184 atomic64_t flush_finish_cnt;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100185};
186
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200187static struct iova_domain reserved_iova_ranges;
188static struct lock_class_key reserved_rbtree_key;
189
Joerg Roedel15898bb2009-11-24 15:39:42 +0100190/****************************************************************************
191 *
192 * Helper functions
193 *
194 ****************************************************************************/
195
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400196static inline int match_hid_uid(struct device *dev,
197 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100198{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400199 const char *hid, *uid;
200
201 hid = acpi_device_hid(ACPI_COMPANION(dev));
202 uid = acpi_device_uid(ACPI_COMPANION(dev));
203
204 if (!hid || !(*hid))
205 return -ENODEV;
206
207 if (!uid || !(*uid))
208 return strcmp(hid, entry->hid);
209
210 if (!(*entry->uid))
211 return strcmp(hid, entry->hid);
212
213 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100214}
215
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400216static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200217{
218 struct pci_dev *pdev = to_pci_dev(dev);
219
220 return PCI_DEVID(pdev->bus->number, pdev->devfn);
221}
222
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400223static inline int get_acpihid_device_id(struct device *dev,
224 struct acpihid_map_entry **entry)
225{
226 struct acpihid_map_entry *p;
227
228 list_for_each_entry(p, &acpihid_map, list) {
229 if (!match_hid_uid(dev, p)) {
230 if (entry)
231 *entry = p;
232 return p->devid;
233 }
234 }
235 return -EINVAL;
236}
237
238static inline int get_device_id(struct device *dev)
239{
240 int devid;
241
242 if (dev_is_pci(dev))
243 devid = get_pci_device_id(dev);
244 else
245 devid = get_acpihid_device_id(dev, NULL);
246
247 return devid;
248}
249
Joerg Roedel15898bb2009-11-24 15:39:42 +0100250static struct protection_domain *to_pdomain(struct iommu_domain *dom)
251{
252 return container_of(dom, struct protection_domain, domain);
253}
254
Joerg Roedelb3311b02016-07-08 13:31:31 +0200255static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
256{
257 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
258 return container_of(domain, struct dma_ops_domain, domain);
259}
260
Joerg Roedelf62dda62011-06-09 12:55:35 +0200261static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200262{
263 struct iommu_dev_data *dev_data;
264 unsigned long flags;
265
266 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
267 if (!dev_data)
268 return NULL;
269
Joerg Roedelf62dda62011-06-09 12:55:35 +0200270 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200271
272 spin_lock_irqsave(&dev_data_list_lock, flags);
273 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
274 spin_unlock_irqrestore(&dev_data_list_lock, flags);
275
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200276 ratelimit_default_init(&dev_data->rs);
277
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200278 return dev_data;
279}
280
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200281static struct iommu_dev_data *search_dev_data(u16 devid)
282{
283 struct iommu_dev_data *dev_data;
284 unsigned long flags;
285
286 spin_lock_irqsave(&dev_data_list_lock, flags);
287 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
288 if (dev_data->devid == devid)
289 goto out_unlock;
290 }
291
292 dev_data = NULL;
293
294out_unlock:
295 spin_unlock_irqrestore(&dev_data_list_lock, flags);
296
297 return dev_data;
298}
299
Joerg Roedele3156042016-04-08 15:12:24 +0200300static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
301{
302 *(u16 *)data = alias;
303 return 0;
304}
305
306static u16 get_alias(struct device *dev)
307{
308 struct pci_dev *pdev = to_pci_dev(dev);
309 u16 devid, ivrs_alias, pci_alias;
310
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200311 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200312 devid = get_device_id(dev);
313 ivrs_alias = amd_iommu_alias_table[devid];
314 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
315
316 if (ivrs_alias == pci_alias)
317 return ivrs_alias;
318
319 /*
320 * DMA alias showdown
321 *
322 * The IVRS is fairly reliable in telling us about aliases, but it
323 * can't know about every screwy device. If we don't have an IVRS
324 * reported alias, use the PCI reported alias. In that case we may
325 * still need to initialize the rlookup and dev_table entries if the
326 * alias is to a non-existent device.
327 */
328 if (ivrs_alias == devid) {
329 if (!amd_iommu_rlookup_table[pci_alias]) {
330 amd_iommu_rlookup_table[pci_alias] =
331 amd_iommu_rlookup_table[devid];
332 memcpy(amd_iommu_dev_table[pci_alias].data,
333 amd_iommu_dev_table[devid].data,
334 sizeof(amd_iommu_dev_table[pci_alias].data));
335 }
336
337 return pci_alias;
338 }
339
340 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
341 "for device %s[%04x:%04x], kernel reported alias "
342 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
343 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
344 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
345 PCI_FUNC(pci_alias));
346
347 /*
348 * If we don't have a PCI DMA alias and the IVRS alias is on the same
349 * bus, then the IVRS table may know about a quirk that we don't.
350 */
351 if (pci_alias == devid &&
352 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700353 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200354 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
355 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
356 dev_name(dev));
357 }
358
359 return ivrs_alias;
360}
361
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200362static struct iommu_dev_data *find_dev_data(u16 devid)
363{
364 struct iommu_dev_data *dev_data;
365
366 dev_data = search_dev_data(devid);
367
368 if (dev_data == NULL)
369 dev_data = alloc_dev_data(devid);
370
371 return dev_data;
372}
373
Joerg Roedel657cbb62009-11-23 15:26:46 +0100374static struct iommu_dev_data *get_dev_data(struct device *dev)
375{
376 return dev->archdata.iommu;
377}
378
Wan Zongshunb097d112016-04-01 09:06:04 -0400379/*
380* Find or create an IOMMU group for a acpihid device.
381*/
382static struct iommu_group *acpihid_device_group(struct device *dev)
383{
384 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300385 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400386
387 devid = get_acpihid_device_id(dev, &entry);
388 if (devid < 0)
389 return ERR_PTR(devid);
390
391 list_for_each_entry(p, &acpihid_map, list) {
392 if ((devid == p->devid) && p->group)
393 entry->group = p->group;
394 }
395
396 if (!entry->group)
397 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000398 else
399 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400400
401 return entry->group;
402}
403
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100404static bool pci_iommuv2_capable(struct pci_dev *pdev)
405{
406 static const int caps[] = {
407 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100408 PCI_EXT_CAP_ID_PRI,
409 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100410 };
411 int i, pos;
412
413 for (i = 0; i < 3; ++i) {
414 pos = pci_find_ext_capability(pdev, caps[i]);
415 if (pos == 0)
416 return false;
417 }
418
419 return true;
420}
421
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100422static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
423{
424 struct iommu_dev_data *dev_data;
425
426 dev_data = get_dev_data(&pdev->dev);
427
428 return dev_data->errata & (1 << erratum) ? true : false;
429}
430
Joerg Roedel71c70982009-11-24 16:43:06 +0100431/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100432 * This function checks if the driver got a valid device from the caller to
433 * avoid dereferencing invalid pointers.
434 */
435static bool check_device(struct device *dev)
436{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400437 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100438
439 if (!dev || !dev->dma_mask)
440 return false;
441
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100442 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200443 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400444 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100445
446 /* Out of our scope? */
447 if (devid > amd_iommu_last_bdf)
448 return false;
449
450 if (amd_iommu_rlookup_table[devid] == NULL)
451 return false;
452
453 return true;
454}
455
Alex Williamson25b11ce2014-09-19 10:03:13 -0600456static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600457{
Alex Williamson2851db22012-10-08 22:49:41 -0600458 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600459
Alex Williamson65d53522014-07-03 09:51:30 -0600460 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200461 if (IS_ERR(group))
462 return;
463
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200464 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600465}
466
467static int iommu_init_device(struct device *dev)
468{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600469 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100470 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400471 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600472
473 if (dev->archdata.iommu)
474 return 0;
475
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400476 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200477 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400478 return devid;
479
Joerg Roedel39ab9552017-02-01 16:56:46 +0100480 iommu = amd_iommu_rlookup_table[devid];
481
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400482 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600483 if (!dev_data)
484 return -ENOMEM;
485
Joerg Roedele3156042016-04-08 15:12:24 +0200486 dev_data->alias = get_alias(dev);
487
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400488 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100489 struct amd_iommu *iommu;
490
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400491 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100492 dev_data->iommu_v2 = iommu->is_iommu_v2;
493 }
494
Joerg Roedel657cbb62009-11-23 15:26:46 +0100495 dev->archdata.iommu = dev_data;
496
Joerg Roedele3d10af2017-02-01 17:23:22 +0100497 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600498
Joerg Roedel657cbb62009-11-23 15:26:46 +0100499 return 0;
500}
501
Joerg Roedel26018872011-06-06 16:50:14 +0200502static void iommu_ignore_device(struct device *dev)
503{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400504 u16 alias;
505 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200506
507 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200508 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400509 return;
510
Joerg Roedele3156042016-04-08 15:12:24 +0200511 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200512
513 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
514 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
515
516 amd_iommu_rlookup_table[devid] = NULL;
517 amd_iommu_rlookup_table[alias] = NULL;
518}
519
Joerg Roedel657cbb62009-11-23 15:26:46 +0100520static void iommu_uninit_device(struct device *dev)
521{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400522 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100523 struct amd_iommu *iommu;
524 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600525
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400526 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200527 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400528 return;
529
Joerg Roedel39ab9552017-02-01 16:56:46 +0100530 iommu = amd_iommu_rlookup_table[devid];
531
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400532 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600533 if (!dev_data)
534 return;
535
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100536 if (dev_data->domain)
537 detach_device(dev);
538
Joerg Roedele3d10af2017-02-01 17:23:22 +0100539 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600540
Alex Williamson9dcd6132012-05-30 14:19:07 -0600541 iommu_group_remove_device(dev);
542
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200543 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800544 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200545
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200546 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600547 * We keep dev_data around for unplugged devices and reuse it when the
548 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200549 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100550}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100551
Joerg Roedel431b2a22008-07-11 17:14:22 +0200552/****************************************************************************
553 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200554 * Interrupt handling functions
555 *
556 ****************************************************************************/
557
Joerg Roedele3e59872009-09-03 14:02:10 +0200558static void dump_dte_entry(u16 devid)
559{
560 int i;
561
Joerg Roedelee6c2862011-11-09 12:06:03 +0100562 for (i = 0; i < 4; ++i)
563 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200564 amd_iommu_dev_table[devid].data[i]);
565}
566
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200567static void dump_command(unsigned long phys_addr)
568{
569 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
570 int i;
571
572 for (i = 0; i < 4; ++i)
573 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
574}
575
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200576static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
577 u64 address, int flags)
578{
579 struct iommu_dev_data *dev_data = NULL;
580 struct pci_dev *pdev;
581
582 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
583 if (pdev)
584 dev_data = get_dev_data(&pdev->dev);
585
586 if (dev_data && __ratelimit(&dev_data->rs)) {
587 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
588 domain_id, address, flags);
589 } else if (printk_ratelimit()) {
590 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
591 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
592 domain_id, address, flags);
593 }
594
595 if (pdev)
596 pci_dev_put(pdev);
597}
598
Joerg Roedela345b232009-09-03 15:01:43 +0200599static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200601 int type, devid, domid, flags;
602 volatile u32 *event = __evt;
603 int count = 0;
604 u64 address;
605
606retry:
607 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
608 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
609 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
610 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
611 address = (u64)(((u64)event[3]) << 32) | event[2];
612
613 if (type == 0) {
614 /* Did we hit the erratum? */
615 if (++count == LOOP_TIMEOUT) {
616 pr_err("AMD-Vi: No event written to event log\n");
617 return;
618 }
619 udelay(1);
620 goto retry;
621 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200622
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200623 if (type == EVENT_TYPE_IO_FAULT) {
624 amd_iommu_report_page_fault(devid, domid, address, flags);
625 return;
626 } else {
627 printk(KERN_ERR "AMD-Vi: Event logged [");
628 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629
630 switch (type) {
631 case EVENT_TYPE_ILL_DEV:
632 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
633 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700634 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200635 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200636 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200637 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200638 case EVENT_TYPE_DEV_TAB_ERR:
639 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
640 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700641 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200642 address, flags);
643 break;
644 case EVENT_TYPE_PAGE_TAB_ERR:
645 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
646 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700647 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200648 domid, address, flags);
649 break;
650 case EVENT_TYPE_ILL_CMD:
651 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200652 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200653 break;
654 case EVENT_TYPE_CMD_HARD_ERR:
655 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
656 "flags=0x%04x]\n", address, flags);
657 break;
658 case EVENT_TYPE_IOTLB_INV_TO:
659 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
660 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700661 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200662 address);
663 break;
664 case EVENT_TYPE_INV_DEV_REQ:
665 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
666 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700667 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200668 address, flags);
669 break;
670 default:
671 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
672 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200673
674 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200675}
676
677static void iommu_poll_events(struct amd_iommu *iommu)
678{
679 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200680
681 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
682 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
683
684 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200685 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200686 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200687 }
688
689 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200690}
691
Joerg Roedeleee53532012-06-01 15:20:23 +0200692static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100693{
694 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100695
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100696 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
697 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
698 return;
699 }
700
701 fault.address = raw[1];
702 fault.pasid = PPR_PASID(raw[0]);
703 fault.device_id = PPR_DEVID(raw[0]);
704 fault.tag = PPR_TAG(raw[0]);
705 fault.flags = PPR_FLAGS(raw[0]);
706
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100707 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
708}
709
710static void iommu_poll_ppr_log(struct amd_iommu *iommu)
711{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100712 u32 head, tail;
713
714 if (iommu->ppr_log == NULL)
715 return;
716
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100717 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
718 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
719
720 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200721 volatile u64 *raw;
722 u64 entry[2];
723 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100724
Joerg Roedeleee53532012-06-01 15:20:23 +0200725 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100726
Joerg Roedeleee53532012-06-01 15:20:23 +0200727 /*
728 * Hardware bug: Interrupt may arrive before the entry is
729 * written to memory. If this happens we need to wait for the
730 * entry to arrive.
731 */
732 for (i = 0; i < LOOP_TIMEOUT; ++i) {
733 if (PPR_REQ_TYPE(raw[0]) != 0)
734 break;
735 udelay(1);
736 }
737
738 /* Avoid memcpy function-call overhead */
739 entry[0] = raw[0];
740 entry[1] = raw[1];
741
742 /*
743 * To detect the hardware bug we need to clear the entry
744 * back to zero.
745 */
746 raw[0] = raw[1] = 0UL;
747
748 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100749 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
750 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200751
Joerg Roedeleee53532012-06-01 15:20:23 +0200752 /* Handle PPR entry */
753 iommu_handle_ppr_entry(iommu, entry);
754
Joerg Roedeleee53532012-06-01 15:20:23 +0200755 /* Refresh ring-buffer information */
756 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100757 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
758 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100759}
760
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500761#ifdef CONFIG_IRQ_REMAP
762static int (*iommu_ga_log_notifier)(u32);
763
764int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
765{
766 iommu_ga_log_notifier = notifier;
767
768 return 0;
769}
770EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
771
772static void iommu_poll_ga_log(struct amd_iommu *iommu)
773{
774 u32 head, tail, cnt = 0;
775
776 if (iommu->ga_log == NULL)
777 return;
778
779 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
780 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
781
782 while (head != tail) {
783 volatile u64 *raw;
784 u64 log_entry;
785
786 raw = (u64 *)(iommu->ga_log + head);
787 cnt++;
788
789 /* Avoid memcpy function-call overhead */
790 log_entry = *raw;
791
792 /* Update head pointer of hardware ring-buffer */
793 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
794 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
795
796 /* Handle GA entry */
797 switch (GA_REQ_TYPE(log_entry)) {
798 case GA_GUEST_NR:
799 if (!iommu_ga_log_notifier)
800 break;
801
802 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
803 __func__, GA_DEVID(log_entry),
804 GA_TAG(log_entry));
805
806 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
807 pr_err("AMD-Vi: GA log notifier failed.\n");
808 break;
809 default:
810 break;
811 }
812 }
813}
814#endif /* CONFIG_IRQ_REMAP */
815
816#define AMD_IOMMU_INT_MASK \
817 (MMIO_STATUS_EVT_INT_MASK | \
818 MMIO_STATUS_PPR_INT_MASK | \
819 MMIO_STATUS_GALOG_INT_MASK)
820
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200821irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200822{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500823 struct amd_iommu *iommu = (struct amd_iommu *) data;
824 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200825
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500826 while (status & AMD_IOMMU_INT_MASK) {
827 /* Enable EVT and PPR and GA interrupts again */
828 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500829 iommu->mmio_base + MMIO_STATUS_OFFSET);
830
831 if (status & MMIO_STATUS_EVT_INT_MASK) {
832 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
833 iommu_poll_events(iommu);
834 }
835
836 if (status & MMIO_STATUS_PPR_INT_MASK) {
837 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
838 iommu_poll_ppr_log(iommu);
839 }
840
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500841#ifdef CONFIG_IRQ_REMAP
842 if (status & MMIO_STATUS_GALOG_INT_MASK) {
843 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
844 iommu_poll_ga_log(iommu);
845 }
846#endif
847
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500848 /*
849 * Hardware bug: ERBT1312
850 * When re-enabling interrupt (by writing 1
851 * to clear the bit), the hardware might also try to set
852 * the interrupt bit in the event status register.
853 * In this scenario, the bit will be set, and disable
854 * subsequent interrupts.
855 *
856 * Workaround: The IOMMU driver should read back the
857 * status register and check if the interrupt bits are cleared.
858 * If not, driver will need to go through the interrupt handler
859 * again and re-clear the bits
860 */
861 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100862 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200863 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200864}
865
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200866irqreturn_t amd_iommu_int_handler(int irq, void *data)
867{
868 return IRQ_WAKE_THREAD;
869}
870
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200871/****************************************************************************
872 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200873 * IOMMU command queuing functions
874 *
875 ****************************************************************************/
876
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200877static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200878{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200879 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200880
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200881 while (*sem == 0 && i < LOOP_TIMEOUT) {
882 udelay(1);
883 i += 1;
884 }
885
886 if (i == LOOP_TIMEOUT) {
887 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
888 return -EIO;
889 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200890
891 return 0;
892}
893
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200894static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500895 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200896{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200897 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200898
Tom Lendackyd334a562017-06-05 14:52:12 -0500899 target = iommu->cmd_buf + iommu->cmd_buf_tail;
900
901 iommu->cmd_buf_tail += sizeof(*cmd);
902 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200903
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200904 /* Copy command to buffer */
905 memcpy(target, cmd, sizeof(*cmd));
906
907 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500908 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200909}
910
Joerg Roedel815b33f2011-04-06 17:26:49 +0200911static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200912{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200913 WARN_ON(address & 0x7ULL);
914
Joerg Roedelded46732011-04-06 10:53:48 +0200915 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200916 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
917 cmd->data[1] = upper_32_bits(__pa(address));
918 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200919 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
920}
921
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200922static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
923{
924 memset(cmd, 0, sizeof(*cmd));
925 cmd->data[0] = devid;
926 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
927}
928
Joerg Roedel11b64022011-04-06 11:49:28 +0200929static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
930 size_t size, u16 domid, int pde)
931{
932 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100933 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200934
935 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100936 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200937
938 if (pages > 1) {
939 /*
940 * If we have to flush more than one page, flush all
941 * TLB entries for this domain
942 */
943 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100944 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200945 }
946
947 address &= PAGE_MASK;
948
949 memset(cmd, 0, sizeof(*cmd));
950 cmd->data[1] |= domid;
951 cmd->data[2] = lower_32_bits(address);
952 cmd->data[3] = upper_32_bits(address);
953 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
954 if (s) /* size bit - we flush more than one 4kb page */
955 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200956 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200957 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
958}
959
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200960static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
961 u64 address, size_t size)
962{
963 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100964 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200965
966 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100967 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200968
969 if (pages > 1) {
970 /*
971 * If we have to flush more than one page, flush all
972 * TLB entries for this domain
973 */
974 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100975 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200976 }
977
978 address &= PAGE_MASK;
979
980 memset(cmd, 0, sizeof(*cmd));
981 cmd->data[0] = devid;
982 cmd->data[0] |= (qdep & 0xff) << 24;
983 cmd->data[1] = devid;
984 cmd->data[2] = lower_32_bits(address);
985 cmd->data[3] = upper_32_bits(address);
986 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
987 if (s)
988 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
989}
990
Joerg Roedel22e266c2011-11-21 15:59:08 +0100991static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
992 u64 address, bool size)
993{
994 memset(cmd, 0, sizeof(*cmd));
995
996 address &= ~(0xfffULL);
997
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600998 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100999 cmd->data[1] = domid;
1000 cmd->data[2] = lower_32_bits(address);
1001 cmd->data[3] = upper_32_bits(address);
1002 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
1003 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1004 if (size)
1005 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1006 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
1007}
1008
1009static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
1010 int qdep, u64 address, bool size)
1011{
1012 memset(cmd, 0, sizeof(*cmd));
1013
1014 address &= ~(0xfffULL);
1015
1016 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001017 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001018 cmd->data[0] |= (qdep & 0xff) << 24;
1019 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001020 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001021 cmd->data[2] = lower_32_bits(address);
1022 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1023 cmd->data[3] = upper_32_bits(address);
1024 if (size)
1025 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1026 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1027}
1028
Joerg Roedelc99afa22011-11-21 18:19:25 +01001029static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1030 int status, int tag, bool gn)
1031{
1032 memset(cmd, 0, sizeof(*cmd));
1033
1034 cmd->data[0] = devid;
1035 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001036 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001037 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1038 }
1039 cmd->data[3] = tag & 0x1ff;
1040 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1041
1042 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1043}
1044
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001045static void build_inv_all(struct iommu_cmd *cmd)
1046{
1047 memset(cmd, 0, sizeof(*cmd));
1048 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001049}
1050
Joerg Roedel7ef27982012-06-21 16:46:04 +02001051static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1052{
1053 memset(cmd, 0, sizeof(*cmd));
1054 cmd->data[0] = devid;
1055 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1056}
1057
Joerg Roedel431b2a22008-07-11 17:14:22 +02001058/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001059 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001060 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001061 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001062static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1063 struct iommu_cmd *cmd,
1064 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001065{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001066 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001067 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001068
Tom Lendackyd334a562017-06-05 14:52:12 -05001069 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001070again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001071 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001072
Huang Rui432abf62016-12-12 07:28:26 -05001073 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001074 /* Skip udelay() the first time around */
1075 if (count++) {
1076 if (count == LOOP_TIMEOUT) {
1077 pr_err("AMD-Vi: Command buffer timeout\n");
1078 return -EIO;
1079 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001080
Tom Lendacky23e967e2017-06-05 14:52:26 -05001081 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001082 }
1083
Tom Lendacky23e967e2017-06-05 14:52:26 -05001084 /* Update head and recheck remaining space */
1085 iommu->cmd_buf_head = readl(iommu->mmio_base +
1086 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001087
1088 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001089 }
1090
Tom Lendackyd334a562017-06-05 14:52:12 -05001091 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001092
Tom Lendacky23e967e2017-06-05 14:52:26 -05001093 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001094 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001095
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001096 return 0;
1097}
1098
1099static int iommu_queue_command_sync(struct amd_iommu *iommu,
1100 struct iommu_cmd *cmd,
1101 bool sync)
1102{
1103 unsigned long flags;
1104 int ret;
1105
1106 spin_lock_irqsave(&iommu->lock, flags);
1107 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001108 spin_unlock_irqrestore(&iommu->lock, flags);
1109
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001110 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001111}
1112
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001113static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1114{
1115 return iommu_queue_command_sync(iommu, cmd, true);
1116}
1117
Joerg Roedel8d201962008-12-02 20:34:41 +01001118/*
1119 * This function queues a completion wait command into the command
1120 * buffer of an IOMMU
1121 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001122static int iommu_completion_wait(struct amd_iommu *iommu)
1123{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001124 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001125 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001126 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001127
1128 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001129 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001130
Joerg Roedel8d201962008-12-02 20:34:41 +01001131
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001132 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1133
1134 spin_lock_irqsave(&iommu->lock, flags);
1135
1136 iommu->cmd_sem = 0;
1137
1138 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001139 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001140 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001141
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001142 ret = wait_on_sem(&iommu->cmd_sem);
1143
1144out_unlock:
1145 spin_unlock_irqrestore(&iommu->lock, flags);
1146
1147 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001148}
1149
Joerg Roedeld8c13082011-04-06 18:51:26 +02001150static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001151{
1152 struct iommu_cmd cmd;
1153
Joerg Roedeld8c13082011-04-06 18:51:26 +02001154 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001155
Joerg Roedeld8c13082011-04-06 18:51:26 +02001156 return iommu_queue_command(iommu, &cmd);
1157}
1158
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001159static void iommu_flush_dte_all(struct amd_iommu *iommu)
1160{
1161 u32 devid;
1162
1163 for (devid = 0; devid <= 0xffff; ++devid)
1164 iommu_flush_dte(iommu, devid);
1165
1166 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001167}
1168
1169/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001170 * This function uses heavy locking and may disable irqs for some time. But
1171 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001172 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001173static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001174{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001175 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001176
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001177 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1178 struct iommu_cmd cmd;
1179 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1180 dom_id, 1);
1181 iommu_queue_command(iommu, &cmd);
1182 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001183
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001184 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001185}
1186
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001187static void iommu_flush_all(struct amd_iommu *iommu)
1188{
1189 struct iommu_cmd cmd;
1190
1191 build_inv_all(&cmd);
1192
1193 iommu_queue_command(iommu, &cmd);
1194 iommu_completion_wait(iommu);
1195}
1196
Joerg Roedel7ef27982012-06-21 16:46:04 +02001197static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1198{
1199 struct iommu_cmd cmd;
1200
1201 build_inv_irt(&cmd, devid);
1202
1203 iommu_queue_command(iommu, &cmd);
1204}
1205
1206static void iommu_flush_irt_all(struct amd_iommu *iommu)
1207{
1208 u32 devid;
1209
1210 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1211 iommu_flush_irt(iommu, devid);
1212
1213 iommu_completion_wait(iommu);
1214}
1215
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001216void iommu_flush_all_caches(struct amd_iommu *iommu)
1217{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001218 if (iommu_feature(iommu, FEATURE_IA)) {
1219 iommu_flush_all(iommu);
1220 } else {
1221 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001222 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001223 iommu_flush_tlb_all(iommu);
1224 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001225}
1226
Joerg Roedel431b2a22008-07-11 17:14:22 +02001227/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001228 * Command send function for flushing on-device TLB
1229 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001230static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1231 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001232{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001233 struct amd_iommu *iommu;
1234 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001235 int qdep;
1236
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001237 qdep = dev_data->ats.qdep;
1238 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001239
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001240 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001241
1242 return iommu_queue_command(iommu, &cmd);
1243}
1244
1245/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001246 * Command send function for invalidating a device table entry
1247 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001248static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001249{
1250 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001251 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001252 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001253
Joerg Roedel6c542042011-06-09 17:07:31 +02001254 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001255 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001256
Joerg Roedelf62dda62011-06-09 12:55:35 +02001257 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001258 if (!ret && alias != dev_data->devid)
1259 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001260 if (ret)
1261 return ret;
1262
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001263 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001264 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001265
1266 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001267}
1268
Joerg Roedel431b2a22008-07-11 17:14:22 +02001269/*
1270 * TLB invalidation function which is called from the mapping functions.
1271 * It invalidates a single PTE if the range to flush is within a single
1272 * page. Otherwise it flushes the whole TLB of the IOMMU.
1273 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001274static void __domain_flush_pages(struct protection_domain *domain,
1275 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001276{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001277 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001278 struct iommu_cmd cmd;
1279 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001280
Joerg Roedel11b64022011-04-06 11:49:28 +02001281 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001282
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001283 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001284 if (!domain->dev_iommu[i])
1285 continue;
1286
1287 /*
1288 * Devices of this domain are behind this IOMMU
1289 * We need a TLB flush
1290 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001291 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001292 }
1293
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001294 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001295
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001296 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001297 continue;
1298
Joerg Roedel6c542042011-06-09 17:07:31 +02001299 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001300 }
1301
Joerg Roedel11b64022011-04-06 11:49:28 +02001302 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001303}
1304
Joerg Roedel17b124b2011-04-06 18:01:35 +02001305static void domain_flush_pages(struct protection_domain *domain,
1306 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001307{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001308 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001309}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001310
Joerg Roedel1c655772008-09-04 18:40:05 +02001311/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001312static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001313{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001314 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001315}
1316
Chris Wright42a49f92009-06-15 15:42:00 +02001317/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001318static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001319{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001320 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1321}
1322
1323static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001324{
1325 int i;
1326
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001327 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001328 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001329 continue;
1330
1331 /*
1332 * Devices of this domain are behind this IOMMU
1333 * We need to wait for completion of all commands.
1334 */
1335 iommu_completion_wait(amd_iommus[i]);
1336 }
1337}
1338
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001339
Joerg Roedel43f49602008-12-02 21:01:12 +01001340/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001341 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001342 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001343static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001344{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001345 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001346
1347 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001348 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001349}
1350
Joerg Roedel431b2a22008-07-11 17:14:22 +02001351/****************************************************************************
1352 *
1353 * The functions below are used the create the page table mappings for
1354 * unity mapped regions.
1355 *
1356 ****************************************************************************/
1357
1358/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001359 * This function is used to add another level to an IO page table. Adding
1360 * another level increases the size of the address space by 9 bits to a size up
1361 * to 64 bits.
1362 */
1363static bool increase_address_space(struct protection_domain *domain,
1364 gfp_t gfp)
1365{
1366 u64 *pte;
1367
1368 if (domain->mode == PAGE_MODE_6_LEVEL)
1369 /* address space already 64 bit large */
1370 return false;
1371
1372 pte = (void *)get_zeroed_page(gfp);
1373 if (!pte)
1374 return false;
1375
1376 *pte = PM_LEVEL_PDE(domain->mode,
1377 virt_to_phys(domain->pt_root));
1378 domain->pt_root = pte;
1379 domain->mode += 1;
1380 domain->updated = true;
1381
1382 return true;
1383}
1384
1385static u64 *alloc_pte(struct protection_domain *domain,
1386 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001387 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001388 u64 **pte_page,
1389 gfp_t gfp)
1390{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001391 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001392 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001393
1394 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001395
1396 while (address > PM_LEVEL_SIZE(domain->mode))
1397 increase_address_space(domain, gfp);
1398
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001399 level = domain->mode - 1;
1400 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1401 address = PAGE_SIZE_ALIGN(address, page_size);
1402 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001403
1404 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001405 u64 __pte, __npte;
1406
1407 __pte = *pte;
1408
1409 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001410 page = (u64 *)get_zeroed_page(gfp);
1411 if (!page)
1412 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001413
1414 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1415
Baoquan He134414f2016-09-15 16:50:50 +08001416 /* pte could have been changed somewhere. */
1417 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001418 free_page((unsigned long)page);
1419 continue;
1420 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001421 }
1422
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001423 /* No level skipping support yet */
1424 if (PM_PTE_LEVEL(*pte) != level)
1425 return NULL;
1426
Joerg Roedel308973d2009-11-24 17:43:32 +01001427 level -= 1;
1428
1429 pte = IOMMU_PTE_PAGE(*pte);
1430
1431 if (pte_page && level == end_lvl)
1432 *pte_page = pte;
1433
1434 pte = &pte[PM_LEVEL_INDEX(level, address)];
1435 }
1436
1437 return pte;
1438}
1439
1440/*
1441 * This function checks if there is a PTE for a given dma address. If
1442 * there is one, it returns the pointer to it.
1443 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001444static u64 *fetch_pte(struct protection_domain *domain,
1445 unsigned long address,
1446 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001447{
1448 int level;
1449 u64 *pte;
1450
Joerg Roedel24cd7722010-01-19 17:27:39 +01001451 if (address > PM_LEVEL_SIZE(domain->mode))
1452 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001453
Joerg Roedel3039ca12015-04-01 14:58:48 +02001454 level = domain->mode - 1;
1455 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1456 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001457
1458 while (level > 0) {
1459
1460 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001461 if (!IOMMU_PTE_PRESENT(*pte))
1462 return NULL;
1463
Joerg Roedel24cd7722010-01-19 17:27:39 +01001464 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001465 if (PM_PTE_LEVEL(*pte) == 7 ||
1466 PM_PTE_LEVEL(*pte) == 0)
1467 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001468
1469 /* No level skipping support yet */
1470 if (PM_PTE_LEVEL(*pte) != level)
1471 return NULL;
1472
Joerg Roedel308973d2009-11-24 17:43:32 +01001473 level -= 1;
1474
Joerg Roedel24cd7722010-01-19 17:27:39 +01001475 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001476 pte = IOMMU_PTE_PAGE(*pte);
1477 pte = &pte[PM_LEVEL_INDEX(level, address)];
1478 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1479 }
1480
1481 if (PM_PTE_LEVEL(*pte) == 0x07) {
1482 unsigned long pte_mask;
1483
1484 /*
1485 * If we have a series of large PTEs, make
1486 * sure to return a pointer to the first one.
1487 */
1488 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1489 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1490 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001491 }
1492
1493 return pte;
1494}
1495
1496/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001497 * Generic mapping functions. It maps a physical address into a DMA
1498 * address space. It allocates the page table pages if necessary.
1499 * In the future it can be extended to a generic mapping function
1500 * supporting all features of AMD IOMMU page tables like level skipping
1501 * and full 64 bit address spaces.
1502 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001503static int iommu_map_page(struct protection_domain *dom,
1504 unsigned long bus_addr,
1505 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001506 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001507 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001508 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001509{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001510 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001511 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001512
Joerg Roedeld4b03662015-04-01 14:58:52 +02001513 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1514 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1515
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001516 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001517 return -EINVAL;
1518
Joerg Roedeld4b03662015-04-01 14:58:52 +02001519 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001520 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001521
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001522 if (!pte)
1523 return -ENOMEM;
1524
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001525 for (i = 0; i < count; ++i)
1526 if (IOMMU_PTE_PRESENT(pte[i]))
1527 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001528
Joerg Roedeld4b03662015-04-01 14:58:52 +02001529 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001530 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1531 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1532 } else
1533 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1534
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001535 if (prot & IOMMU_PROT_IR)
1536 __pte |= IOMMU_PTE_IR;
1537 if (prot & IOMMU_PROT_IW)
1538 __pte |= IOMMU_PTE_IW;
1539
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001540 for (i = 0; i < count; ++i)
1541 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001542
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001543 update_domain(dom);
1544
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001545 return 0;
1546}
1547
Joerg Roedel24cd7722010-01-19 17:27:39 +01001548static unsigned long iommu_unmap_page(struct protection_domain *dom,
1549 unsigned long bus_addr,
1550 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001551{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001552 unsigned long long unmapped;
1553 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001554 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001555
Joerg Roedel24cd7722010-01-19 17:27:39 +01001556 BUG_ON(!is_power_of_2(page_size));
1557
1558 unmapped = 0;
1559
1560 while (unmapped < page_size) {
1561
Joerg Roedel71b390e2015-04-01 14:58:49 +02001562 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001563
Joerg Roedel71b390e2015-04-01 14:58:49 +02001564 if (pte) {
1565 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001566
Joerg Roedel71b390e2015-04-01 14:58:49 +02001567 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001568 for (i = 0; i < count; i++)
1569 pte[i] = 0ULL;
1570 }
1571
1572 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1573 unmapped += unmap_size;
1574 }
1575
Alex Williamson60d0ca32013-06-21 14:33:19 -06001576 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001577
1578 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001579}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001580
Joerg Roedel431b2a22008-07-11 17:14:22 +02001581/****************************************************************************
1582 *
1583 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001584 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001585 *
1586 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001587
Joerg Roedel9cabe892009-05-18 16:38:55 +02001588
Joerg Roedel256e4622016-07-05 14:23:01 +02001589static unsigned long dma_ops_alloc_iova(struct device *dev,
1590 struct dma_ops_domain *dma_dom,
1591 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001592{
Joerg Roedel256e4622016-07-05 14:23:01 +02001593 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001594
Joerg Roedel256e4622016-07-05 14:23:01 +02001595 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001596
Joerg Roedel256e4622016-07-05 14:23:01 +02001597 if (dma_mask > DMA_BIT_MASK(32))
1598 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1599 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001600
Joerg Roedel256e4622016-07-05 14:23:01 +02001601 if (!pfn)
1602 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001603
Joerg Roedel256e4622016-07-05 14:23:01 +02001604 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001605}
1606
Joerg Roedel256e4622016-07-05 14:23:01 +02001607static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1608 unsigned long address,
1609 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001610{
Joerg Roedel256e4622016-07-05 14:23:01 +02001611 pages = __roundup_pow_of_two(pages);
1612 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001613
Joerg Roedel256e4622016-07-05 14:23:01 +02001614 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001615}
1616
Joerg Roedel431b2a22008-07-11 17:14:22 +02001617/****************************************************************************
1618 *
1619 * The next functions belong to the domain allocation. A domain is
1620 * allocated for every IOMMU as the default domain. If device isolation
1621 * is enabled, every device get its own domain. The most important thing
1622 * about domains is the page table mapping the DMA address space they
1623 * contain.
1624 *
1625 ****************************************************************************/
1626
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001627/*
1628 * This function adds a protection domain to the global protection domain list
1629 */
1630static void add_domain_to_list(struct protection_domain *domain)
1631{
1632 unsigned long flags;
1633
1634 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1635 list_add(&domain->list, &amd_iommu_pd_list);
1636 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1637}
1638
1639/*
1640 * This function removes a protection domain to the global
1641 * protection domain list
1642 */
1643static void del_domain_from_list(struct protection_domain *domain)
1644{
1645 unsigned long flags;
1646
1647 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1648 list_del(&domain->list);
1649 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1650}
1651
Joerg Roedelec487d12008-06-26 21:27:58 +02001652static u16 domain_id_alloc(void)
1653{
1654 unsigned long flags;
1655 int id;
1656
1657 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1658 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1659 BUG_ON(id == 0);
1660 if (id > 0 && id < MAX_DOMAIN_ID)
1661 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1662 else
1663 id = 0;
1664 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1665
1666 return id;
1667}
1668
Joerg Roedela2acfb72008-12-02 18:28:53 +01001669static void domain_id_free(int id)
1670{
1671 unsigned long flags;
1672
1673 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1674 if (id > 0 && id < MAX_DOMAIN_ID)
1675 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1676 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1677}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001678
Joerg Roedel5c34c402013-06-20 20:22:58 +02001679#define DEFINE_FREE_PT_FN(LVL, FN) \
1680static void free_pt_##LVL (unsigned long __pt) \
1681{ \
1682 unsigned long p; \
1683 u64 *pt; \
1684 int i; \
1685 \
1686 pt = (u64 *)__pt; \
1687 \
1688 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001689 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001690 if (!IOMMU_PTE_PRESENT(pt[i])) \
1691 continue; \
1692 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001693 /* Large PTE? */ \
1694 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1695 PM_PTE_LEVEL(pt[i]) == 7) \
1696 continue; \
1697 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001698 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1699 FN(p); \
1700 } \
1701 free_page((unsigned long)pt); \
1702}
1703
1704DEFINE_FREE_PT_FN(l2, free_page)
1705DEFINE_FREE_PT_FN(l3, free_pt_l2)
1706DEFINE_FREE_PT_FN(l4, free_pt_l3)
1707DEFINE_FREE_PT_FN(l5, free_pt_l4)
1708DEFINE_FREE_PT_FN(l6, free_pt_l5)
1709
Joerg Roedel86db2e52008-12-02 18:20:21 +01001710static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001711{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001712 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001713
Joerg Roedel5c34c402013-06-20 20:22:58 +02001714 switch (domain->mode) {
1715 case PAGE_MODE_NONE:
1716 break;
1717 case PAGE_MODE_1_LEVEL:
1718 free_page(root);
1719 break;
1720 case PAGE_MODE_2_LEVEL:
1721 free_pt_l2(root);
1722 break;
1723 case PAGE_MODE_3_LEVEL:
1724 free_pt_l3(root);
1725 break;
1726 case PAGE_MODE_4_LEVEL:
1727 free_pt_l4(root);
1728 break;
1729 case PAGE_MODE_5_LEVEL:
1730 free_pt_l5(root);
1731 break;
1732 case PAGE_MODE_6_LEVEL:
1733 free_pt_l6(root);
1734 break;
1735 default:
1736 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001737 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001738}
1739
Joerg Roedelb16137b2011-11-21 16:50:23 +01001740static void free_gcr3_tbl_level1(u64 *tbl)
1741{
1742 u64 *ptr;
1743 int i;
1744
1745 for (i = 0; i < 512; ++i) {
1746 if (!(tbl[i] & GCR3_VALID))
1747 continue;
1748
1749 ptr = __va(tbl[i] & PAGE_MASK);
1750
1751 free_page((unsigned long)ptr);
1752 }
1753}
1754
1755static void free_gcr3_tbl_level2(u64 *tbl)
1756{
1757 u64 *ptr;
1758 int i;
1759
1760 for (i = 0; i < 512; ++i) {
1761 if (!(tbl[i] & GCR3_VALID))
1762 continue;
1763
1764 ptr = __va(tbl[i] & PAGE_MASK);
1765
1766 free_gcr3_tbl_level1(ptr);
1767 }
1768}
1769
Joerg Roedel52815b72011-11-17 17:24:28 +01001770static void free_gcr3_table(struct protection_domain *domain)
1771{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001772 if (domain->glx == 2)
1773 free_gcr3_tbl_level2(domain->gcr3_tbl);
1774 else if (domain->glx == 1)
1775 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001776 else
1777 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001778
Joerg Roedel52815b72011-11-17 17:24:28 +01001779 free_page((unsigned long)domain->gcr3_tbl);
1780}
1781
Joerg Roedeld4241a22017-06-02 14:55:56 +02001782static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom)
1783{
1784 int cpu;
1785
1786 for_each_possible_cpu(cpu) {
1787 struct flush_queue *queue;
1788
1789 queue = per_cpu_ptr(dom->flush_queue, cpu);
1790 kfree(queue->entries);
1791 }
1792
1793 free_percpu(dom->flush_queue);
1794
1795 dom->flush_queue = NULL;
1796}
1797
1798static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom)
1799{
1800 int cpu;
1801
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001802 atomic64_set(&dom->flush_start_cnt, 0);
1803 atomic64_set(&dom->flush_finish_cnt, 0);
1804
Joerg Roedeld4241a22017-06-02 14:55:56 +02001805 dom->flush_queue = alloc_percpu(struct flush_queue);
1806 if (!dom->flush_queue)
1807 return -ENOMEM;
1808
1809 /* First make sure everything is cleared */
1810 for_each_possible_cpu(cpu) {
1811 struct flush_queue *queue;
1812
1813 queue = per_cpu_ptr(dom->flush_queue, cpu);
1814 queue->head = 0;
1815 queue->tail = 0;
1816 queue->entries = NULL;
1817 }
1818
1819 /* Now start doing the allocation */
1820 for_each_possible_cpu(cpu) {
1821 struct flush_queue *queue;
1822
1823 queue = per_cpu_ptr(dom->flush_queue, cpu);
1824 queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries),
1825 GFP_KERNEL);
1826 if (!queue->entries) {
1827 dma_ops_domain_free_flush_queue(dom);
1828 return -ENOMEM;
1829 }
Joerg Roedele241f8e2017-06-02 15:44:57 +02001830
1831 spin_lock_init(&queue->lock);
Joerg Roedeld4241a22017-06-02 14:55:56 +02001832 }
1833
1834 return 0;
1835}
1836
Joerg Roedelfd621902017-06-02 15:37:26 +02001837static inline bool queue_ring_full(struct flush_queue *queue)
1838{
Joerg Roedele241f8e2017-06-02 15:44:57 +02001839 assert_spin_locked(&queue->lock);
1840
Joerg Roedelfd621902017-06-02 15:37:26 +02001841 return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head);
1842}
1843
1844#define queue_ring_for_each(i, q) \
1845 for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE)
1846
1847static void queue_release(struct dma_ops_domain *dom,
1848 struct flush_queue *queue)
1849{
1850 unsigned i;
1851
Joerg Roedele241f8e2017-06-02 15:44:57 +02001852 assert_spin_locked(&queue->lock);
1853
Joerg Roedelfd621902017-06-02 15:37:26 +02001854 queue_ring_for_each(i, queue)
1855 free_iova_fast(&dom->iovad,
1856 queue->entries[i].iova_pfn,
1857 queue->entries[i].pages);
1858
1859 queue->head = queue->tail = 0;
1860}
1861
1862static inline unsigned queue_ring_add(struct flush_queue *queue)
1863{
1864 unsigned idx = queue->tail;
1865
Joerg Roedele241f8e2017-06-02 15:44:57 +02001866 assert_spin_locked(&queue->lock);
Joerg Roedelfd621902017-06-02 15:37:26 +02001867 queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE;
1868
1869 return idx;
1870}
1871
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001872static inline void queue_ring_remove_head(struct flush_queue *queue)
1873{
1874 assert_spin_locked(&queue->lock);
1875 queue->head = (queue->head + 1) % FLUSH_QUEUE_SIZE;
1876}
1877
Joerg Roedelfd621902017-06-02 15:37:26 +02001878static void queue_add(struct dma_ops_domain *dom,
1879 unsigned long address, unsigned long pages)
1880{
1881 struct flush_queue *queue;
Joerg Roedele241f8e2017-06-02 15:44:57 +02001882 unsigned long flags;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001883 u64 counter;
Joerg Roedelfd621902017-06-02 15:37:26 +02001884 int idx;
1885
1886 pages = __roundup_pow_of_two(pages);
1887 address >>= PAGE_SHIFT;
1888
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001889 counter = atomic64_read(&dom->flush_finish_cnt);
1890
Joerg Roedelfd621902017-06-02 15:37:26 +02001891 queue = get_cpu_ptr(dom->flush_queue);
Joerg Roedele241f8e2017-06-02 15:44:57 +02001892 spin_lock_irqsave(&queue->lock, flags);
Joerg Roedelfd621902017-06-02 15:37:26 +02001893
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001894 queue_ring_for_each(idx, queue) {
1895 /*
1896 * This assumes that counter values in the ring-buffer are
1897 * monotonously rising.
1898 */
1899 if (queue->entries[idx].counter >= counter)
1900 break;
1901
1902 free_iova_fast(&dom->iovad,
1903 queue->entries[idx].iova_pfn,
1904 queue->entries[idx].pages);
1905
1906 queue_ring_remove_head(queue);
1907 }
1908
Joerg Roedelfd621902017-06-02 15:37:26 +02001909 if (queue_ring_full(queue)) {
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001910 atomic64_inc(&dom->flush_start_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001911 domain_flush_tlb(&dom->domain);
1912 domain_flush_complete(&dom->domain);
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001913 atomic64_inc(&dom->flush_finish_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001914 queue_release(dom, queue);
1915 }
1916
1917 idx = queue_ring_add(queue);
1918
1919 queue->entries[idx].iova_pfn = address;
1920 queue->entries[idx].pages = pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001921 queue->entries[idx].counter = atomic64_read(&dom->flush_start_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001922
Joerg Roedele241f8e2017-06-02 15:44:57 +02001923 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelfd621902017-06-02 15:37:26 +02001924 put_cpu_ptr(dom->flush_queue);
1925}
1926
Joerg Roedel431b2a22008-07-11 17:14:22 +02001927/*
1928 * Free a domain, only used if something went wrong in the
1929 * allocation path and we need to free an already allocated page table
1930 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001931static void dma_ops_domain_free(struct dma_ops_domain *dom)
1932{
1933 if (!dom)
1934 return;
1935
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001936 del_domain_from_list(&dom->domain);
1937
Joerg Roedeld4241a22017-06-02 14:55:56 +02001938 dma_ops_domain_free_flush_queue(dom);
1939
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001940 put_iova_domain(&dom->iovad);
1941
Joerg Roedel86db2e52008-12-02 18:20:21 +01001942 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001943
Baoquan Hec3db9012016-09-15 16:50:52 +08001944 if (dom->domain.id)
1945 domain_id_free(dom->domain.id);
1946
Joerg Roedelec487d12008-06-26 21:27:58 +02001947 kfree(dom);
1948}
1949
Joerg Roedel431b2a22008-07-11 17:14:22 +02001950/*
1951 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001952 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001953 * structures required for the dma_ops interface
1954 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001955static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001956{
1957 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001958
1959 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1960 if (!dma_dom)
1961 return NULL;
1962
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001963 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001964 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001965
Joerg Roedelffec2192016-07-26 15:31:23 +02001966 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001967 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001968 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001969 if (!dma_dom->domain.pt_root)
1970 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001971
Joerg Roedel307d5852016-07-05 11:54:04 +02001972 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1973 IOVA_START_PFN, DMA_32BIT_PFN);
1974
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001975 /* Initialize reserved ranges */
1976 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1977
Joerg Roedeld4241a22017-06-02 14:55:56 +02001978 if (dma_ops_domain_alloc_flush_queue(dma_dom))
1979 goto free_dma_dom;
1980
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001981 add_domain_to_list(&dma_dom->domain);
1982
Joerg Roedelec487d12008-06-26 21:27:58 +02001983 return dma_dom;
1984
1985free_dma_dom:
1986 dma_ops_domain_free(dma_dom);
1987
1988 return NULL;
1989}
1990
Joerg Roedel431b2a22008-07-11 17:14:22 +02001991/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001992 * little helper function to check whether a given protection domain is a
1993 * dma_ops domain
1994 */
1995static bool dma_ops_domain(struct protection_domain *domain)
1996{
1997 return domain->flags & PD_DMA_OPS_MASK;
1998}
1999
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002000static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002001{
Joerg Roedel132bd682011-11-17 14:18:46 +01002002 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002003 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002004
Joerg Roedel132bd682011-11-17 14:18:46 +01002005 if (domain->mode != PAGE_MODE_NONE)
2006 pte_root = virt_to_phys(domain->pt_root);
2007
Joerg Roedel38ddf412008-09-11 10:38:32 +02002008 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2009 << DEV_ENTRY_MODE_SHIFT;
2010 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002011
Joerg Roedelee6c2862011-11-09 12:06:03 +01002012 flags = amd_iommu_dev_table[devid].data[1];
2013
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002014 if (ats)
2015 flags |= DTE_FLAG_IOTLB;
2016
Joerg Roedel52815b72011-11-17 17:24:28 +01002017 if (domain->flags & PD_IOMMUV2_MASK) {
2018 u64 gcr3 = __pa(domain->gcr3_tbl);
2019 u64 glx = domain->glx;
2020 u64 tmp;
2021
2022 pte_root |= DTE_FLAG_GV;
2023 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2024
2025 /* First mask out possible old values for GCR3 table */
2026 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2027 flags &= ~tmp;
2028
2029 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2030 flags &= ~tmp;
2031
2032 /* Encode GCR3 table into DTE */
2033 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2034 pte_root |= tmp;
2035
2036 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2037 flags |= tmp;
2038
2039 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2040 flags |= tmp;
2041 }
2042
Joerg Roedelee6c2862011-11-09 12:06:03 +01002043 flags &= ~(0xffffUL);
2044 flags |= domain->id;
2045
2046 amd_iommu_dev_table[devid].data[1] = flags;
2047 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002048}
2049
Joerg Roedel15898bb2009-11-24 15:39:42 +01002050static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002051{
Joerg Roedel355bf552008-12-08 12:02:41 +01002052 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002053 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2054 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002055
Joerg Roedelc5cca142009-10-09 18:31:20 +02002056 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002057}
2058
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002059static void do_attach(struct iommu_dev_data *dev_data,
2060 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002061{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002062 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002063 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002064 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002065
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002066 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002067 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002068 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002069
2070 /* Update data structures */
2071 dev_data->domain = domain;
2072 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002073
2074 /* Do reference counting */
2075 domain->dev_iommu[iommu->index] += 1;
2076 domain->dev_cnt += 1;
2077
Joerg Roedele25bfb52015-10-20 17:33:38 +02002078 /* Update device table */
2079 set_dte_entry(dev_data->devid, domain, ats);
2080 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002081 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002082
Joerg Roedel6c542042011-06-09 17:07:31 +02002083 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002084}
2085
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002086static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002087{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002088 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002089 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002090
Joerg Roedel5adad992015-10-09 16:23:33 +02002091 /*
2092 * First check if the device is still attached. It might already
2093 * be detached from its domain because the generic
2094 * iommu_detach_group code detached it and we try again here in
2095 * our alias handling.
2096 */
2097 if (!dev_data->domain)
2098 return;
2099
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002100 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002101 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002102
Joerg Roedelc4596112009-11-20 14:57:32 +01002103 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002104 dev_data->domain->dev_iommu[iommu->index] -= 1;
2105 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002106
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002107 /* Update data structures */
2108 dev_data->domain = NULL;
2109 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002110 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002111 if (alias != dev_data->devid)
2112 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002113
2114 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002115 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002116}
2117
2118/*
2119 * If a device is not yet associated with a domain, this function does
2120 * assigns it visible for the hardware
2121 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002122static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002123 struct protection_domain *domain)
2124{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002125 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002126
Joerg Roedel272e4f92015-10-20 17:33:37 +02002127 /*
2128 * Must be called with IRQs disabled. Warn here to detect early
2129 * when its not.
2130 */
2131 WARN_ON(!irqs_disabled());
2132
Joerg Roedel15898bb2009-11-24 15:39:42 +01002133 /* lock domain */
2134 spin_lock(&domain->lock);
2135
Joerg Roedel397111a2014-08-05 17:31:51 +02002136 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002137 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002138 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002139
Joerg Roedel397111a2014-08-05 17:31:51 +02002140 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002141 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002142
Julia Lawall84fe6c12010-05-27 12:31:51 +02002143 ret = 0;
2144
2145out_unlock:
2146
Joerg Roedel355bf552008-12-08 12:02:41 +01002147 /* ready */
2148 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002149
Julia Lawall84fe6c12010-05-27 12:31:51 +02002150 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002151}
2152
Joerg Roedel52815b72011-11-17 17:24:28 +01002153
2154static void pdev_iommuv2_disable(struct pci_dev *pdev)
2155{
2156 pci_disable_ats(pdev);
2157 pci_disable_pri(pdev);
2158 pci_disable_pasid(pdev);
2159}
2160
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002161/* FIXME: Change generic reset-function to do the same */
2162static int pri_reset_while_enabled(struct pci_dev *pdev)
2163{
2164 u16 control;
2165 int pos;
2166
Joerg Roedel46277b72011-12-07 14:34:02 +01002167 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002168 if (!pos)
2169 return -EINVAL;
2170
Joerg Roedel46277b72011-12-07 14:34:02 +01002171 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2172 control |= PCI_PRI_CTRL_RESET;
2173 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002174
2175 return 0;
2176}
2177
Joerg Roedel52815b72011-11-17 17:24:28 +01002178static int pdev_iommuv2_enable(struct pci_dev *pdev)
2179{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002180 bool reset_enable;
2181 int reqs, ret;
2182
2183 /* FIXME: Hardcode number of outstanding requests for now */
2184 reqs = 32;
2185 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2186 reqs = 1;
2187 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002188
2189 /* Only allow access to user-accessible pages */
2190 ret = pci_enable_pasid(pdev, 0);
2191 if (ret)
2192 goto out_err;
2193
2194 /* First reset the PRI state of the device */
2195 ret = pci_reset_pri(pdev);
2196 if (ret)
2197 goto out_err;
2198
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002199 /* Enable PRI */
2200 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002201 if (ret)
2202 goto out_err;
2203
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002204 if (reset_enable) {
2205 ret = pri_reset_while_enabled(pdev);
2206 if (ret)
2207 goto out_err;
2208 }
2209
Joerg Roedel52815b72011-11-17 17:24:28 +01002210 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2211 if (ret)
2212 goto out_err;
2213
2214 return 0;
2215
2216out_err:
2217 pci_disable_pri(pdev);
2218 pci_disable_pasid(pdev);
2219
2220 return ret;
2221}
2222
Joerg Roedelc99afa22011-11-21 18:19:25 +01002223/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002224#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002225
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002226static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002227{
Joerg Roedela3b93122012-04-12 12:49:26 +02002228 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002229 int pos;
2230
Joerg Roedel46277b72011-12-07 14:34:02 +01002231 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002232 if (!pos)
2233 return false;
2234
Joerg Roedela3b93122012-04-12 12:49:26 +02002235 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002236
Joerg Roedela3b93122012-04-12 12:49:26 +02002237 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002238}
2239
Joerg Roedel15898bb2009-11-24 15:39:42 +01002240/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002241 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002242 * assigns it visible for the hardware
2243 */
2244static int attach_device(struct device *dev,
2245 struct protection_domain *domain)
2246{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002247 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002248 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002249 unsigned long flags;
2250 int ret;
2251
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002252 dev_data = get_dev_data(dev);
2253
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002254 if (!dev_is_pci(dev))
2255 goto skip_ats_check;
2256
2257 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002258 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002259 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002260 return -EINVAL;
2261
Joerg Roedel02ca2022015-07-28 16:58:49 +02002262 if (dev_data->iommu_v2) {
2263 if (pdev_iommuv2_enable(pdev) != 0)
2264 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002265
Joerg Roedel02ca2022015-07-28 16:58:49 +02002266 dev_data->ats.enabled = true;
2267 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2268 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2269 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002270 } else if (amd_iommu_iotlb_sup &&
2271 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002272 dev_data->ats.enabled = true;
2273 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2274 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002275
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002276skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002277 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002278 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002279 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2280
2281 /*
2282 * We might boot into a crash-kernel here. The crashed kernel
2283 * left the caches in the IOMMU dirty. So we have to flush
2284 * here to evict all dirty stuff.
2285 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002286 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002287
2288 return ret;
2289}
2290
2291/*
2292 * Removes a device from a protection domain (unlocked)
2293 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002294static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002295{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002296 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002297
Joerg Roedel272e4f92015-10-20 17:33:37 +02002298 /*
2299 * Must be called with IRQs disabled. Warn here to detect early
2300 * when its not.
2301 */
2302 WARN_ON(!irqs_disabled());
2303
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002304 if (WARN_ON(!dev_data->domain))
2305 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002306
Joerg Roedel2ca76272010-01-22 16:45:31 +01002307 domain = dev_data->domain;
2308
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002309 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002310
Joerg Roedel150952f2015-10-20 17:33:35 +02002311 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002312
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002313 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002314}
2315
2316/*
2317 * Removes a device from a protection domain (with devtable_lock held)
2318 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002319static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002320{
Joerg Roedel52815b72011-11-17 17:24:28 +01002321 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002322 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002323 unsigned long flags;
2324
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002325 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002326 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002327
Joerg Roedel355bf552008-12-08 12:02:41 +01002328 /* lock device table */
2329 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002330 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002331 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002332
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002333 if (!dev_is_pci(dev))
2334 return;
2335
Joerg Roedel02ca2022015-07-28 16:58:49 +02002336 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002337 pdev_iommuv2_disable(to_pci_dev(dev));
2338 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002339 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002340
2341 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002342}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002343
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002344static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002345{
Joerg Roedel71f77582011-06-09 19:03:15 +02002346 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002347 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002348 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002349 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002350
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002351 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002352 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002353
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002354 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002355 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002356 return devid;
2357
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002358 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002359
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002360 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002361 if (ret) {
2362 if (ret != -ENOTSUPP)
2363 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2364 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002365
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002366 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002367 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002368 goto out;
2369 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002370 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002371
Joerg Roedel07ee8692015-05-28 18:41:42 +02002372 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002373
2374 BUG_ON(!dev_data);
2375
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002376 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002377 iommu_request_dm_for_dev(dev);
2378
2379 /* Domains are initialized for this device - have a look what we ended up with */
2380 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002381 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002382 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002383 else
Bart Van Assche56579332017-01-20 13:04:02 -08002384 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002385
2386out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002387 iommu_completion_wait(iommu);
2388
Joerg Roedele275a2a2008-12-10 18:27:25 +01002389 return 0;
2390}
2391
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002392static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002393{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002394 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002395 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002396
2397 if (!check_device(dev))
2398 return;
2399
2400 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002401 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002402 return;
2403
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002404 iommu = amd_iommu_rlookup_table[devid];
2405
2406 iommu_uninit_device(dev);
2407 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002408}
2409
Wan Zongshunb097d112016-04-01 09:06:04 -04002410static struct iommu_group *amd_iommu_device_group(struct device *dev)
2411{
2412 if (dev_is_pci(dev))
2413 return pci_device_group(dev);
2414
2415 return acpihid_device_group(dev);
2416}
2417
Joerg Roedel431b2a22008-07-11 17:14:22 +02002418/*****************************************************************************
2419 *
2420 * The next functions belong to the dma_ops mapping/unmapping code.
2421 *
2422 *****************************************************************************/
2423
2424/*
2425 * In the dma_ops path we only have the struct device. This function
2426 * finds the corresponding IOMMU, the protection domain and the
2427 * requestor id for a given device.
2428 * If the device is not yet associated with a domain this is also done
2429 * in this function.
2430 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002431static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002432{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002433 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002434
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002435 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002436 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002437
Joerg Roedeld26592a2016-07-07 15:31:13 +02002438 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002439 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002440 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002441
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002442 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002443}
2444
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002445static void update_device_table(struct protection_domain *domain)
2446{
Joerg Roedel492667d2009-11-27 13:25:47 +01002447 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002448
Joerg Roedel3254de62016-07-26 15:18:54 +02002449 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002450 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002451
2452 if (dev_data->devid == dev_data->alias)
2453 continue;
2454
2455 /* There is an alias, update device table entry for it */
2456 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2457 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002458}
2459
2460static void update_domain(struct protection_domain *domain)
2461{
2462 if (!domain->updated)
2463 return;
2464
2465 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002466
2467 domain_flush_devices(domain);
2468 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002469
2470 domain->updated = false;
2471}
2472
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002473static int dir2prot(enum dma_data_direction direction)
2474{
2475 if (direction == DMA_TO_DEVICE)
2476 return IOMMU_PROT_IR;
2477 else if (direction == DMA_FROM_DEVICE)
2478 return IOMMU_PROT_IW;
2479 else if (direction == DMA_BIDIRECTIONAL)
2480 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2481 else
2482 return 0;
2483}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002484/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002485 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002486 * contiguous memory region into DMA address space. It is used by all
2487 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002488 * Must be called with the domain lock held.
2489 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002490static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002491 struct dma_ops_domain *dma_dom,
2492 phys_addr_t paddr,
2493 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002494 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002495 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002496{
2497 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002498 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002499 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002500 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002501 int i;
2502
Joerg Roedele3c449f2008-10-15 22:02:11 -07002503 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002504 paddr &= PAGE_MASK;
2505
Joerg Roedel256e4622016-07-05 14:23:01 +02002506 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002507 if (address == DMA_ERROR_CODE)
2508 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002509
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002510 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002511
Joerg Roedelcb76c322008-06-26 21:28:00 +02002512 start = address;
2513 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002514 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2515 PAGE_SIZE, prot, GFP_ATOMIC);
2516 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002517 goto out_unmap;
2518
Joerg Roedelcb76c322008-06-26 21:28:00 +02002519 paddr += PAGE_SIZE;
2520 start += PAGE_SIZE;
2521 }
2522 address += offset;
2523
Joerg Roedelab7032b2015-12-21 18:47:11 +01002524 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002525 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002526 domain_flush_complete(&dma_dom->domain);
2527 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002528
Joerg Roedelcb76c322008-06-26 21:28:00 +02002529out:
2530 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002531
2532out_unmap:
2533
2534 for (--i; i >= 0; --i) {
2535 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002536 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002537 }
2538
Joerg Roedel256e4622016-07-05 14:23:01 +02002539 domain_flush_tlb(&dma_dom->domain);
2540 domain_flush_complete(&dma_dom->domain);
2541
2542 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002543
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002544 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002545}
2546
Joerg Roedel431b2a22008-07-11 17:14:22 +02002547/*
2548 * Does the reverse of the __map_single function. Must be called with
2549 * the domain lock held too
2550 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002551static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002552 dma_addr_t dma_addr,
2553 size_t size,
2554 int dir)
2555{
Joerg Roedel04e04632010-09-23 16:12:48 +02002556 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002557 dma_addr_t i, start;
2558 unsigned int pages;
2559
Joerg Roedel04e04632010-09-23 16:12:48 +02002560 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002561 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002562 dma_addr &= PAGE_MASK;
2563 start = dma_addr;
2564
2565 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002566 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002567 start += PAGE_SIZE;
2568 }
2569
Joerg Roedelb1516a12016-07-06 13:07:22 +02002570 if (amd_iommu_unmap_flush) {
2571 dma_ops_free_iova(dma_dom, dma_addr, pages);
2572 domain_flush_tlb(&dma_dom->domain);
2573 domain_flush_complete(&dma_dom->domain);
2574 } else {
Joerg Roedelfd621902017-06-02 15:37:26 +02002575 queue_add(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002576 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002577}
2578
Joerg Roedel431b2a22008-07-11 17:14:22 +02002579/*
2580 * The exported map_single function for dma_ops.
2581 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002582static dma_addr_t map_page(struct device *dev, struct page *page,
2583 unsigned long offset, size_t size,
2584 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002585 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002586{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002587 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002588 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002589 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002590 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002591
Joerg Roedel94f6d192009-11-24 16:40:02 +01002592 domain = get_domain(dev);
2593 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002594 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002595 else if (IS_ERR(domain))
2596 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002597
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002598 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002599 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002600
Joerg Roedelb3311b02016-07-08 13:31:31 +02002601 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002602}
2603
Joerg Roedel431b2a22008-07-11 17:14:22 +02002604/*
2605 * The exported unmap_single function for dma_ops.
2606 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002607static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002608 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002609{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002610 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002611 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002612
Joerg Roedel94f6d192009-11-24 16:40:02 +01002613 domain = get_domain(dev);
2614 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002615 return;
2616
Joerg Roedelb3311b02016-07-08 13:31:31 +02002617 dma_dom = to_dma_ops_domain(domain);
2618
2619 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002620}
2621
Joerg Roedel80187fd2016-07-06 17:20:54 +02002622static int sg_num_pages(struct device *dev,
2623 struct scatterlist *sglist,
2624 int nelems)
2625{
2626 unsigned long mask, boundary_size;
2627 struct scatterlist *s;
2628 int i, npages = 0;
2629
2630 mask = dma_get_seg_boundary(dev);
2631 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2632 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2633
2634 for_each_sg(sglist, s, nelems, i) {
2635 int p, n;
2636
2637 s->dma_address = npages << PAGE_SHIFT;
2638 p = npages % boundary_size;
2639 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2640 if (p + n > boundary_size)
2641 npages += boundary_size - p;
2642 npages += n;
2643 }
2644
2645 return npages;
2646}
2647
Joerg Roedel431b2a22008-07-11 17:14:22 +02002648/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002649 * The exported map_sg function for dma_ops (handles scatter-gather
2650 * lists).
2651 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002652static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002653 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002654 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002655{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002656 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002657 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002658 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002659 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002660 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002661 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002662
Joerg Roedel94f6d192009-11-24 16:40:02 +01002663 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002664 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002665 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002666
Joerg Roedelb3311b02016-07-08 13:31:31 +02002667 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002668 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002669
Joerg Roedel80187fd2016-07-06 17:20:54 +02002670 npages = sg_num_pages(dev, sglist, nelems);
2671
2672 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2673 if (address == DMA_ERROR_CODE)
2674 goto out_err;
2675
2676 prot = dir2prot(direction);
2677
2678 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002679 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002680 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002681
Joerg Roedel80187fd2016-07-06 17:20:54 +02002682 for (j = 0; j < pages; ++j) {
2683 unsigned long bus_addr, phys_addr;
2684 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002685
Joerg Roedel80187fd2016-07-06 17:20:54 +02002686 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2687 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2688 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2689 if (ret)
2690 goto out_unmap;
2691
2692 mapped_pages += 1;
2693 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002694 }
2695
Joerg Roedel80187fd2016-07-06 17:20:54 +02002696 /* Everything is mapped - write the right values into s->dma_address */
2697 for_each_sg(sglist, s, nelems, i) {
2698 s->dma_address += address + s->offset;
2699 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002700 }
2701
Joerg Roedel80187fd2016-07-06 17:20:54 +02002702 return nelems;
2703
2704out_unmap:
2705 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2706 dev_name(dev), npages);
2707
2708 for_each_sg(sglist, s, nelems, i) {
2709 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2710
2711 for (j = 0; j < pages; ++j) {
2712 unsigned long bus_addr;
2713
2714 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2715 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2716
2717 if (--mapped_pages)
2718 goto out_free_iova;
2719 }
2720 }
2721
2722out_free_iova:
2723 free_iova_fast(&dma_dom->iovad, address, npages);
2724
2725out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002726 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002727}
2728
Joerg Roedel431b2a22008-07-11 17:14:22 +02002729/*
2730 * The exported map_sg function for dma_ops (handles scatter-gather
2731 * lists).
2732 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002733static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002734 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002735 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002736{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002737 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002738 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002739 unsigned long startaddr;
2740 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002741
Joerg Roedel94f6d192009-11-24 16:40:02 +01002742 domain = get_domain(dev);
2743 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002744 return;
2745
Joerg Roedel80187fd2016-07-06 17:20:54 +02002746 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002747 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002748 npages = sg_num_pages(dev, sglist, nelems);
2749
Joerg Roedelb3311b02016-07-08 13:31:31 +02002750 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002751}
2752
Joerg Roedel431b2a22008-07-11 17:14:22 +02002753/*
2754 * The exported alloc_coherent function for dma_ops.
2755 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002756static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002757 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002758 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002759{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002760 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002761 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002762 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002763 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002764
Joerg Roedel94f6d192009-11-24 16:40:02 +01002765 domain = get_domain(dev);
2766 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002767 page = alloc_pages(flag, get_order(size));
2768 *dma_addr = page_to_phys(page);
2769 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002770 } else if (IS_ERR(domain))
2771 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002772
Joerg Roedelb3311b02016-07-08 13:31:31 +02002773 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002774 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002775 dma_mask = dev->coherent_dma_mask;
2776 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002777 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002778
Joerg Roedel3b839a52015-04-01 14:58:47 +02002779 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2780 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002781 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002782 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002783
Joerg Roedel3b839a52015-04-01 14:58:47 +02002784 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002785 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002786 if (!page)
2787 return NULL;
2788 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002789
Joerg Roedel832a90c2008-09-18 15:54:23 +02002790 if (!dma_mask)
2791 dma_mask = *dev->dma_mask;
2792
Joerg Roedelb3311b02016-07-08 13:31:31 +02002793 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002794 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002795
Joerg Roedel92d420e2015-12-21 19:31:33 +01002796 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002797 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002798
Joerg Roedel3b839a52015-04-01 14:58:47 +02002799 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002800
2801out_free:
2802
Joerg Roedel3b839a52015-04-01 14:58:47 +02002803 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2804 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002805
2806 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002807}
2808
Joerg Roedel431b2a22008-07-11 17:14:22 +02002809/*
2810 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002811 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002812static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002813 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002814 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002815{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002816 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002817 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002818 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002819
Joerg Roedel3b839a52015-04-01 14:58:47 +02002820 page = virt_to_page(virt_addr);
2821 size = PAGE_ALIGN(size);
2822
Joerg Roedel94f6d192009-11-24 16:40:02 +01002823 domain = get_domain(dev);
2824 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002825 goto free_mem;
2826
Joerg Roedelb3311b02016-07-08 13:31:31 +02002827 dma_dom = to_dma_ops_domain(domain);
2828
2829 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002830
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002831free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002832 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2833 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002834}
2835
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002836/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002837 * This function is called by the DMA layer to find out if we can handle a
2838 * particular device. It is part of the dma_ops.
2839 */
2840static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2841{
Joerg Roedel420aef82009-11-23 16:14:57 +01002842 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002843}
2844
Bart Van Assche52997092017-01-20 13:04:01 -08002845static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002846 .alloc = alloc_coherent,
2847 .free = free_coherent,
2848 .map_page = map_page,
2849 .unmap_page = unmap_page,
2850 .map_sg = map_sg,
2851 .unmap_sg = unmap_sg,
2852 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002853};
2854
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002855static int init_reserved_iova_ranges(void)
2856{
2857 struct pci_dev *pdev = NULL;
2858 struct iova *val;
2859
2860 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2861 IOVA_START_PFN, DMA_32BIT_PFN);
2862
2863 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2864 &reserved_rbtree_key);
2865
2866 /* MSI memory range */
2867 val = reserve_iova(&reserved_iova_ranges,
2868 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2869 if (!val) {
2870 pr_err("Reserving MSI range failed\n");
2871 return -ENOMEM;
2872 }
2873
2874 /* HT memory range */
2875 val = reserve_iova(&reserved_iova_ranges,
2876 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2877 if (!val) {
2878 pr_err("Reserving HT range failed\n");
2879 return -ENOMEM;
2880 }
2881
2882 /*
2883 * Memory used for PCI resources
2884 * FIXME: Check whether we can reserve the PCI-hole completly
2885 */
2886 for_each_pci_dev(pdev) {
2887 int i;
2888
2889 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2890 struct resource *r = &pdev->resource[i];
2891
2892 if (!(r->flags & IORESOURCE_MEM))
2893 continue;
2894
2895 val = reserve_iova(&reserved_iova_ranges,
2896 IOVA_PFN(r->start),
2897 IOVA_PFN(r->end));
2898 if (!val) {
2899 pr_err("Reserve pci-resource range failed\n");
2900 return -ENOMEM;
2901 }
2902 }
2903 }
2904
2905 return 0;
2906}
2907
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002908int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002909{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002910 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002911
2912 ret = iova_cache_get();
2913 if (ret)
2914 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002915
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002916 ret = init_reserved_iova_ranges();
2917 if (ret)
2918 return ret;
2919
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002920 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2921 if (err)
2922 return err;
2923#ifdef CONFIG_ARM_AMBA
2924 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2925 if (err)
2926 return err;
2927#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002928 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2929 if (err)
2930 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002931
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002932 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002933}
2934
Joerg Roedel6631ee92008-06-26 21:28:05 +02002935int __init amd_iommu_init_dma_ops(void)
2936{
Joerg Roedel32302322015-07-28 16:58:50 +02002937 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002938 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002939
Joerg Roedel52717822015-07-28 16:58:51 +02002940 /*
2941 * In case we don't initialize SWIOTLB (actually the common case
2942 * when AMD IOMMU is enabled), make sure there are global
2943 * dma_ops set as a fall-back for devices not handled by this
2944 * driver (for example non-PCI devices).
2945 */
2946 if (!swiotlb)
2947 dma_ops = &nommu_dma_ops;
2948
Joerg Roedel62410ee2012-06-12 16:42:43 +02002949 if (amd_iommu_unmap_flush)
2950 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2951 else
2952 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2953
Joerg Roedel6631ee92008-06-26 21:28:05 +02002954 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002955
Joerg Roedel6631ee92008-06-26 21:28:05 +02002956}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002957
2958/*****************************************************************************
2959 *
2960 * The following functions belong to the exported interface of AMD IOMMU
2961 *
2962 * This interface allows access to lower level functions of the IOMMU
2963 * like protection domain handling and assignement of devices to domains
2964 * which is not possible with the dma_ops interface.
2965 *
2966 *****************************************************************************/
2967
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002968static void cleanup_domain(struct protection_domain *domain)
2969{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002970 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002971 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002972
2973 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2974
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002975 while (!list_empty(&domain->dev_list)) {
2976 entry = list_first_entry(&domain->dev_list,
2977 struct iommu_dev_data, list);
2978 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002979 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002980
2981 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2982}
2983
Joerg Roedel26508152009-08-26 16:52:40 +02002984static void protection_domain_free(struct protection_domain *domain)
2985{
2986 if (!domain)
2987 return;
2988
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002989 del_domain_from_list(domain);
2990
Joerg Roedel26508152009-08-26 16:52:40 +02002991 if (domain->id)
2992 domain_id_free(domain->id);
2993
2994 kfree(domain);
2995}
2996
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002997static int protection_domain_init(struct protection_domain *domain)
2998{
2999 spin_lock_init(&domain->lock);
3000 mutex_init(&domain->api_lock);
3001 domain->id = domain_id_alloc();
3002 if (!domain->id)
3003 return -ENOMEM;
3004 INIT_LIST_HEAD(&domain->dev_list);
3005
3006 return 0;
3007}
3008
Joerg Roedel26508152009-08-26 16:52:40 +02003009static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003010{
3011 struct protection_domain *domain;
3012
3013 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3014 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003015 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003016
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003017 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02003018 goto out_err;
3019
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003020 add_domain_to_list(domain);
3021
Joerg Roedel26508152009-08-26 16:52:40 +02003022 return domain;
3023
3024out_err:
3025 kfree(domain);
3026
3027 return NULL;
3028}
3029
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003030static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
3031{
3032 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003033 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003034
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003035 switch (type) {
3036 case IOMMU_DOMAIN_UNMANAGED:
3037 pdomain = protection_domain_alloc();
3038 if (!pdomain)
3039 return NULL;
3040
3041 pdomain->mode = PAGE_MODE_3_LEVEL;
3042 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3043 if (!pdomain->pt_root) {
3044 protection_domain_free(pdomain);
3045 return NULL;
3046 }
3047
3048 pdomain->domain.geometry.aperture_start = 0;
3049 pdomain->domain.geometry.aperture_end = ~0ULL;
3050 pdomain->domain.geometry.force_aperture = true;
3051
3052 break;
3053 case IOMMU_DOMAIN_DMA:
3054 dma_domain = dma_ops_domain_alloc();
3055 if (!dma_domain) {
3056 pr_err("AMD-Vi: Failed to allocate\n");
3057 return NULL;
3058 }
3059 pdomain = &dma_domain->domain;
3060 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02003061 case IOMMU_DOMAIN_IDENTITY:
3062 pdomain = protection_domain_alloc();
3063 if (!pdomain)
3064 return NULL;
3065
3066 pdomain->mode = PAGE_MODE_NONE;
3067 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003068 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003069 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003070 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003071
3072 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003073}
3074
3075static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003076{
3077 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02003078 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003079
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003080 domain = to_pdomain(dom);
3081
Joerg Roedel98383fc2008-12-02 18:34:12 +01003082 if (domain->dev_cnt > 0)
3083 cleanup_domain(domain);
3084
3085 BUG_ON(domain->dev_cnt != 0);
3086
Joerg Roedelcda70052016-07-07 15:57:04 +02003087 if (!dom)
3088 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003089
Joerg Roedelcda70052016-07-07 15:57:04 +02003090 switch (dom->type) {
3091 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003092 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003093 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003094 dma_ops_domain_free(dma_dom);
3095 break;
3096 default:
3097 if (domain->mode != PAGE_MODE_NONE)
3098 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003099
Joerg Roedelcda70052016-07-07 15:57:04 +02003100 if (domain->flags & PD_IOMMUV2_MASK)
3101 free_gcr3_table(domain);
3102
3103 protection_domain_free(domain);
3104 break;
3105 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003106}
3107
Joerg Roedel684f2882008-12-08 12:07:44 +01003108static void amd_iommu_detach_device(struct iommu_domain *dom,
3109 struct device *dev)
3110{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003111 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003112 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003113 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003114
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003115 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003116 return;
3117
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003118 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003119 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003120 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003121
Joerg Roedel657cbb62009-11-23 15:26:46 +01003122 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003123 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003124
3125 iommu = amd_iommu_rlookup_table[devid];
3126 if (!iommu)
3127 return;
3128
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003129#ifdef CONFIG_IRQ_REMAP
3130 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3131 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3132 dev_data->use_vapic = 0;
3133#endif
3134
Joerg Roedel684f2882008-12-08 12:07:44 +01003135 iommu_completion_wait(iommu);
3136}
3137
Joerg Roedel01106062008-12-02 19:34:11 +01003138static int amd_iommu_attach_device(struct iommu_domain *dom,
3139 struct device *dev)
3140{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003141 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003142 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003143 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003144 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003145
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003146 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003147 return -EINVAL;
3148
Joerg Roedel657cbb62009-11-23 15:26:46 +01003149 dev_data = dev->archdata.iommu;
3150
Joerg Roedelf62dda62011-06-09 12:55:35 +02003151 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003152 if (!iommu)
3153 return -EINVAL;
3154
Joerg Roedel657cbb62009-11-23 15:26:46 +01003155 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003156 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003157
Joerg Roedel15898bb2009-11-24 15:39:42 +01003158 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003159
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003160#ifdef CONFIG_IRQ_REMAP
3161 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3162 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3163 dev_data->use_vapic = 1;
3164 else
3165 dev_data->use_vapic = 0;
3166 }
3167#endif
3168
Joerg Roedel01106062008-12-02 19:34:11 +01003169 iommu_completion_wait(iommu);
3170
Joerg Roedel15898bb2009-11-24 15:39:42 +01003171 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003172}
3173
Joerg Roedel468e2362010-01-21 16:37:36 +01003174static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003175 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003176{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003177 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003178 int prot = 0;
3179 int ret;
3180
Joerg Roedel132bd682011-11-17 14:18:46 +01003181 if (domain->mode == PAGE_MODE_NONE)
3182 return -EINVAL;
3183
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003184 if (iommu_prot & IOMMU_READ)
3185 prot |= IOMMU_PROT_IR;
3186 if (iommu_prot & IOMMU_WRITE)
3187 prot |= IOMMU_PROT_IW;
3188
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003189 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003190 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003191 mutex_unlock(&domain->api_lock);
3192
Joerg Roedel795e74f72010-05-11 17:40:57 +02003193 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003194}
3195
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003196static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3197 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003198{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003199 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003200 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003201
Joerg Roedel132bd682011-11-17 14:18:46 +01003202 if (domain->mode == PAGE_MODE_NONE)
3203 return -EINVAL;
3204
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003205 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003206 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003207 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003208
Joerg Roedel17b124b2011-04-06 18:01:35 +02003209 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003210
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003211 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003212}
3213
Joerg Roedel645c4c82008-12-02 20:05:50 +01003214static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303215 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003216{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003217 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003218 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003219 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003220
Joerg Roedel132bd682011-11-17 14:18:46 +01003221 if (domain->mode == PAGE_MODE_NONE)
3222 return iova;
3223
Joerg Roedel3039ca12015-04-01 14:58:48 +02003224 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003225
Joerg Roedela6d41a42009-09-02 17:08:55 +02003226 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003227 return 0;
3228
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003229 offset_mask = pte_pgsize - 1;
3230 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003231
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003232 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003233}
3234
Joerg Roedelab636482014-09-05 10:48:21 +02003235static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003236{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003237 switch (cap) {
3238 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003239 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003240 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003241 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003242 case IOMMU_CAP_NOEXEC:
3243 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003244 }
3245
Joerg Roedelab636482014-09-05 10:48:21 +02003246 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003247}
3248
Eric Augere5b52342017-01-19 20:57:47 +00003249static void amd_iommu_get_resv_regions(struct device *dev,
3250 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003251{
Eric Auger4397f322017-01-19 20:57:54 +00003252 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003253 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003254 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003255
3256 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003257 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003258 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003259
3260 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003261 size_t length;
3262 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003263
3264 if (devid < entry->devid_start || devid > entry->devid_end)
3265 continue;
3266
Eric Auger4397f322017-01-19 20:57:54 +00003267 length = entry->address_end - entry->address_start;
3268 if (entry->prot & IOMMU_PROT_IR)
3269 prot |= IOMMU_READ;
3270 if (entry->prot & IOMMU_PROT_IW)
3271 prot |= IOMMU_WRITE;
3272
3273 region = iommu_alloc_resv_region(entry->address_start,
3274 length, prot,
3275 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003276 if (!region) {
3277 pr_err("Out of memory allocating dm-regions for %s\n",
3278 dev_name(dev));
3279 return;
3280 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003281 list_add_tail(&region->list, head);
3282 }
Eric Auger4397f322017-01-19 20:57:54 +00003283
3284 region = iommu_alloc_resv_region(MSI_RANGE_START,
3285 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003286 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003287 if (!region)
3288 return;
3289 list_add_tail(&region->list, head);
3290
3291 region = iommu_alloc_resv_region(HT_RANGE_START,
3292 HT_RANGE_END - HT_RANGE_START + 1,
3293 0, IOMMU_RESV_RESERVED);
3294 if (!region)
3295 return;
3296 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003297}
3298
Eric Augere5b52342017-01-19 20:57:47 +00003299static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003300 struct list_head *head)
3301{
Eric Augere5b52342017-01-19 20:57:47 +00003302 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003303
3304 list_for_each_entry_safe(entry, next, head, list)
3305 kfree(entry);
3306}
3307
Eric Augere5b52342017-01-19 20:57:47 +00003308static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003309 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003310 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003311{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003312 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003313 unsigned long start, end;
3314
3315 start = IOVA_PFN(region->start);
3316 end = IOVA_PFN(region->start + region->length);
3317
3318 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3319}
3320
Joerg Roedelb0119e82017-02-01 13:23:08 +01003321const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003322 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003323 .domain_alloc = amd_iommu_domain_alloc,
3324 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003325 .attach_dev = amd_iommu_attach_device,
3326 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003327 .map = amd_iommu_map,
3328 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003329 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003330 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003331 .add_device = amd_iommu_add_device,
3332 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003333 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003334 .get_resv_regions = amd_iommu_get_resv_regions,
3335 .put_resv_regions = amd_iommu_put_resv_regions,
3336 .apply_resv_region = amd_iommu_apply_resv_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003337 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003338};
3339
Joerg Roedel0feae532009-08-26 15:26:30 +02003340/*****************************************************************************
3341 *
3342 * The next functions do a basic initialization of IOMMU for pass through
3343 * mode
3344 *
3345 * In passthrough mode the IOMMU is initialized and enabled but not used for
3346 * DMA-API translation.
3347 *
3348 *****************************************************************************/
3349
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003350/* IOMMUv2 specific functions */
3351int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3352{
3353 return atomic_notifier_chain_register(&ppr_notifier, nb);
3354}
3355EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3356
3357int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3358{
3359 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3360}
3361EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003362
3363void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3364{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003365 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003366 unsigned long flags;
3367
3368 spin_lock_irqsave(&domain->lock, flags);
3369
3370 /* Update data structure */
3371 domain->mode = PAGE_MODE_NONE;
3372 domain->updated = true;
3373
3374 /* Make changes visible to IOMMUs */
3375 update_domain(domain);
3376
3377 /* Page-table is not visible to IOMMU anymore, so free it */
3378 free_pagetable(domain);
3379
3380 spin_unlock_irqrestore(&domain->lock, flags);
3381}
3382EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003383
3384int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3385{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003386 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003387 unsigned long flags;
3388 int levels, ret;
3389
3390 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3391 return -EINVAL;
3392
3393 /* Number of GCR3 table levels required */
3394 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3395 levels += 1;
3396
3397 if (levels > amd_iommu_max_glx_val)
3398 return -EINVAL;
3399
3400 spin_lock_irqsave(&domain->lock, flags);
3401
3402 /*
3403 * Save us all sanity checks whether devices already in the
3404 * domain support IOMMUv2. Just force that the domain has no
3405 * devices attached when it is switched into IOMMUv2 mode.
3406 */
3407 ret = -EBUSY;
3408 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3409 goto out;
3410
3411 ret = -ENOMEM;
3412 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3413 if (domain->gcr3_tbl == NULL)
3414 goto out;
3415
3416 domain->glx = levels;
3417 domain->flags |= PD_IOMMUV2_MASK;
3418 domain->updated = true;
3419
3420 update_domain(domain);
3421
3422 ret = 0;
3423
3424out:
3425 spin_unlock_irqrestore(&domain->lock, flags);
3426
3427 return ret;
3428}
3429EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003430
3431static int __flush_pasid(struct protection_domain *domain, int pasid,
3432 u64 address, bool size)
3433{
3434 struct iommu_dev_data *dev_data;
3435 struct iommu_cmd cmd;
3436 int i, ret;
3437
3438 if (!(domain->flags & PD_IOMMUV2_MASK))
3439 return -EINVAL;
3440
3441 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3442
3443 /*
3444 * IOMMU TLB needs to be flushed before Device TLB to
3445 * prevent device TLB refill from IOMMU TLB
3446 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003447 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003448 if (domain->dev_iommu[i] == 0)
3449 continue;
3450
3451 ret = iommu_queue_command(amd_iommus[i], &cmd);
3452 if (ret != 0)
3453 goto out;
3454 }
3455
3456 /* Wait until IOMMU TLB flushes are complete */
3457 domain_flush_complete(domain);
3458
3459 /* Now flush device TLBs */
3460 list_for_each_entry(dev_data, &domain->dev_list, list) {
3461 struct amd_iommu *iommu;
3462 int qdep;
3463
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003464 /*
3465 There might be non-IOMMUv2 capable devices in an IOMMUv2
3466 * domain.
3467 */
3468 if (!dev_data->ats.enabled)
3469 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003470
3471 qdep = dev_data->ats.qdep;
3472 iommu = amd_iommu_rlookup_table[dev_data->devid];
3473
3474 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3475 qdep, address, size);
3476
3477 ret = iommu_queue_command(iommu, &cmd);
3478 if (ret != 0)
3479 goto out;
3480 }
3481
3482 /* Wait until all device TLBs are flushed */
3483 domain_flush_complete(domain);
3484
3485 ret = 0;
3486
3487out:
3488
3489 return ret;
3490}
3491
3492static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3493 u64 address)
3494{
3495 return __flush_pasid(domain, pasid, address, false);
3496}
3497
3498int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3499 u64 address)
3500{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003501 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003502 unsigned long flags;
3503 int ret;
3504
3505 spin_lock_irqsave(&domain->lock, flags);
3506 ret = __amd_iommu_flush_page(domain, pasid, address);
3507 spin_unlock_irqrestore(&domain->lock, flags);
3508
3509 return ret;
3510}
3511EXPORT_SYMBOL(amd_iommu_flush_page);
3512
3513static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3514{
3515 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3516 true);
3517}
3518
3519int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3520{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003521 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003522 unsigned long flags;
3523 int ret;
3524
3525 spin_lock_irqsave(&domain->lock, flags);
3526 ret = __amd_iommu_flush_tlb(domain, pasid);
3527 spin_unlock_irqrestore(&domain->lock, flags);
3528
3529 return ret;
3530}
3531EXPORT_SYMBOL(amd_iommu_flush_tlb);
3532
Joerg Roedelb16137b2011-11-21 16:50:23 +01003533static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3534{
3535 int index;
3536 u64 *pte;
3537
3538 while (true) {
3539
3540 index = (pasid >> (9 * level)) & 0x1ff;
3541 pte = &root[index];
3542
3543 if (level == 0)
3544 break;
3545
3546 if (!(*pte & GCR3_VALID)) {
3547 if (!alloc)
3548 return NULL;
3549
3550 root = (void *)get_zeroed_page(GFP_ATOMIC);
3551 if (root == NULL)
3552 return NULL;
3553
3554 *pte = __pa(root) | GCR3_VALID;
3555 }
3556
3557 root = __va(*pte & PAGE_MASK);
3558
3559 level -= 1;
3560 }
3561
3562 return pte;
3563}
3564
3565static int __set_gcr3(struct protection_domain *domain, int pasid,
3566 unsigned long cr3)
3567{
3568 u64 *pte;
3569
3570 if (domain->mode != PAGE_MODE_NONE)
3571 return -EINVAL;
3572
3573 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3574 if (pte == NULL)
3575 return -ENOMEM;
3576
3577 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3578
3579 return __amd_iommu_flush_tlb(domain, pasid);
3580}
3581
3582static int __clear_gcr3(struct protection_domain *domain, int pasid)
3583{
3584 u64 *pte;
3585
3586 if (domain->mode != PAGE_MODE_NONE)
3587 return -EINVAL;
3588
3589 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3590 if (pte == NULL)
3591 return 0;
3592
3593 *pte = 0;
3594
3595 return __amd_iommu_flush_tlb(domain, pasid);
3596}
3597
3598int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3599 unsigned long cr3)
3600{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003601 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003602 unsigned long flags;
3603 int ret;
3604
3605 spin_lock_irqsave(&domain->lock, flags);
3606 ret = __set_gcr3(domain, pasid, cr3);
3607 spin_unlock_irqrestore(&domain->lock, flags);
3608
3609 return ret;
3610}
3611EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3612
3613int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3614{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003615 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003616 unsigned long flags;
3617 int ret;
3618
3619 spin_lock_irqsave(&domain->lock, flags);
3620 ret = __clear_gcr3(domain, pasid);
3621 spin_unlock_irqrestore(&domain->lock, flags);
3622
3623 return ret;
3624}
3625EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003626
3627int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3628 int status, int tag)
3629{
3630 struct iommu_dev_data *dev_data;
3631 struct amd_iommu *iommu;
3632 struct iommu_cmd cmd;
3633
3634 dev_data = get_dev_data(&pdev->dev);
3635 iommu = amd_iommu_rlookup_table[dev_data->devid];
3636
3637 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3638 tag, dev_data->pri_tlp);
3639
3640 return iommu_queue_command(iommu, &cmd);
3641}
3642EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003643
3644struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3645{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003646 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003647
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003648 pdomain = get_domain(&pdev->dev);
3649 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003650 return NULL;
3651
3652 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003653 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003654 return NULL;
3655
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003656 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003657}
3658EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003659
3660void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3661{
3662 struct iommu_dev_data *dev_data;
3663
3664 if (!amd_iommu_v2_supported())
3665 return;
3666
3667 dev_data = get_dev_data(&pdev->dev);
3668 dev_data->errata |= (1 << erratum);
3669}
3670EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003671
3672int amd_iommu_device_info(struct pci_dev *pdev,
3673 struct amd_iommu_device_info *info)
3674{
3675 int max_pasids;
3676 int pos;
3677
3678 if (pdev == NULL || info == NULL)
3679 return -EINVAL;
3680
3681 if (!amd_iommu_v2_supported())
3682 return -EINVAL;
3683
3684 memset(info, 0, sizeof(*info));
3685
3686 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3687 if (pos)
3688 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3689
3690 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3691 if (pos)
3692 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3693
3694 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3695 if (pos) {
3696 int features;
3697
3698 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3699 max_pasids = min(max_pasids, (1 << 20));
3700
3701 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3702 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3703
3704 features = pci_pasid_features(pdev);
3705 if (features & PCI_PASID_CAP_EXEC)
3706 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3707 if (features & PCI_PASID_CAP_PRIV)
3708 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3709 }
3710
3711 return 0;
3712}
3713EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003714
3715#ifdef CONFIG_IRQ_REMAP
3716
3717/*****************************************************************************
3718 *
3719 * Interrupt Remapping Implementation
3720 *
3721 *****************************************************************************/
3722
Jiang Liu7c71d302015-04-13 14:11:33 +08003723static struct irq_chip amd_ir_chip;
3724
Joerg Roedel2b324502012-06-21 16:29:10 +02003725#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3726#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3727#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3728#define DTE_IRQ_REMAP_ENABLE 1ULL
3729
3730static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3731{
3732 u64 dte;
3733
3734 dte = amd_iommu_dev_table[devid].data[2];
3735 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3736 dte |= virt_to_phys(table->table);
3737 dte |= DTE_IRQ_REMAP_INTCTL;
3738 dte |= DTE_IRQ_TABLE_LEN;
3739 dte |= DTE_IRQ_REMAP_ENABLE;
3740
3741 amd_iommu_dev_table[devid].data[2] = dte;
3742}
3743
Joerg Roedel2b324502012-06-21 16:29:10 +02003744static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3745{
3746 struct irq_remap_table *table = NULL;
3747 struct amd_iommu *iommu;
3748 unsigned long flags;
3749 u16 alias;
3750
3751 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3752
3753 iommu = amd_iommu_rlookup_table[devid];
3754 if (!iommu)
3755 goto out_unlock;
3756
3757 table = irq_lookup_table[devid];
3758 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003759 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003760
3761 alias = amd_iommu_alias_table[devid];
3762 table = irq_lookup_table[alias];
3763 if (table) {
3764 irq_lookup_table[devid] = table;
3765 set_dte_irq_entry(devid, table);
3766 iommu_flush_dte(iommu, devid);
3767 goto out;
3768 }
3769
3770 /* Nothing there yet, allocate new irq remapping table */
3771 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3772 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003773 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003774
Joerg Roedel197887f2013-04-09 21:14:08 +02003775 /* Initialize table spin-lock */
3776 spin_lock_init(&table->lock);
3777
Joerg Roedel2b324502012-06-21 16:29:10 +02003778 if (ioapic)
3779 /* Keep the first 32 indexes free for IOAPIC interrupts */
3780 table->min_index = 32;
3781
3782 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3783 if (!table->table) {
3784 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003785 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003786 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003787 }
3788
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003789 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3790 memset(table->table, 0,
3791 MAX_IRQS_PER_TABLE * sizeof(u32));
3792 else
3793 memset(table->table, 0,
3794 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003795
3796 if (ioapic) {
3797 int i;
3798
3799 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003800 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003801 }
3802
3803 irq_lookup_table[devid] = table;
3804 set_dte_irq_entry(devid, table);
3805 iommu_flush_dte(iommu, devid);
3806 if (devid != alias) {
3807 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003808 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003809 iommu_flush_dte(iommu, alias);
3810 }
3811
3812out:
3813 iommu_completion_wait(iommu);
3814
3815out_unlock:
3816 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3817
3818 return table;
3819}
3820
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003821static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003822{
3823 struct irq_remap_table *table;
3824 unsigned long flags;
3825 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003826 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3827
3828 if (!iommu)
3829 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003830
3831 table = get_irq_table(devid, false);
3832 if (!table)
3833 return -ENODEV;
3834
3835 spin_lock_irqsave(&table->lock, flags);
3836
3837 /* Scan table for free entries */
3838 for (c = 0, index = table->min_index;
3839 index < MAX_IRQS_PER_TABLE;
3840 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003841 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003842 c += 1;
3843 else
3844 c = 0;
3845
3846 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003847 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003848 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003849
3850 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003851 goto out;
3852 }
3853 }
3854
3855 index = -ENOSPC;
3856
3857out:
3858 spin_unlock_irqrestore(&table->lock, flags);
3859
3860 return index;
3861}
3862
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003863static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3864 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003865{
3866 struct irq_remap_table *table;
3867 struct amd_iommu *iommu;
3868 unsigned long flags;
3869 struct irte_ga *entry;
3870
3871 iommu = amd_iommu_rlookup_table[devid];
3872 if (iommu == NULL)
3873 return -EINVAL;
3874
3875 table = get_irq_table(devid, false);
3876 if (!table)
3877 return -ENOMEM;
3878
3879 spin_lock_irqsave(&table->lock, flags);
3880
3881 entry = (struct irte_ga *)table->table;
3882 entry = &entry[index];
3883 entry->lo.fields_remap.valid = 0;
3884 entry->hi.val = irte->hi.val;
3885 entry->lo.val = irte->lo.val;
3886 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003887 if (data)
3888 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003889
3890 spin_unlock_irqrestore(&table->lock, flags);
3891
3892 iommu_flush_irt(iommu, devid);
3893 iommu_completion_wait(iommu);
3894
3895 return 0;
3896}
3897
3898static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003899{
3900 struct irq_remap_table *table;
3901 struct amd_iommu *iommu;
3902 unsigned long flags;
3903
3904 iommu = amd_iommu_rlookup_table[devid];
3905 if (iommu == NULL)
3906 return -EINVAL;
3907
3908 table = get_irq_table(devid, false);
3909 if (!table)
3910 return -ENOMEM;
3911
3912 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003913 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003914 spin_unlock_irqrestore(&table->lock, flags);
3915
3916 iommu_flush_irt(iommu, devid);
3917 iommu_completion_wait(iommu);
3918
3919 return 0;
3920}
3921
3922static void free_irte(u16 devid, int index)
3923{
3924 struct irq_remap_table *table;
3925 struct amd_iommu *iommu;
3926 unsigned long flags;
3927
3928 iommu = amd_iommu_rlookup_table[devid];
3929 if (iommu == NULL)
3930 return;
3931
3932 table = get_irq_table(devid, false);
3933 if (!table)
3934 return;
3935
3936 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003937 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003938 spin_unlock_irqrestore(&table->lock, flags);
3939
3940 iommu_flush_irt(iommu, devid);
3941 iommu_completion_wait(iommu);
3942}
3943
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003944static void irte_prepare(void *entry,
3945 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003946 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003947{
3948 union irte *irte = (union irte *) entry;
3949
3950 irte->val = 0;
3951 irte->fields.vector = vector;
3952 irte->fields.int_type = delivery_mode;
3953 irte->fields.destination = dest_apicid;
3954 irte->fields.dm = dest_mode;
3955 irte->fields.valid = 1;
3956}
3957
3958static void irte_ga_prepare(void *entry,
3959 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003960 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003961{
3962 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003963 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003964
3965 irte->lo.val = 0;
3966 irte->hi.val = 0;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003967 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003968 irte->lo.fields_remap.int_type = delivery_mode;
3969 irte->lo.fields_remap.dm = dest_mode;
3970 irte->hi.fields.vector = vector;
3971 irte->lo.fields_remap.destination = dest_apicid;
3972 irte->lo.fields_remap.valid = 1;
3973}
3974
3975static void irte_activate(void *entry, u16 devid, u16 index)
3976{
3977 union irte *irte = (union irte *) entry;
3978
3979 irte->fields.valid = 1;
3980 modify_irte(devid, index, irte);
3981}
3982
3983static void irte_ga_activate(void *entry, u16 devid, u16 index)
3984{
3985 struct irte_ga *irte = (struct irte_ga *) entry;
3986
3987 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003988 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003989}
3990
3991static void irte_deactivate(void *entry, u16 devid, u16 index)
3992{
3993 union irte *irte = (union irte *) entry;
3994
3995 irte->fields.valid = 0;
3996 modify_irte(devid, index, irte);
3997}
3998
3999static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
4000{
4001 struct irte_ga *irte = (struct irte_ga *) entry;
4002
4003 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004004 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004005}
4006
4007static void irte_set_affinity(void *entry, u16 devid, u16 index,
4008 u8 vector, u32 dest_apicid)
4009{
4010 union irte *irte = (union irte *) entry;
4011
4012 irte->fields.vector = vector;
4013 irte->fields.destination = dest_apicid;
4014 modify_irte(devid, index, irte);
4015}
4016
4017static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
4018 u8 vector, u32 dest_apicid)
4019{
4020 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004021 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004022
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004023 if (!dev_data || !dev_data->use_vapic) {
4024 irte->hi.fields.vector = vector;
4025 irte->lo.fields_remap.destination = dest_apicid;
4026 irte->lo.fields_remap.guest_mode = 0;
4027 modify_irte_ga(devid, index, irte, NULL);
4028 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004029}
4030
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004031#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004032static void irte_set_allocated(struct irq_remap_table *table, int index)
4033{
4034 table->table[index] = IRTE_ALLOCATED;
4035}
4036
4037static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
4038{
4039 struct irte_ga *ptr = (struct irte_ga *)table->table;
4040 struct irte_ga *irte = &ptr[index];
4041
4042 memset(&irte->lo.val, 0, sizeof(u64));
4043 memset(&irte->hi.val, 0, sizeof(u64));
4044 irte->hi.fields.vector = 0xff;
4045}
4046
4047static bool irte_is_allocated(struct irq_remap_table *table, int index)
4048{
4049 union irte *ptr = (union irte *)table->table;
4050 union irte *irte = &ptr[index];
4051
4052 return irte->val != 0;
4053}
4054
4055static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4056{
4057 struct irte_ga *ptr = (struct irte_ga *)table->table;
4058 struct irte_ga *irte = &ptr[index];
4059
4060 return irte->hi.fields.vector != 0;
4061}
4062
4063static void irte_clear_allocated(struct irq_remap_table *table, int index)
4064{
4065 table->table[index] = 0;
4066}
4067
4068static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4069{
4070 struct irte_ga *ptr = (struct irte_ga *)table->table;
4071 struct irte_ga *irte = &ptr[index];
4072
4073 memset(&irte->lo.val, 0, sizeof(u64));
4074 memset(&irte->hi.val, 0, sizeof(u64));
4075}
4076
Jiang Liu7c71d302015-04-13 14:11:33 +08004077static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004078{
Jiang Liu7c71d302015-04-13 14:11:33 +08004079 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004080
Jiang Liu7c71d302015-04-13 14:11:33 +08004081 switch (info->type) {
4082 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4083 devid = get_ioapic_devid(info->ioapic_id);
4084 break;
4085 case X86_IRQ_ALLOC_TYPE_HPET:
4086 devid = get_hpet_devid(info->hpet_id);
4087 break;
4088 case X86_IRQ_ALLOC_TYPE_MSI:
4089 case X86_IRQ_ALLOC_TYPE_MSIX:
4090 devid = get_device_id(&info->msi_dev->dev);
4091 break;
4092 default:
4093 BUG_ON(1);
4094 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004095 }
4096
Jiang Liu7c71d302015-04-13 14:11:33 +08004097 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004098}
4099
Jiang Liu7c71d302015-04-13 14:11:33 +08004100static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004101{
Jiang Liu7c71d302015-04-13 14:11:33 +08004102 struct amd_iommu *iommu;
4103 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004104
Jiang Liu7c71d302015-04-13 14:11:33 +08004105 if (!info)
4106 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004107
Jiang Liu7c71d302015-04-13 14:11:33 +08004108 devid = get_devid(info);
4109 if (devid >= 0) {
4110 iommu = amd_iommu_rlookup_table[devid];
4111 if (iommu)
4112 return iommu->ir_domain;
4113 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004114
Jiang Liu7c71d302015-04-13 14:11:33 +08004115 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004116}
4117
Jiang Liu7c71d302015-04-13 14:11:33 +08004118static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004119{
Jiang Liu7c71d302015-04-13 14:11:33 +08004120 struct amd_iommu *iommu;
4121 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004122
Jiang Liu7c71d302015-04-13 14:11:33 +08004123 if (!info)
4124 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004125
Jiang Liu7c71d302015-04-13 14:11:33 +08004126 switch (info->type) {
4127 case X86_IRQ_ALLOC_TYPE_MSI:
4128 case X86_IRQ_ALLOC_TYPE_MSIX:
4129 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004130 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004131 return NULL;
4132
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004133 iommu = amd_iommu_rlookup_table[devid];
4134 if (iommu)
4135 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004136 break;
4137 default:
4138 break;
4139 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004140
Jiang Liu7c71d302015-04-13 14:11:33 +08004141 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004142}
4143
Joerg Roedel6b474b82012-06-26 16:46:04 +02004144struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004145 .prepare = amd_iommu_prepare,
4146 .enable = amd_iommu_enable,
4147 .disable = amd_iommu_disable,
4148 .reenable = amd_iommu_reenable,
4149 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004150 .get_ir_irq_domain = get_ir_irq_domain,
4151 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004152};
Jiang Liu7c71d302015-04-13 14:11:33 +08004153
4154static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4155 struct irq_cfg *irq_cfg,
4156 struct irq_alloc_info *info,
4157 int devid, int index, int sub_handle)
4158{
4159 struct irq_2_irte *irte_info = &data->irq_2_irte;
4160 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004161 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004162 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4163
4164 if (!iommu)
4165 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004166
Jiang Liu7c71d302015-04-13 14:11:33 +08004167 data->irq_2_irte.devid = devid;
4168 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004169 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4170 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004171 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004172
4173 switch (info->type) {
4174 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4175 /* Setup IOAPIC entry */
4176 entry = info->ioapic_entry;
4177 info->ioapic_entry = NULL;
4178 memset(entry, 0, sizeof(*entry));
4179 entry->vector = index;
4180 entry->mask = 0;
4181 entry->trigger = info->ioapic_trigger;
4182 entry->polarity = info->ioapic_polarity;
4183 /* Mask level triggered irqs. */
4184 if (info->ioapic_trigger)
4185 entry->mask = 1;
4186 break;
4187
4188 case X86_IRQ_ALLOC_TYPE_HPET:
4189 case X86_IRQ_ALLOC_TYPE_MSI:
4190 case X86_IRQ_ALLOC_TYPE_MSIX:
4191 msg->address_hi = MSI_ADDR_BASE_HI;
4192 msg->address_lo = MSI_ADDR_BASE_LO;
4193 msg->data = irte_info->index;
4194 break;
4195
4196 default:
4197 BUG_ON(1);
4198 break;
4199 }
4200}
4201
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004202struct amd_irte_ops irte_32_ops = {
4203 .prepare = irte_prepare,
4204 .activate = irte_activate,
4205 .deactivate = irte_deactivate,
4206 .set_affinity = irte_set_affinity,
4207 .set_allocated = irte_set_allocated,
4208 .is_allocated = irte_is_allocated,
4209 .clear_allocated = irte_clear_allocated,
4210};
4211
4212struct amd_irte_ops irte_128_ops = {
4213 .prepare = irte_ga_prepare,
4214 .activate = irte_ga_activate,
4215 .deactivate = irte_ga_deactivate,
4216 .set_affinity = irte_ga_set_affinity,
4217 .set_allocated = irte_ga_set_allocated,
4218 .is_allocated = irte_ga_is_allocated,
4219 .clear_allocated = irte_ga_clear_allocated,
4220};
4221
Jiang Liu7c71d302015-04-13 14:11:33 +08004222static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4223 unsigned int nr_irqs, void *arg)
4224{
4225 struct irq_alloc_info *info = arg;
4226 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004227 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004228 struct irq_cfg *cfg;
4229 int i, ret, devid;
4230 int index = -1;
4231
4232 if (!info)
4233 return -EINVAL;
4234 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4235 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4236 return -EINVAL;
4237
4238 /*
4239 * With IRQ remapping enabled, don't need contiguous CPU vectors
4240 * to support multiple MSI interrupts.
4241 */
4242 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4243 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4244
4245 devid = get_devid(info);
4246 if (devid < 0)
4247 return -EINVAL;
4248
4249 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4250 if (ret < 0)
4251 return ret;
4252
Jiang Liu7c71d302015-04-13 14:11:33 +08004253 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4254 if (get_irq_table(devid, true))
4255 index = info->ioapic_pin;
4256 else
4257 ret = -ENOMEM;
4258 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004259 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004260 }
4261 if (index < 0) {
4262 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004263 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004264 goto out_free_parent;
4265 }
4266
4267 for (i = 0; i < nr_irqs; i++) {
4268 irq_data = irq_domain_get_irq_data(domain, virq + i);
4269 cfg = irqd_cfg(irq_data);
4270 if (!irq_data || !cfg) {
4271 ret = -EINVAL;
4272 goto out_free_data;
4273 }
4274
Joerg Roedela130e692015-08-13 11:07:25 +02004275 ret = -ENOMEM;
4276 data = kzalloc(sizeof(*data), GFP_KERNEL);
4277 if (!data)
4278 goto out_free_data;
4279
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004280 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4281 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4282 else
4283 data->entry = kzalloc(sizeof(struct irte_ga),
4284 GFP_KERNEL);
4285 if (!data->entry) {
4286 kfree(data);
4287 goto out_free_data;
4288 }
4289
Jiang Liu7c71d302015-04-13 14:11:33 +08004290 irq_data->hwirq = (devid << 16) + i;
4291 irq_data->chip_data = data;
4292 irq_data->chip = &amd_ir_chip;
4293 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4294 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4295 }
Joerg Roedela130e692015-08-13 11:07:25 +02004296
Jiang Liu7c71d302015-04-13 14:11:33 +08004297 return 0;
4298
4299out_free_data:
4300 for (i--; i >= 0; i--) {
4301 irq_data = irq_domain_get_irq_data(domain, virq + i);
4302 if (irq_data)
4303 kfree(irq_data->chip_data);
4304 }
4305 for (i = 0; i < nr_irqs; i++)
4306 free_irte(devid, index + i);
4307out_free_parent:
4308 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4309 return ret;
4310}
4311
4312static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4313 unsigned int nr_irqs)
4314{
4315 struct irq_2_irte *irte_info;
4316 struct irq_data *irq_data;
4317 struct amd_ir_data *data;
4318 int i;
4319
4320 for (i = 0; i < nr_irqs; i++) {
4321 irq_data = irq_domain_get_irq_data(domain, virq + i);
4322 if (irq_data && irq_data->chip_data) {
4323 data = irq_data->chip_data;
4324 irte_info = &data->irq_2_irte;
4325 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004326 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004327 kfree(data);
4328 }
4329 }
4330 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4331}
4332
4333static void irq_remapping_activate(struct irq_domain *domain,
4334 struct irq_data *irq_data)
4335{
4336 struct amd_ir_data *data = irq_data->chip_data;
4337 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004338 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004339
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004340 if (iommu)
4341 iommu->irte_ops->activate(data->entry, irte_info->devid,
4342 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004343}
4344
4345static void irq_remapping_deactivate(struct irq_domain *domain,
4346 struct irq_data *irq_data)
4347{
4348 struct amd_ir_data *data = irq_data->chip_data;
4349 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004350 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004351
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004352 if (iommu)
4353 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4354 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004355}
4356
Tobias Klausere2f9d452017-05-24 16:31:16 +02004357static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004358 .alloc = irq_remapping_alloc,
4359 .free = irq_remapping_free,
4360 .activate = irq_remapping_activate,
4361 .deactivate = irq_remapping_deactivate,
4362};
4363
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004364static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4365{
4366 struct amd_iommu *iommu;
4367 struct amd_iommu_pi_data *pi_data = vcpu_info;
4368 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4369 struct amd_ir_data *ir_data = data->chip_data;
4370 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4371 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004372 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4373
4374 /* Note:
4375 * This device has never been set up for guest mode.
4376 * we should not modify the IRTE
4377 */
4378 if (!dev_data || !dev_data->use_vapic)
4379 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004380
4381 pi_data->ir_data = ir_data;
4382
4383 /* Note:
4384 * SVM tries to set up for VAPIC mode, but we are in
4385 * legacy mode. So, we force legacy mode instead.
4386 */
4387 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4388 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4389 __func__);
4390 pi_data->is_guest_mode = false;
4391 }
4392
4393 iommu = amd_iommu_rlookup_table[irte_info->devid];
4394 if (iommu == NULL)
4395 return -EINVAL;
4396
4397 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4398 if (pi_data->is_guest_mode) {
4399 /* Setting */
4400 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4401 irte->hi.fields.vector = vcpu_pi_info->vector;
4402 irte->lo.fields_vapic.guest_mode = 1;
4403 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4404
4405 ir_data->cached_ga_tag = pi_data->ga_tag;
4406 } else {
4407 /* Un-Setting */
4408 struct irq_cfg *cfg = irqd_cfg(data);
4409
4410 irte->hi.val = 0;
4411 irte->lo.val = 0;
4412 irte->hi.fields.vector = cfg->vector;
4413 irte->lo.fields_remap.guest_mode = 0;
4414 irte->lo.fields_remap.destination = cfg->dest_apicid;
4415 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4416 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4417
4418 /*
4419 * This communicates the ga_tag back to the caller
4420 * so that it can do all the necessary clean up.
4421 */
4422 ir_data->cached_ga_tag = 0;
4423 }
4424
4425 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4426}
4427
Jiang Liu7c71d302015-04-13 14:11:33 +08004428static int amd_ir_set_affinity(struct irq_data *data,
4429 const struct cpumask *mask, bool force)
4430{
4431 struct amd_ir_data *ir_data = data->chip_data;
4432 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4433 struct irq_cfg *cfg = irqd_cfg(data);
4434 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004435 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004436 int ret;
4437
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004438 if (!iommu)
4439 return -ENODEV;
4440
Jiang Liu7c71d302015-04-13 14:11:33 +08004441 ret = parent->chip->irq_set_affinity(parent, mask, force);
4442 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4443 return ret;
4444
4445 /*
4446 * Atomically updates the IRTE with the new destination, vector
4447 * and flushes the interrupt entry cache.
4448 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004449 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4450 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004451
4452 /*
4453 * After this point, all the interrupts will start arriving
4454 * at the new destination. So, time to cleanup the previous
4455 * vector allocation.
4456 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004457 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004458
4459 return IRQ_SET_MASK_OK_DONE;
4460}
4461
4462static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4463{
4464 struct amd_ir_data *ir_data = irq_data->chip_data;
4465
4466 *msg = ir_data->msi_entry;
4467}
4468
4469static struct irq_chip amd_ir_chip = {
4470 .irq_ack = ir_ack_apic_edge,
4471 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004472 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004473 .irq_compose_msi_msg = ir_compose_msi_msg,
4474};
4475
4476int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4477{
4478 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4479 if (!iommu->ir_domain)
4480 return -ENOMEM;
4481
4482 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4483 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4484
4485 return 0;
4486}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004487
4488int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4489{
4490 unsigned long flags;
4491 struct amd_iommu *iommu;
4492 struct irq_remap_table *irt;
4493 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4494 int devid = ir_data->irq_2_irte.devid;
4495 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4496 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4497
4498 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4499 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4500 return 0;
4501
4502 iommu = amd_iommu_rlookup_table[devid];
4503 if (!iommu)
4504 return -ENODEV;
4505
4506 irt = get_irq_table(devid, false);
4507 if (!irt)
4508 return -ENODEV;
4509
4510 spin_lock_irqsave(&irt->lock, flags);
4511
4512 if (ref->lo.fields_vapic.guest_mode) {
4513 if (cpu >= 0)
4514 ref->lo.fields_vapic.destination = cpu;
4515 ref->lo.fields_vapic.is_run = is_run;
4516 barrier();
4517 }
4518
4519 spin_unlock_irqrestore(&irt->lock, flags);
4520
4521 iommu_flush_irt(iommu, devid);
4522 iommu_completion_wait(iommu);
4523 return 0;
4524}
4525EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004526#endif