blob: bdf4ceb1049df11e01e6908c3c697e309b21433b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Kyle McMartind6073d72009-05-26 12:27:34 -040040static int i915_modeset = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Chris Wilsonfca87402011-02-17 13:44:48 +000046int i915_panel_ignore_lid = 0;
47module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
48
Jesse Barnes652c3932009-08-17 13:31:43 -070049unsigned int i915_powersave = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000050module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070051
Chris Wilsonac668082011-02-09 16:15:32 +000052unsigned int i915_enable_rc6 = 0;
53module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
54
Jesse Barnes33814342010-01-14 20:48:02 +000055unsigned int i915_lvds_downclock = 0;
56module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
57
Chris Wilsona7615032011-01-12 17:04:08 +000058unsigned int i915_panel_use_ssc = 1;
59module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
60
Chris Wilson5a1e5b62011-01-29 16:50:25 +000061int i915_vbt_sdvo_panel_type = -1;
62module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
63
Chris Wilson311bd682011-01-13 19:06:50 +000064static bool i915_try_reset = true;
Chris Wilsond78cb502010-12-23 13:33:15 +000065module_param_named(reset, i915_try_reset, bool, 0600);
66
Kristian Høgsberg112b7152009-01-04 16:55:33 -050067static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080068extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050069
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050070#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050071 .class = PCI_CLASS_DISPLAY_VGA << 8, \
Chris Wilson934f992c2011-01-20 13:09:12 +000072 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050073 .vendor = 0x8086, \
74 .device = id, \
75 .subvendor = PCI_ANY_ID, \
76 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050077 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050078
Tobias Klauser9a7e8492010-05-20 10:33:46 +020079static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010080 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010081 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050082};
83
Tobias Klauser9a7e8492010-05-20 10:33:46 +020084static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010085 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010086 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050087};
88
Tobias Klauser9a7e8492010-05-20 10:33:46 +020089static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010090 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040091 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010092 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050093};
94
Tobias Klauser9a7e8492010-05-20 10:33:46 +020095static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010096 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010097 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500103};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200104static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500106 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100107 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100108 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500109};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200110static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100112 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500113};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200114static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100115 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500116 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100117 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100118 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500119};
120
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200121static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100122 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100123 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100124 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500125};
126
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200127static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000129 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100130 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100131 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132};
133
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200134static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100135 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100136 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100137 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500138};
139
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200140static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100141 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100142 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800143 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500144};
145
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200146static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100147 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000148 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100149 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800151 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100155 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500158};
159
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200160static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100161 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100162 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800163 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500164};
165
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200166static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100167 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000168 .need_gfx_hws = 1, .has_hotplug = 1,
Alex Shi16c59ef2010-11-19 09:33:55 +0000169 .has_fbc = 0, /* disabled due to buggy hardware */
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800170 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500171};
172
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200173static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100174 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100175 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100176 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100177 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800178};
179
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200180static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100181 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100182 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800183 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100184 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100185 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800186};
187
Chris Wilson6103da02010-07-05 18:01:47 +0100188static const struct pci_device_id pciidlist[] = { /* aka */
189 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
190 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
191 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400192 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100193 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
194 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
195 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
196 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
197 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
198 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
199 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
200 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
201 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
202 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
203 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
204 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
205 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
206 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
207 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
208 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
209 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
210 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
211 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
212 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
213 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
214 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100215 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500216 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
217 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
218 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
219 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800220 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800221 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
222 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800223 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800224 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800225 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800226 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500227 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230#if defined(CONFIG_DRM_I915_KMS)
231MODULE_DEVICE_TABLE(pci, pciidlist);
232#endif
233
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800234#define INTEL_PCH_DEVICE_ID_MASK 0xff00
235#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
236
237void intel_detect_pch (struct drm_device *dev)
238{
239 struct drm_i915_private *dev_priv = dev->dev_private;
240 struct pci_dev *pch;
241
242 /*
243 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
244 * make graphics device passthrough work easy for VMM, that only
245 * need to expose ISA bridge to let driver know the real hardware
246 * underneath. This is a requirement from virtualization team.
247 */
248 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
249 if (pch) {
250 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
251 int id;
252 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
253
254 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
255 dev_priv->pch_type = PCH_CPT;
256 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
257 }
258 }
259 pci_dev_put(pch);
260 }
261}
262
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000263void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
264{
265 int count;
266
267 count = 0;
268 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
269 udelay(10);
270
271 I915_WRITE_NOTRACE(FORCEWAKE, 1);
272 POSTING_READ(FORCEWAKE);
273
274 count = 0;
275 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
276 udelay(10);
277}
278
279void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
280{
281 I915_WRITE_NOTRACE(FORCEWAKE, 0);
282 POSTING_READ(FORCEWAKE);
283}
284
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100285static int i915_drm_freeze(struct drm_device *dev)
286{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100287 struct drm_i915_private *dev_priv = dev->dev_private;
288
Dave Airlie5bcf7192010-12-07 09:20:40 +1000289 drm_kms_helper_poll_disable(dev);
290
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100291 pci_save_state(dev->pdev);
292
293 /* If KMS is active, we do the leavevt stuff here */
294 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
295 int error = i915_gem_idle(dev);
296 if (error) {
297 dev_err(&dev->pdev->dev,
298 "GEM idle failed, resume might fail\n");
299 return error;
300 }
301 drm_irq_uninstall(dev);
302 }
303
304 i915_save_state(dev);
305
Chris Wilson44834a62010-08-19 16:09:23 +0100306 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100307
308 /* Modeset on resume, not lid events */
309 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100310
311 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100312}
313
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000314int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100315{
316 int error;
317
318 if (!dev || !dev->dev_private) {
319 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700320 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000321 return -ENODEV;
322 }
323
Dave Airlieb932ccb2008-02-20 10:02:20 +1000324 if (state.event == PM_EVENT_PRETHAW)
325 return 0;
326
Dave Airlie5bcf7192010-12-07 09:20:40 +1000327
328 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
329 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100330
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100331 error = i915_drm_freeze(dev);
332 if (error)
333 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000334
Dave Airlieb932ccb2008-02-20 10:02:20 +1000335 if (state.event == PM_EVENT_SUSPEND) {
336 /* Shut down the device */
337 pci_disable_device(dev->pdev);
338 pci_set_power_state(dev->pdev, PCI_D3hot);
339 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000340
341 return 0;
342}
343
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100344static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000345{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800346 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100347 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100348
Chris Wilsond1c3b172010-12-08 14:26:19 +0000349 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
350 mutex_lock(&dev->struct_mutex);
351 i915_gem_restore_gtt_mappings(dev);
352 mutex_unlock(&dev->struct_mutex);
353 }
354
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100355 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100356 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100357
Jesse Barnes5669fca2009-02-17 15:13:31 -0800358 /* KMS EnterVT equivalent */
359 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
360 mutex_lock(&dev->struct_mutex);
361 dev_priv->mm.suspended = 0;
362
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100363 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800364 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800365
Chris Wilson500f7142011-01-24 15:14:41 +0000366 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800367 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100368
Zhao Yakui354ff962009-07-08 14:13:12 +0800369 /* Resume the modeset for every activated CRTC */
370 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800371
Chris Wilsonac668082011-02-09 16:15:32 +0000372 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800373 ironlake_enable_rc6(dev);
374 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800375
Chris Wilson44834a62010-08-19 16:09:23 +0100376 intel_opregion_init(dev);
377
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800378 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700379
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100380 return error;
381}
382
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000383int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100384{
Chris Wilson6eecba32010-09-08 09:45:11 +0100385 int ret;
386
Dave Airlie5bcf7192010-12-07 09:20:40 +1000387 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
388 return 0;
389
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100390 if (pci_enable_device(dev->pdev))
391 return -EIO;
392
393 pci_set_master(dev->pdev);
394
Chris Wilson6eecba32010-09-08 09:45:11 +0100395 ret = i915_drm_thaw(dev);
396 if (ret)
397 return ret;
398
399 drm_kms_helper_poll_enable(dev);
400 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000401}
402
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100403static int i8xx_do_reset(struct drm_device *dev, u8 flags)
404{
405 struct drm_i915_private *dev_priv = dev->dev_private;
406
407 if (IS_I85X(dev))
408 return -ENODEV;
409
410 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
411 POSTING_READ(D_STATE);
412
413 if (IS_I830(dev) || IS_845G(dev)) {
414 I915_WRITE(DEBUG_RESET_I830,
415 DEBUG_RESET_DISPLAY |
416 DEBUG_RESET_RENDER |
417 DEBUG_RESET_FULL);
418 POSTING_READ(DEBUG_RESET_I830);
419 msleep(1);
420
421 I915_WRITE(DEBUG_RESET_I830, 0);
422 POSTING_READ(DEBUG_RESET_I830);
423 }
424
425 msleep(1);
426
427 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
428 POSTING_READ(D_STATE);
429
430 return 0;
431}
432
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700433static int i965_reset_complete(struct drm_device *dev)
434{
435 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700436 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700437 return gdrst & 0x1;
438}
439
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700440static int i965_do_reset(struct drm_device *dev, u8 flags)
441{
442 u8 gdrst;
443
Chris Wilsonae681d92010-10-01 14:57:56 +0100444 /*
445 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
446 * well as the reset bit (GR/bit 0). Setting the GR bit
447 * triggers the reset; when done, the hardware will clear it.
448 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700449 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
450 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
451
452 return wait_for(i965_reset_complete(dev), 500);
453}
454
455static int ironlake_do_reset(struct drm_device *dev, u8 flags)
456{
457 struct drm_i915_private *dev_priv = dev->dev_private;
458 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
459 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
460 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461}
462
Eric Anholtcff458c2010-11-18 09:31:14 +0800463static int gen6_do_reset(struct drm_device *dev, u8 flags)
464{
465 struct drm_i915_private *dev_priv = dev->dev_private;
466
467 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
468 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
469}
470
Ben Gamari11ed50e2009-09-14 17:48:45 -0400471/**
472 * i965_reset - reset chip after a hang
473 * @dev: drm device to reset
474 * @flags: reset domains
475 *
476 * Reset the chip. Useful if a hang is detected. Returns zero on successful
477 * reset or otherwise an error code.
478 *
479 * Procedure is fairly simple:
480 * - reset the chip using the reset reg
481 * - re-init context state
482 * - re-init hardware status page
483 * - re-init ring buffer
484 * - re-init interrupt state
485 * - re-init display
486 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100487int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400488{
489 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400490 /*
491 * We really should only reset the display subsystem if we actually
492 * need to
493 */
494 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700495 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400496
Chris Wilsond78cb502010-12-23 13:33:15 +0000497 if (!i915_try_reset)
498 return 0;
499
Chris Wilson340479aa2010-12-04 18:17:15 +0000500 if (!mutex_trylock(&dev->struct_mutex))
501 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400502
Chris Wilson069efc12010-09-30 16:53:18 +0100503 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400504
Chris Wilsonf803aa52010-09-19 12:38:26 +0100505 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100506 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
507 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
508 } else switch (INTEL_INFO(dev)->gen) {
Eric Anholtcff458c2010-11-18 09:31:14 +0800509 case 6:
510 ret = gen6_do_reset(dev, flags);
511 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100512 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700513 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100514 break;
515 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700516 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100517 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100518 case 2:
519 ret = i8xx_do_reset(dev, flags);
520 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100521 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100522 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700523 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100524 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100525 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100526 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400527 }
528
529 /* Ok, now get things going again... */
530
531 /*
532 * Everything depends on having the GTT running, so we need to start
533 * there. Fortunately we don't need to do this unless we reset the
534 * chip at a PCI level.
535 *
536 * Next we need to restore the context, but we don't use those
537 * yet either...
538 *
539 * Ring buffer needs to be re-initialized in the KMS case, or if X
540 * was running at the time of the reset (i.e. we weren't VT
541 * switched away).
542 */
543 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800544 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400545 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800546
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000547 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800548 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000549 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800550 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000551 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800552
Ben Gamari11ed50e2009-09-14 17:48:45 -0400553 mutex_unlock(&dev->struct_mutex);
554 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000555 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400556 drm_irq_install(dev);
557 mutex_lock(&dev->struct_mutex);
558 }
559
Ben Gamari11ed50e2009-09-14 17:48:45 -0400560 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100561
562 /*
563 * Perform a full modeset as on later generations, e.g. Ironlake, we may
564 * need to retrain the display link and cannot just restore the register
565 * values.
566 */
567 if (need_display) {
568 mutex_lock(&dev->mode_config.mutex);
569 drm_helper_resume_force_mode(dev);
570 mutex_unlock(&dev->mode_config.mutex);
571 }
572
Ben Gamari11ed50e2009-09-14 17:48:45 -0400573 return 0;
574}
575
576
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500577static int __devinit
578i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
579{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000580 /* Only bind to function 0 of the device. Early generations
581 * used function 1 as a placeholder for multi-head. This causes
582 * us confusion instead, especially on the systems where both
583 * functions have the same PCI-ID!
584 */
585 if (PCI_FUNC(pdev->devfn))
586 return -ENODEV;
587
Jordan Crousedcdb1672010-05-27 13:40:25 -0600588 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500589}
590
591static void
592i915_pci_remove(struct pci_dev *pdev)
593{
594 struct drm_device *dev = pci_get_drvdata(pdev);
595
596 drm_put_dev(dev);
597}
598
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100599static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500600{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100601 struct pci_dev *pdev = to_pci_dev(dev);
602 struct drm_device *drm_dev = pci_get_drvdata(pdev);
603 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500604
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100605 if (!drm_dev || !drm_dev->dev_private) {
606 dev_err(dev, "DRM not initialized, aborting suspend.\n");
607 return -ENODEV;
608 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500609
Dave Airlie5bcf7192010-12-07 09:20:40 +1000610 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
611 return 0;
612
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100613 error = i915_drm_freeze(drm_dev);
614 if (error)
615 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500616
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100617 pci_disable_device(pdev);
618 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800619
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800620 return 0;
621}
622
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100623static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800624{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100625 struct pci_dev *pdev = to_pci_dev(dev);
626 struct drm_device *drm_dev = pci_get_drvdata(pdev);
627
628 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800629}
630
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100631static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800632{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100633 struct pci_dev *pdev = to_pci_dev(dev);
634 struct drm_device *drm_dev = pci_get_drvdata(pdev);
635
636 if (!drm_dev || !drm_dev->dev_private) {
637 dev_err(dev, "DRM not initialized, aborting suspend.\n");
638 return -ENODEV;
639 }
640
641 return i915_drm_freeze(drm_dev);
642}
643
644static int i915_pm_thaw(struct device *dev)
645{
646 struct pci_dev *pdev = to_pci_dev(dev);
647 struct drm_device *drm_dev = pci_get_drvdata(pdev);
648
649 return i915_drm_thaw(drm_dev);
650}
651
652static int i915_pm_poweroff(struct device *dev)
653{
654 struct pci_dev *pdev = to_pci_dev(dev);
655 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100656
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100657 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800658}
659
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100660static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800661 .suspend = i915_pm_suspend,
662 .resume = i915_pm_resume,
663 .freeze = i915_pm_freeze,
664 .thaw = i915_pm_thaw,
665 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100666 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800667};
668
Jesse Barnesde151cf2008-11-12 10:03:55 -0800669static struct vm_operations_struct i915_gem_vm_ops = {
670 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800671 .open = drm_gem_vm_open,
672 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800673};
674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100676 /* don't use mtrr's here, the Xserver or user space app should
677 * deal with them for intel hardware.
678 */
Eric Anholt673a3942008-07-30 12:06:12 -0700679 .driver_features =
680 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
681 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100682 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000683 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700684 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100685 .lastclose = i915_driver_lastclose,
686 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700687 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100688
689 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
690 .suspend = i915_suspend,
691 .resume = i915_resume,
692
Dave Airliecda17382005-07-10 17:31:26 +1000693 .device_is_agp = i915_driver_device_is_agp,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694 .enable_vblank = i915_enable_vblank,
695 .disable_vblank = i915_disable_vblank,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100696 .get_vblank_timestamp = i915_get_vblank_timestamp,
697 .get_scanout_position = i915_get_crtc_scanoutpos,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 .irq_preinstall = i915_driver_irq_preinstall,
699 .irq_postinstall = i915_driver_irq_postinstall,
700 .irq_uninstall = i915_driver_irq_uninstall,
701 .irq_handler = i915_driver_irq_handler,
702 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000703 .master_create = i915_master_create,
704 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500705#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400706 .debugfs_init = i915_debugfs_init,
707 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500708#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700709 .gem_init_object = i915_gem_init_object,
710 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800711 .gem_vm_ops = &i915_gem_vm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 .ioctls = i915_ioctls,
713 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000714 .owner = THIS_MODULE,
715 .open = drm_open,
716 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000717 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800718 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000719 .poll = drm_poll,
720 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000721 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000722#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000723 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000724#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200725 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100726 },
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 .pci_driver = {
Dave Airlie22eae942005-11-10 22:16:34 +1100729 .name = DRIVER_NAME,
730 .id_table = pciidlist,
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500731 .probe = i915_pci_probe,
732 .remove = i915_pci_remove,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800733 .driver.pm = &i915_pm_ops,
Dave Airlie22eae942005-11-10 22:16:34 +1100734 },
Dave Airliebc5f4522007-11-05 12:50:58 +1000735
Dave Airlie22eae942005-11-10 22:16:34 +1100736 .name = DRIVER_NAME,
737 .desc = DRIVER_DESC,
738 .date = DRIVER_DATE,
739 .major = DRIVER_MAJOR,
740 .minor = DRIVER_MINOR,
741 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742};
743
744static int __init i915_init(void)
745{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800746 if (!intel_agp_enabled) {
747 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
748 return -ENODEV;
749 }
750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 /*
754 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
755 * explicitly disabled with the module pararmeter.
756 *
757 * Otherwise, just follow the parameter (defaulting to off).
758 *
759 * Allow optional vga_text_mode_force boot option to override
760 * the default behavior.
761 */
762#if defined(CONFIG_DRM_I915_KMS)
763 if (i915_modeset != 0)
764 driver.driver_features |= DRIVER_MODESET;
765#endif
766 if (i915_modeset == 1)
767 driver.driver_features |= DRIVER_MODESET;
768
769#ifdef CONFIG_VGA_CONSOLE
770 if (vgacon_text_force() && i915_modeset == -1)
771 driver.driver_features &= ~DRIVER_MODESET;
772#endif
773
Chris Wilson3885c6b2011-01-23 10:45:14 +0000774 if (!(driver.driver_features & DRIVER_MODESET))
775 driver.get_vblank_timestamp = NULL;
776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 return drm_init(&driver);
778}
779
780static void __exit i915_exit(void)
781{
782 drm_exit(&driver);
783}
784
785module_init(i915_init);
786module_exit(i915_exit);
787
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000788MODULE_AUTHOR(DRIVER_AUTHOR);
789MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790MODULE_LICENSE("GPL and additional rights");